Home | History | Annotate | Line # | Download | only in dev
cbiisc.c revision 1.21.14.1
      1  1.21.14.1    rmind /*	$NetBSD: cbiisc.c,v 1.21.14.1 2007/03/12 05:46:38 rmind Exp $ */
      2        1.1   mhitch 
      3        1.1   mhitch /*
      4        1.1   mhitch  * Copyright (c) 1997 Michael L. Hitch
      5        1.1   mhitch  * Copyright (c) 1982, 1990 The Regents of the University of California.
      6        1.1   mhitch  * All rights reserved.
      7        1.1   mhitch  *
      8        1.1   mhitch  * Redistribution and use in source and binary forms, with or without
      9        1.1   mhitch  * modification, are permitted provided that the following conditions
     10        1.1   mhitch  * are met:
     11        1.1   mhitch  * 1. Redistributions of source code must retain the above copyright
     12        1.1   mhitch  *    notice, this list of conditions and the following disclaimer.
     13        1.1   mhitch  * 2. Redistributions in binary form must reproduce the above copyright
     14        1.1   mhitch  *    notice, this list of conditions and the following disclaimer in the
     15        1.1   mhitch  *    documentation and/or other materials provided with the distribution.
     16        1.1   mhitch  * 3. All advertising materials mentioning features or use of this software
     17        1.1   mhitch  *    must display the following acknowledgement:
     18        1.1   mhitch  *	This product contains software written by Michael L. Hitch for
     19        1.1   mhitch  *	the NetBSD project.
     20        1.1   mhitch  * 4. Neither the name of the University nor the names of its contributors
     21        1.1   mhitch  *    may be used to endorse or promote products derived from this software
     22        1.1   mhitch  *    without specific prior written permission.
     23        1.1   mhitch  *
     24        1.1   mhitch  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     25        1.1   mhitch  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     26        1.1   mhitch  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     27        1.1   mhitch  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     28        1.1   mhitch  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     29        1.1   mhitch  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     30        1.1   mhitch  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     31        1.1   mhitch  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     32        1.1   mhitch  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     33        1.1   mhitch  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     34        1.1   mhitch  * SUCH DAMAGE.
     35        1.1   mhitch  *
     36        1.1   mhitch  */
     37       1.13  aymeric 
     38       1.13  aymeric #include <sys/cdefs.h>
     39  1.21.14.1    rmind __KERNEL_RCSID(0, "$NetBSD: cbiisc.c,v 1.21.14.1 2007/03/12 05:46:38 rmind Exp $");
     40        1.1   mhitch 
     41        1.1   mhitch #include <sys/types.h>
     42        1.1   mhitch #include <sys/param.h>
     43        1.1   mhitch #include <sys/systm.h>
     44        1.1   mhitch #include <sys/kernel.h>
     45        1.1   mhitch #include <sys/errno.h>
     46        1.1   mhitch #include <sys/ioctl.h>
     47        1.1   mhitch #include <sys/device.h>
     48        1.1   mhitch #include <sys/buf.h>
     49        1.1   mhitch #include <sys/proc.h>
     50        1.1   mhitch #include <sys/user.h>
     51        1.1   mhitch #include <sys/queue.h>
     52        1.1   mhitch 
     53       1.16  thorpej #include <uvm/uvm_extern.h>
     54       1.16  thorpej 
     55        1.1   mhitch #include <dev/scsipi/scsi_all.h>
     56        1.1   mhitch #include <dev/scsipi/scsipi_all.h>
     57        1.1   mhitch #include <dev/scsipi/scsiconf.h>
     58        1.1   mhitch #include <dev/scsipi/scsi_message.h>
     59        1.1   mhitch 
     60        1.1   mhitch #include <machine/cpu.h>
     61        1.1   mhitch #include <machine/param.h>
     62        1.1   mhitch 
     63        1.1   mhitch #include <dev/ic/ncr53c9xreg.h>
     64        1.1   mhitch #include <dev/ic/ncr53c9xvar.h>
     65        1.1   mhitch 
     66        1.1   mhitch #include <amiga/amiga/isr.h>
     67        1.1   mhitch #include <amiga/dev/cbiiscvar.h>
     68        1.1   mhitch #include <amiga/dev/zbusvar.h>
     69        1.1   mhitch 
     70       1.12  aymeric void	cbiiscattach(struct device *, struct device *, void *);
     71       1.12  aymeric int	cbiiscmatch(struct device *, struct cfdata *, void *);
     72        1.1   mhitch 
     73        1.1   mhitch /* Linkup to the rest of the kernel */
     74       1.15  thorpej CFATTACH_DECL(cbiisc, sizeof(struct cbiisc_softc),
     75       1.15  thorpej     cbiiscmatch, cbiiscattach, NULL, NULL);
     76        1.1   mhitch 
     77        1.1   mhitch /*
     78        1.1   mhitch  * Functions and the switch for the MI code.
     79        1.1   mhitch  */
     80       1.12  aymeric u_char	cbiisc_read_reg(struct ncr53c9x_softc *, int);
     81       1.12  aymeric void	cbiisc_write_reg(struct ncr53c9x_softc *, int, u_char);
     82       1.12  aymeric int	cbiisc_dma_isintr(struct ncr53c9x_softc *);
     83       1.12  aymeric void	cbiisc_dma_reset(struct ncr53c9x_softc *);
     84       1.12  aymeric int	cbiisc_dma_intr(struct ncr53c9x_softc *);
     85  1.21.14.1    rmind int	cbiisc_dma_setup(struct ncr53c9x_softc *, void **,
     86       1.12  aymeric 	    size_t *, int, size_t *);
     87       1.12  aymeric void	cbiisc_dma_go(struct ncr53c9x_softc *);
     88       1.12  aymeric void	cbiisc_dma_stop(struct ncr53c9x_softc *);
     89       1.12  aymeric int	cbiisc_dma_isactive(struct ncr53c9x_softc *);
     90        1.1   mhitch 
     91        1.1   mhitch struct ncr53c9x_glue cbiisc_glue = {
     92        1.1   mhitch 	cbiisc_read_reg,
     93        1.1   mhitch 	cbiisc_write_reg,
     94        1.1   mhitch 	cbiisc_dma_isintr,
     95        1.1   mhitch 	cbiisc_dma_reset,
     96        1.1   mhitch 	cbiisc_dma_intr,
     97        1.1   mhitch 	cbiisc_dma_setup,
     98        1.1   mhitch 	cbiisc_dma_go,
     99        1.1   mhitch 	cbiisc_dma_stop,
    100        1.1   mhitch 	cbiisc_dma_isactive,
    101        1.1   mhitch 	0,
    102        1.1   mhitch };
    103        1.1   mhitch 
    104        1.1   mhitch /* Maximum DMA transfer length to reduce impact on high-speed serial input */
    105        1.1   mhitch u_long cbiisc_max_dma = 1024;
    106        1.1   mhitch extern int ser_open_speed;
    107        1.1   mhitch 
    108        1.1   mhitch u_long cbiisc_cnt_pio = 0;	/* number of PIO transfers */
    109        1.1   mhitch u_long cbiisc_cnt_dma = 0;	/* number of DMA transfers */
    110        1.1   mhitch u_long cbiisc_cnt_dma2 = 0;	/* number of DMA transfers broken up */
    111        1.1   mhitch u_long cbiisc_cnt_dma3 = 0;	/* number of pages combined */
    112        1.1   mhitch 
    113        1.1   mhitch #ifdef DEBUG
    114        1.1   mhitch struct {
    115        1.1   mhitch 	u_char hardbits;
    116        1.1   mhitch 	u_char status;
    117        1.1   mhitch 	u_char xx;
    118        1.1   mhitch 	u_char yy;
    119        1.1   mhitch } cbiisc_trace[128];
    120        1.1   mhitch int cbiisc_trace_ptr = 0;
    121        1.1   mhitch int cbiisc_trace_enable = 1;
    122       1.12  aymeric void cbiisc_dump(void);
    123        1.1   mhitch #endif
    124        1.1   mhitch 
    125        1.1   mhitch /*
    126        1.1   mhitch  * if we are a Phase5 CyberSCSI II
    127        1.1   mhitch  */
    128        1.1   mhitch int
    129       1.12  aymeric cbiiscmatch(struct device *parent, struct cfdata *cf, void *aux)
    130        1.1   mhitch {
    131        1.1   mhitch 	struct zbus_args *zap;
    132        1.1   mhitch 	volatile u_char *regs;
    133        1.1   mhitch 
    134        1.1   mhitch 	zap = aux;
    135        1.2   mhitch 	if (zap->manid != 0x2140 || zap->prodid != 25)
    136        1.1   mhitch 		return(0);
    137        1.1   mhitch 	regs = &((volatile u_char *)zap->va)[0x1ff03];
    138  1.21.14.1    rmind 	if (badaddr((void *)__UNVOLATILE(regs)))
    139        1.1   mhitch 		return(0);
    140        1.1   mhitch 	regs[NCR_CFG1 * 4] = 0;
    141        1.1   mhitch 	regs[NCR_CFG1 * 4] = NCRCFG1_PARENB | 7;
    142        1.1   mhitch 	delay(5);
    143        1.1   mhitch 	if (regs[NCR_CFG1 * 4] != (NCRCFG1_PARENB | 7))
    144        1.1   mhitch 		return(0);
    145        1.1   mhitch 	return(1);
    146        1.1   mhitch }
    147        1.1   mhitch 
    148        1.1   mhitch /*
    149        1.1   mhitch  * Attach this instance, and then all the sub-devices
    150        1.1   mhitch  */
    151        1.1   mhitch void
    152       1.12  aymeric cbiiscattach(struct device *parent, struct device *self, void *aux)
    153        1.1   mhitch {
    154        1.1   mhitch 	struct cbiisc_softc *csc = (void *)self;
    155        1.1   mhitch 	struct ncr53c9x_softc *sc = &csc->sc_ncr53c9x;
    156        1.1   mhitch 	struct zbus_args  *zap;
    157        1.1   mhitch 	extern u_long scsi_nosync;
    158        1.1   mhitch 	extern int shift_nosync;
    159        1.1   mhitch 	extern int ncr53c9x_debug;
    160        1.1   mhitch 
    161        1.1   mhitch 	/*
    162        1.1   mhitch 	 * Set up the glue for MI code early; we use some of it here.
    163        1.1   mhitch 	 */
    164        1.1   mhitch 	sc->sc_glue = &cbiisc_glue;
    165        1.1   mhitch 
    166        1.1   mhitch 	/*
    167        1.1   mhitch 	 * Save the regs
    168        1.1   mhitch 	 */
    169        1.1   mhitch 	zap = aux;
    170        1.1   mhitch 	csc->sc_reg = &((volatile u_char *)zap->va)[0x1ff03];
    171        1.1   mhitch 	csc->sc_dmabase = &csc->sc_reg[0x80];
    172        1.1   mhitch 
    173       1.20    lukem 	sc->sc_freq = 40;		/* Clocked at 40 MHz */
    174        1.1   mhitch 
    175        1.1   mhitch 	printf(": address %p", csc->sc_reg);
    176        1.1   mhitch 
    177        1.1   mhitch 	sc->sc_id = 7;
    178        1.1   mhitch 
    179        1.1   mhitch 	/*
    180        1.1   mhitch 	 * It is necessary to try to load the 2nd config register here,
    181        1.1   mhitch 	 * to find out what rev the FAS chip is, else the ncr53c9x_reset
    182        1.1   mhitch 	 * will not set up the defaults correctly.
    183        1.1   mhitch 	 */
    184        1.1   mhitch 	sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
    185        1.1   mhitch 	sc->sc_cfg2 = NCRCFG2_SCSI2 | NCRCFG2_FE;
    186        1.1   mhitch 	sc->sc_cfg3 = 0x08 /*FCLK*/ | NCRESPCFG3_FSCSI | NCRESPCFG3_CDB;
    187        1.1   mhitch 	sc->sc_rev = NCR_VARIANT_FAS216;
    188        1.1   mhitch 
    189        1.1   mhitch 	/*
    190        1.1   mhitch 	 * This is the value used to start sync negotiations
    191        1.1   mhitch 	 * Note that the NCR register "SYNCTP" is programmed
    192        1.1   mhitch 	 * in "clocks per byte", and has a minimum value of 4.
    193        1.1   mhitch 	 * The SCSI period used in negotiation is one-fourth
    194        1.1   mhitch 	 * of the time (in nanoseconds) needed to transfer one byte.
    195        1.1   mhitch 	 * Since the chip's clock is given in MHz, we have the following
    196        1.1   mhitch 	 * formula: 4 * period = (1000 / freq) * 4
    197        1.1   mhitch 	 */
    198        1.1   mhitch 	sc->sc_minsync = 1000 / sc->sc_freq;
    199        1.1   mhitch 
    200        1.1   mhitch 	/*
    201        1.1   mhitch 	 * get flags from -I argument and set cf_flags.
    202        1.1   mhitch 	 * NOTE: low 8 bits are to disable disconnect, and the next
    203        1.1   mhitch 	 *       8 bits are to disable sync.
    204        1.1   mhitch 	 */
    205       1.21  thorpej 	device_cfdata(&sc->sc_dev)->cf_flags |= (scsi_nosync >> shift_nosync)
    206        1.1   mhitch 	    & 0xffff;
    207        1.1   mhitch 	shift_nosync += 16;
    208        1.1   mhitch 
    209        1.1   mhitch 	/* Use next 16 bits of -I argument to set ncr53c9x_debug flags */
    210        1.1   mhitch 	ncr53c9x_debug |= (scsi_nosync >> shift_nosync) & 0xffff;
    211        1.1   mhitch 	shift_nosync += 16;
    212        1.1   mhitch 
    213        1.1   mhitch #if 1
    214        1.1   mhitch 	if (((scsi_nosync >> shift_nosync) & 0xff00) == 0xff00)
    215        1.1   mhitch 		sc->sc_minsync = 0;
    216        1.1   mhitch #endif
    217        1.1   mhitch 
    218        1.1   mhitch 	/* Really no limit, but since we want to fit into the TCR... */
    219        1.1   mhitch 	sc->sc_maxxfer = 64 * 1024;
    220        1.1   mhitch 
    221        1.1   mhitch 	/*
    222        1.1   mhitch 	 * Configure interrupts.
    223        1.1   mhitch 	 */
    224       1.10  tsutsui 	csc->sc_isr.isr_intr = ncr53c9x_intr;
    225        1.1   mhitch 	csc->sc_isr.isr_arg  = sc;
    226        1.1   mhitch 	csc->sc_isr.isr_ipl  = 2;
    227        1.1   mhitch 	add_isr(&csc->sc_isr);
    228        1.1   mhitch 
    229        1.1   mhitch 	/*
    230        1.1   mhitch 	 * Now try to attach all the sub-devices
    231        1.1   mhitch 	 */
    232       1.11   bouyer 	sc->sc_adapter.adapt_request = ncr53c9x_scsipi_request;
    233       1.11   bouyer 	sc->sc_adapter.adapt_minphys = minphys;
    234       1.11   bouyer 	ncr53c9x_attach(sc);
    235        1.1   mhitch }
    236        1.1   mhitch 
    237        1.1   mhitch /*
    238        1.1   mhitch  * Glue functions.
    239        1.1   mhitch  */
    240        1.1   mhitch 
    241        1.1   mhitch u_char
    242       1.12  aymeric cbiisc_read_reg(struct ncr53c9x_softc *sc, int reg)
    243        1.1   mhitch {
    244        1.1   mhitch 	struct cbiisc_softc *csc = (struct cbiisc_softc *)sc;
    245        1.1   mhitch 
    246        1.1   mhitch 	return csc->sc_reg[reg * 4];
    247        1.1   mhitch }
    248        1.1   mhitch 
    249        1.1   mhitch void
    250       1.12  aymeric cbiisc_write_reg(struct ncr53c9x_softc *sc, int reg, u_char val)
    251        1.1   mhitch {
    252        1.1   mhitch 	struct cbiisc_softc *csc = (struct cbiisc_softc *)sc;
    253        1.1   mhitch 	u_char v = val;
    254        1.1   mhitch 
    255        1.1   mhitch 	csc->sc_reg[reg * 4] = v;
    256        1.1   mhitch #ifdef DEBUG
    257        1.9  thorpej if (cbiisc_trace_enable/* && sc->sc_nexus && sc->sc_nexus->xs->xs_control & XS_CTL_POLL*/ &&
    258        1.1   mhitch   reg == NCR_CMD/* && csc->sc_active*/) {
    259        1.1   mhitch   cbiisc_trace[(cbiisc_trace_ptr - 1) & 127].yy = v;
    260        1.1   mhitch /*  printf(" cmd %x", v);*/
    261        1.1   mhitch }
    262        1.1   mhitch #endif
    263        1.1   mhitch }
    264        1.1   mhitch 
    265        1.1   mhitch int
    266       1.12  aymeric cbiisc_dma_isintr(struct ncr53c9x_softc *sc)
    267        1.1   mhitch {
    268        1.1   mhitch 	struct cbiisc_softc *csc = (struct cbiisc_softc *)sc;
    269        1.1   mhitch 
    270        1.1   mhitch 	if ((csc->sc_reg[NCR_STAT * 4] & NCRSTAT_INT) == 0)
    271        1.1   mhitch 		return 0;
    272        1.1   mhitch 
    273        1.1   mhitch 	if (sc->sc_state == NCR_CONNECTED)
    274        1.1   mhitch 		csc->sc_reg[0x40] = CBIISC_PB_LED;
    275        1.1   mhitch 	else
    276        1.1   mhitch 		csc->sc_reg[0x40] = 0;
    277        1.1   mhitch 
    278        1.1   mhitch #ifdef DEBUG
    279        1.9  thorpej if (/*sc->sc_nexus && sc->sc_nexus->xs->xs_control & XS_CTL_POLL &&*/ cbiisc_trace_enable) {
    280        1.1   mhitch   cbiisc_trace[cbiisc_trace_ptr].status = csc->sc_reg[NCR_STAT * 4];
    281        1.1   mhitch   cbiisc_trace[cbiisc_trace_ptr].xx = csc->sc_reg[NCR_CMD * 4];
    282        1.1   mhitch   cbiisc_trace[cbiisc_trace_ptr].yy = csc->sc_active;
    283        1.1   mhitch   cbiisc_trace_ptr = (cbiisc_trace_ptr + 1) & 127;
    284        1.1   mhitch }
    285        1.1   mhitch #endif
    286        1.1   mhitch 	return 1;
    287        1.1   mhitch }
    288        1.1   mhitch 
    289        1.1   mhitch void
    290       1.12  aymeric cbiisc_dma_reset(struct ncr53c9x_softc *sc)
    291        1.1   mhitch {
    292        1.1   mhitch 	struct cbiisc_softc *csc = (struct cbiisc_softc *)sc;
    293        1.1   mhitch 
    294        1.1   mhitch 	csc->sc_active = 0;
    295        1.1   mhitch }
    296        1.1   mhitch 
    297        1.1   mhitch int
    298       1.12  aymeric cbiisc_dma_intr(struct ncr53c9x_softc *sc)
    299        1.1   mhitch {
    300        1.1   mhitch 	register struct cbiisc_softc *csc = (struct cbiisc_softc *)sc;
    301        1.1   mhitch 	register int	cnt;
    302        1.1   mhitch 
    303        1.1   mhitch 	NCR_DMA(("cbiisc_dma_intr: cnt %d int %x stat %x fifo %d ",
    304        1.1   mhitch 	    csc->sc_dmasize, sc->sc_espintr, sc->sc_espstat,
    305        1.1   mhitch 	    csc->sc_reg[NCR_FFLAG * 4] & NCRFIFO_FF));
    306        1.1   mhitch 	if (csc->sc_active == 0) {
    307        1.1   mhitch 		printf("cbiisc_intr--inactive DMA\n");
    308        1.1   mhitch 		return -1;
    309        1.1   mhitch 	}
    310        1.1   mhitch 
    311        1.1   mhitch 	/* update sc_dmaaddr and sc_pdmalen */
    312        1.1   mhitch 	cnt = csc->sc_reg[NCR_TCL * 4];
    313        1.1   mhitch 	cnt += csc->sc_reg[NCR_TCM * 4] << 8;
    314        1.1   mhitch 	cnt += csc->sc_reg[NCR_TCH * 4] << 16;
    315        1.1   mhitch 	if (!csc->sc_datain) {
    316        1.1   mhitch 		cnt += csc->sc_reg[NCR_FFLAG * 4] & NCRFIFO_FF;
    317        1.1   mhitch 		csc->sc_reg[NCR_CMD * 4] = NCRCMD_FLUSH;
    318        1.1   mhitch 	}
    319        1.1   mhitch 	cnt = csc->sc_dmasize - cnt;	/* number of bytes transferred */
    320        1.1   mhitch 	NCR_DMA(("DMA xferred %d\n", cnt));
    321        1.1   mhitch 	if (csc->sc_xfr_align) {
    322        1.1   mhitch 		bcopy(csc->sc_alignbuf, *csc->sc_dmaaddr, cnt);
    323        1.1   mhitch 		csc->sc_xfr_align = 0;
    324        1.1   mhitch 	}
    325        1.1   mhitch 	*csc->sc_dmaaddr += cnt;
    326        1.1   mhitch 	*csc->sc_pdmalen -= cnt;
    327        1.1   mhitch 	csc->sc_active = 0;
    328        1.1   mhitch 	return 0;
    329        1.1   mhitch }
    330        1.1   mhitch 
    331        1.1   mhitch int
    332  1.21.14.1    rmind cbiisc_dma_setup(struct ncr53c9x_softc *sc, void **addr, size_t *len,
    333       1.12  aymeric                  int datain, size_t *dmasize)
    334        1.1   mhitch {
    335        1.1   mhitch 	struct cbiisc_softc *csc = (struct cbiisc_softc *)sc;
    336        1.8       is 	paddr_t pa;
    337        1.1   mhitch 	u_char *ptr;
    338        1.1   mhitch 	size_t xfer;
    339        1.1   mhitch 
    340  1.21.14.1    rmind 	csc->sc_dmaaddr = (char **)addr;
    341        1.1   mhitch 	csc->sc_pdmalen = len;
    342        1.1   mhitch 	csc->sc_datain = datain;
    343        1.1   mhitch 	csc->sc_dmasize = *dmasize;
    344        1.1   mhitch 	/*
    345        1.1   mhitch 	 * DMA can be nasty for high-speed serial input, so limit the
    346        1.1   mhitch 	 * size of this DMA operation if the serial port is running at
    347        1.1   mhitch 	 * a high speed (higher than 19200 for now - should be adjusted
    348       1.17      wiz 	 * based on CPU type and speed?).
    349        1.1   mhitch 	 * XXX - add serial speed check XXX
    350        1.1   mhitch 	 */
    351        1.1   mhitch 	if (ser_open_speed > 19200 && cbiisc_max_dma != 0 &&
    352        1.1   mhitch 	    csc->sc_dmasize > cbiisc_max_dma)
    353        1.1   mhitch 		csc->sc_dmasize = cbiisc_max_dma;
    354        1.1   mhitch 	ptr = *addr;			/* Kernel virtual address */
    355        1.1   mhitch 	pa = kvtop(ptr);		/* Physical address of DMA */
    356       1.16  thorpej 	xfer = min(csc->sc_dmasize, PAGE_SIZE - (pa & (PAGE_SIZE - 1)));
    357        1.1   mhitch 	csc->sc_xfr_align = 0;
    358        1.1   mhitch 	/*
    359        1.1   mhitch 	 * If output and unaligned, stuff odd byte into FIFO
    360        1.1   mhitch 	 */
    361        1.1   mhitch 	if (datain == 0 && (int)ptr & 1) {
    362        1.1   mhitch 		NCR_DMA(("cbiisc_dma_setup: align byte written to fifo\n"));
    363        1.1   mhitch 		pa++;
    364        1.1   mhitch 		xfer--;			/* XXXX CHECK THIS !!!! XXXX */
    365        1.1   mhitch 		csc->sc_reg[NCR_FIFO * 4] = *ptr++;
    366        1.1   mhitch 	}
    367        1.1   mhitch 	/*
    368        1.1   mhitch 	 * If unaligned address, read unaligned bytes into alignment buffer
    369        1.1   mhitch 	 */
    370        1.1   mhitch 	else if ((int)ptr & 1) {
    371  1.21.14.1    rmind 		pa = kvtop((void *)&csc->sc_alignbuf);
    372        1.1   mhitch 		xfer = csc->sc_dmasize = min(xfer, sizeof (csc->sc_alignbuf));
    373        1.1   mhitch 		NCR_DMA(("cbiisc_dma_setup: align read by %d bytes\n", xfer));
    374        1.1   mhitch 		csc->sc_xfr_align = 1;
    375        1.1   mhitch 	}
    376        1.1   mhitch ++cbiisc_cnt_dma;		/* number of DMA operations */
    377        1.1   mhitch 
    378        1.1   mhitch 	while (xfer < csc->sc_dmasize) {
    379  1.21.14.1    rmind 		if ((pa + xfer) != kvtop((char*)*addr + xfer))
    380        1.1   mhitch 			break;
    381       1.16  thorpej 		if ((csc->sc_dmasize - xfer) < PAGE_SIZE)
    382        1.1   mhitch 			xfer = csc->sc_dmasize;
    383        1.1   mhitch 		else
    384       1.16  thorpej 			xfer += PAGE_SIZE;
    385        1.1   mhitch ++cbiisc_cnt_dma3;
    386        1.1   mhitch 	}
    387        1.1   mhitch if (xfer != *len)
    388        1.1   mhitch   ++cbiisc_cnt_dma2;
    389        1.1   mhitch 
    390        1.1   mhitch 	csc->sc_dmasize = xfer;
    391        1.1   mhitch 	*dmasize = csc->sc_dmasize;
    392        1.1   mhitch 	csc->sc_pa = pa;
    393        1.1   mhitch #if defined(M68040) || defined(M68060)
    394        1.1   mhitch 	if (mmutype == MMU_68040) {
    395        1.1   mhitch 		if (csc->sc_xfr_align) {
    396        1.1   mhitch 			dma_cachectl(csc->sc_alignbuf,
    397        1.1   mhitch 			    sizeof(csc->sc_alignbuf));
    398        1.1   mhitch 		}
    399        1.1   mhitch 		else
    400        1.1   mhitch 			dma_cachectl(*csc->sc_dmaaddr, csc->sc_dmasize);
    401        1.1   mhitch 	}
    402        1.1   mhitch #endif
    403        1.1   mhitch 
    404        1.1   mhitch 	if (csc->sc_datain)
    405        1.1   mhitch 		pa &= ~1;
    406        1.1   mhitch 	else
    407        1.1   mhitch 		pa |= 1;
    408        1.1   mhitch 	csc->sc_dmabase[0] = (u_int8_t)(pa >> 24);
    409        1.1   mhitch 	csc->sc_dmabase[4] = (u_int8_t)(pa >> 16);
    410        1.1   mhitch 	csc->sc_dmabase[8] = (u_int8_t)(pa >> 8);
    411        1.1   mhitch 	csc->sc_dmabase[12] = (u_int8_t)(pa);
    412        1.1   mhitch 	csc->sc_active = 1;
    413        1.1   mhitch 	return 0;
    414        1.1   mhitch }
    415        1.1   mhitch 
    416        1.1   mhitch void
    417       1.12  aymeric cbiisc_dma_go(struct ncr53c9x_softc *sc)
    418        1.1   mhitch {
    419        1.1   mhitch }
    420        1.1   mhitch 
    421        1.1   mhitch void
    422       1.12  aymeric cbiisc_dma_stop(struct ncr53c9x_softc *sc)
    423        1.1   mhitch {
    424        1.1   mhitch }
    425        1.1   mhitch 
    426        1.1   mhitch int
    427       1.12  aymeric cbiisc_dma_isactive(struct ncr53c9x_softc *sc)
    428        1.1   mhitch {
    429        1.1   mhitch 	struct cbiisc_softc *csc = (struct cbiisc_softc *)sc;
    430        1.1   mhitch 
    431        1.1   mhitch 	return csc->sc_active;
    432        1.1   mhitch }
    433        1.1   mhitch 
    434        1.1   mhitch #ifdef DEBUG
    435        1.1   mhitch void
    436       1.12  aymeric cbiisc_dump(void)
    437        1.1   mhitch {
    438        1.1   mhitch 	int i;
    439        1.1   mhitch 
    440        1.1   mhitch 	i = cbiisc_trace_ptr;
    441        1.1   mhitch 	printf("cbiisc_trace dump: ptr %x\n", cbiisc_trace_ptr);
    442        1.1   mhitch 	do {
    443        1.1   mhitch 		if (cbiisc_trace[i].hardbits == 0) {
    444        1.1   mhitch 			i = (i + 1) & 127;
    445        1.1   mhitch 			continue;
    446        1.1   mhitch 		}
    447        1.1   mhitch 		printf("%02x%02x%02x%02x(", cbiisc_trace[i].hardbits,
    448        1.1   mhitch 		    cbiisc_trace[i].status, cbiisc_trace[i].xx, cbiisc_trace[i].yy);
    449        1.1   mhitch 		if (cbiisc_trace[i].status & NCRSTAT_INT)
    450        1.1   mhitch 			printf("NCRINT/");
    451        1.1   mhitch 		if (cbiisc_trace[i].status & NCRSTAT_TC)
    452        1.1   mhitch 			printf("NCRTC/");
    453        1.1   mhitch 		switch(cbiisc_trace[i].status & NCRSTAT_PHASE) {
    454        1.1   mhitch 		case 0:
    455        1.1   mhitch 			printf("dataout"); break;
    456        1.1   mhitch 		case 1:
    457        1.1   mhitch 			printf("datain"); break;
    458        1.1   mhitch 		case 2:
    459        1.1   mhitch 			printf("cmdout"); break;
    460        1.1   mhitch 		case 3:
    461        1.1   mhitch 			printf("status"); break;
    462        1.1   mhitch 		case 6:
    463        1.1   mhitch 			printf("msgout"); break;
    464        1.1   mhitch 		case 7:
    465        1.1   mhitch 			printf("msgin"); break;
    466        1.1   mhitch 		default:
    467        1.1   mhitch 			printf("phase%d?", cbiisc_trace[i].status & NCRSTAT_PHASE);
    468        1.1   mhitch 		}
    469        1.1   mhitch 		printf(") ");
    470        1.1   mhitch 		i = (i + 1) & 127;
    471        1.1   mhitch 	} while (i != cbiisc_trace_ptr);
    472        1.1   mhitch 	printf("\n");
    473        1.1   mhitch }
    474        1.1   mhitch #endif
    475