cbiisc.c revision 1.12 1 /* $NetBSD: cbiisc.c,v 1.12 2002/01/26 13:40:53 aymeric Exp $ */
2
3 /*
4 * Copyright (c) 1997 Michael L. Hitch
5 * Copyright (c) 1982, 1990 The Regents of the University of California.
6 * All rights reserved.
7 *
8 * Redistribution and use in source and binary forms, with or without
9 * modification, are permitted provided that the following conditions
10 * are met:
11 * 1. Redistributions of source code must retain the above copyright
12 * notice, this list of conditions and the following disclaimer.
13 * 2. Redistributions in binary form must reproduce the above copyright
14 * notice, this list of conditions and the following disclaimer in the
15 * documentation and/or other materials provided with the distribution.
16 * 3. All advertising materials mentioning features or use of this software
17 * must display the following acknowledgement:
18 * This product contains software written by Michael L. Hitch for
19 * the NetBSD project.
20 * 4. Neither the name of the University nor the names of its contributors
21 * may be used to endorse or promote products derived from this software
22 * without specific prior written permission.
23 *
24 * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
25 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
26 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
27 * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
28 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
29 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
30 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
31 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
32 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
33 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
34 * SUCH DAMAGE.
35 *
36 */
37
38 #include <sys/types.h>
39 #include <sys/param.h>
40 #include <sys/systm.h>
41 #include <sys/kernel.h>
42 #include <sys/errno.h>
43 #include <sys/ioctl.h>
44 #include <sys/device.h>
45 #include <sys/buf.h>
46 #include <sys/proc.h>
47 #include <sys/user.h>
48 #include <sys/queue.h>
49
50 #include <dev/scsipi/scsi_all.h>
51 #include <dev/scsipi/scsipi_all.h>
52 #include <dev/scsipi/scsiconf.h>
53 #include <dev/scsipi/scsi_message.h>
54
55 #include <machine/cpu.h>
56 #include <machine/param.h>
57
58 #include <dev/ic/ncr53c9xreg.h>
59 #include <dev/ic/ncr53c9xvar.h>
60
61 #include <amiga/amiga/isr.h>
62 #include <amiga/dev/cbiiscvar.h>
63 #include <amiga/dev/zbusvar.h>
64
65 void cbiiscattach(struct device *, struct device *, void *);
66 int cbiiscmatch(struct device *, struct cfdata *, void *);
67
68 /* Linkup to the rest of the kernel */
69 struct cfattach cbiisc_ca = {
70 sizeof(struct cbiisc_softc), cbiiscmatch, cbiiscattach
71 };
72
73 /*
74 * Functions and the switch for the MI code.
75 */
76 u_char cbiisc_read_reg(struct ncr53c9x_softc *, int);
77 void cbiisc_write_reg(struct ncr53c9x_softc *, int, u_char);
78 int cbiisc_dma_isintr(struct ncr53c9x_softc *);
79 void cbiisc_dma_reset(struct ncr53c9x_softc *);
80 int cbiisc_dma_intr(struct ncr53c9x_softc *);
81 int cbiisc_dma_setup(struct ncr53c9x_softc *, caddr_t *,
82 size_t *, int, size_t *);
83 void cbiisc_dma_go(struct ncr53c9x_softc *);
84 void cbiisc_dma_stop(struct ncr53c9x_softc *);
85 int cbiisc_dma_isactive(struct ncr53c9x_softc *);
86
87 struct ncr53c9x_glue cbiisc_glue = {
88 cbiisc_read_reg,
89 cbiisc_write_reg,
90 cbiisc_dma_isintr,
91 cbiisc_dma_reset,
92 cbiisc_dma_intr,
93 cbiisc_dma_setup,
94 cbiisc_dma_go,
95 cbiisc_dma_stop,
96 cbiisc_dma_isactive,
97 0,
98 };
99
100 /* Maximum DMA transfer length to reduce impact on high-speed serial input */
101 u_long cbiisc_max_dma = 1024;
102 extern int ser_open_speed;
103
104 u_long cbiisc_cnt_pio = 0; /* number of PIO transfers */
105 u_long cbiisc_cnt_dma = 0; /* number of DMA transfers */
106 u_long cbiisc_cnt_dma2 = 0; /* number of DMA transfers broken up */
107 u_long cbiisc_cnt_dma3 = 0; /* number of pages combined */
108
109 #ifdef DEBUG
110 struct {
111 u_char hardbits;
112 u_char status;
113 u_char xx;
114 u_char yy;
115 } cbiisc_trace[128];
116 int cbiisc_trace_ptr = 0;
117 int cbiisc_trace_enable = 1;
118 void cbiisc_dump(void);
119 #endif
120
121 /*
122 * if we are a Phase5 CyberSCSI II
123 */
124 int
125 cbiiscmatch(struct device *parent, struct cfdata *cf, void *aux)
126 {
127 struct zbus_args *zap;
128 volatile u_char *regs;
129
130 zap = aux;
131 if (zap->manid != 0x2140 || zap->prodid != 25)
132 return(0);
133 regs = &((volatile u_char *)zap->va)[0x1ff03];
134 if (badaddr((caddr_t)regs))
135 return(0);
136 regs[NCR_CFG1 * 4] = 0;
137 regs[NCR_CFG1 * 4] = NCRCFG1_PARENB | 7;
138 delay(5);
139 if (regs[NCR_CFG1 * 4] != (NCRCFG1_PARENB | 7))
140 return(0);
141 return(1);
142 }
143
144 /*
145 * Attach this instance, and then all the sub-devices
146 */
147 void
148 cbiiscattach(struct device *parent, struct device *self, void *aux)
149 {
150 struct cbiisc_softc *csc = (void *)self;
151 struct ncr53c9x_softc *sc = &csc->sc_ncr53c9x;
152 struct zbus_args *zap;
153 extern u_long scsi_nosync;
154 extern int shift_nosync;
155 extern int ncr53c9x_debug;
156
157 /*
158 * Set up the glue for MI code early; we use some of it here.
159 */
160 sc->sc_glue = &cbiisc_glue;
161
162 /*
163 * Save the regs
164 */
165 zap = aux;
166 csc->sc_reg = &((volatile u_char *)zap->va)[0x1ff03];
167 csc->sc_dmabase = &csc->sc_reg[0x80];
168
169 sc->sc_freq = 40; /* Clocked at 40Mhz */
170
171 printf(": address %p", csc->sc_reg);
172
173 sc->sc_id = 7;
174
175 /*
176 * It is necessary to try to load the 2nd config register here,
177 * to find out what rev the FAS chip is, else the ncr53c9x_reset
178 * will not set up the defaults correctly.
179 */
180 sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
181 sc->sc_cfg2 = NCRCFG2_SCSI2 | NCRCFG2_FE;
182 sc->sc_cfg3 = 0x08 /*FCLK*/ | NCRESPCFG3_FSCSI | NCRESPCFG3_CDB;
183 sc->sc_rev = NCR_VARIANT_FAS216;
184
185 /*
186 * This is the value used to start sync negotiations
187 * Note that the NCR register "SYNCTP" is programmed
188 * in "clocks per byte", and has a minimum value of 4.
189 * The SCSI period used in negotiation is one-fourth
190 * of the time (in nanoseconds) needed to transfer one byte.
191 * Since the chip's clock is given in MHz, we have the following
192 * formula: 4 * period = (1000 / freq) * 4
193 */
194 sc->sc_minsync = 1000 / sc->sc_freq;
195
196 /*
197 * get flags from -I argument and set cf_flags.
198 * NOTE: low 8 bits are to disable disconnect, and the next
199 * 8 bits are to disable sync.
200 */
201 sc->sc_dev.dv_cfdata->cf_flags |= (scsi_nosync >> shift_nosync)
202 & 0xffff;
203 shift_nosync += 16;
204
205 /* Use next 16 bits of -I argument to set ncr53c9x_debug flags */
206 ncr53c9x_debug |= (scsi_nosync >> shift_nosync) & 0xffff;
207 shift_nosync += 16;
208
209 #if 1
210 if (((scsi_nosync >> shift_nosync) & 0xff00) == 0xff00)
211 sc->sc_minsync = 0;
212 #endif
213
214 /* Really no limit, but since we want to fit into the TCR... */
215 sc->sc_maxxfer = 64 * 1024;
216
217 /*
218 * Configure interrupts.
219 */
220 csc->sc_isr.isr_intr = ncr53c9x_intr;
221 csc->sc_isr.isr_arg = sc;
222 csc->sc_isr.isr_ipl = 2;
223 add_isr(&csc->sc_isr);
224
225 /*
226 * Now try to attach all the sub-devices
227 */
228 sc->sc_adapter.adapt_request = ncr53c9x_scsipi_request;
229 sc->sc_adapter.adapt_minphys = minphys;
230 ncr53c9x_attach(sc);
231 }
232
233 /*
234 * Glue functions.
235 */
236
237 u_char
238 cbiisc_read_reg(struct ncr53c9x_softc *sc, int reg)
239 {
240 struct cbiisc_softc *csc = (struct cbiisc_softc *)sc;
241
242 return csc->sc_reg[reg * 4];
243 }
244
245 void
246 cbiisc_write_reg(struct ncr53c9x_softc *sc, int reg, u_char val)
247 {
248 struct cbiisc_softc *csc = (struct cbiisc_softc *)sc;
249 u_char v = val;
250
251 csc->sc_reg[reg * 4] = v;
252 #ifdef DEBUG
253 if (cbiisc_trace_enable/* && sc->sc_nexus && sc->sc_nexus->xs->xs_control & XS_CTL_POLL*/ &&
254 reg == NCR_CMD/* && csc->sc_active*/) {
255 cbiisc_trace[(cbiisc_trace_ptr - 1) & 127].yy = v;
256 /* printf(" cmd %x", v);*/
257 }
258 #endif
259 }
260
261 int
262 cbiisc_dma_isintr(struct ncr53c9x_softc *sc)
263 {
264 struct cbiisc_softc *csc = (struct cbiisc_softc *)sc;
265
266 if ((csc->sc_reg[NCR_STAT * 4] & NCRSTAT_INT) == 0)
267 return 0;
268
269 if (sc->sc_state == NCR_CONNECTED)
270 csc->sc_reg[0x40] = CBIISC_PB_LED;
271 else
272 csc->sc_reg[0x40] = 0;
273
274 #ifdef DEBUG
275 if (/*sc->sc_nexus && sc->sc_nexus->xs->xs_control & XS_CTL_POLL &&*/ cbiisc_trace_enable) {
276 cbiisc_trace[cbiisc_trace_ptr].status = csc->sc_reg[NCR_STAT * 4];
277 cbiisc_trace[cbiisc_trace_ptr].xx = csc->sc_reg[NCR_CMD * 4];
278 cbiisc_trace[cbiisc_trace_ptr].yy = csc->sc_active;
279 cbiisc_trace_ptr = (cbiisc_trace_ptr + 1) & 127;
280 }
281 #endif
282 return 1;
283 }
284
285 void
286 cbiisc_dma_reset(struct ncr53c9x_softc *sc)
287 {
288 struct cbiisc_softc *csc = (struct cbiisc_softc *)sc;
289
290 csc->sc_active = 0;
291 }
292
293 int
294 cbiisc_dma_intr(struct ncr53c9x_softc *sc)
295 {
296 register struct cbiisc_softc *csc = (struct cbiisc_softc *)sc;
297 register int cnt;
298
299 NCR_DMA(("cbiisc_dma_intr: cnt %d int %x stat %x fifo %d ",
300 csc->sc_dmasize, sc->sc_espintr, sc->sc_espstat,
301 csc->sc_reg[NCR_FFLAG * 4] & NCRFIFO_FF));
302 if (csc->sc_active == 0) {
303 printf("cbiisc_intr--inactive DMA\n");
304 return -1;
305 }
306
307 /* update sc_dmaaddr and sc_pdmalen */
308 cnt = csc->sc_reg[NCR_TCL * 4];
309 cnt += csc->sc_reg[NCR_TCM * 4] << 8;
310 cnt += csc->sc_reg[NCR_TCH * 4] << 16;
311 if (!csc->sc_datain) {
312 cnt += csc->sc_reg[NCR_FFLAG * 4] & NCRFIFO_FF;
313 csc->sc_reg[NCR_CMD * 4] = NCRCMD_FLUSH;
314 }
315 cnt = csc->sc_dmasize - cnt; /* number of bytes transferred */
316 NCR_DMA(("DMA xferred %d\n", cnt));
317 if (csc->sc_xfr_align) {
318 bcopy(csc->sc_alignbuf, *csc->sc_dmaaddr, cnt);
319 csc->sc_xfr_align = 0;
320 }
321 *csc->sc_dmaaddr += cnt;
322 *csc->sc_pdmalen -= cnt;
323 csc->sc_active = 0;
324 return 0;
325 }
326
327 int
328 cbiisc_dma_setup(struct ncr53c9x_softc *sc, caddr_t *addr, size_t *len,
329 int datain, size_t *dmasize)
330 {
331 struct cbiisc_softc *csc = (struct cbiisc_softc *)sc;
332 paddr_t pa;
333 u_char *ptr;
334 size_t xfer;
335
336 csc->sc_dmaaddr = addr;
337 csc->sc_pdmalen = len;
338 csc->sc_datain = datain;
339 csc->sc_dmasize = *dmasize;
340 /*
341 * DMA can be nasty for high-speed serial input, so limit the
342 * size of this DMA operation if the serial port is running at
343 * a high speed (higher than 19200 for now - should be adjusted
344 * based on cpu type and speed?).
345 * XXX - add serial speed check XXX
346 */
347 if (ser_open_speed > 19200 && cbiisc_max_dma != 0 &&
348 csc->sc_dmasize > cbiisc_max_dma)
349 csc->sc_dmasize = cbiisc_max_dma;
350 ptr = *addr; /* Kernel virtual address */
351 pa = kvtop(ptr); /* Physical address of DMA */
352 xfer = min(csc->sc_dmasize, NBPG - (pa & (NBPG - 1)));
353 csc->sc_xfr_align = 0;
354 /*
355 * If output and unaligned, stuff odd byte into FIFO
356 */
357 if (datain == 0 && (int)ptr & 1) {
358 NCR_DMA(("cbiisc_dma_setup: align byte written to fifo\n"));
359 pa++;
360 xfer--; /* XXXX CHECK THIS !!!! XXXX */
361 csc->sc_reg[NCR_FIFO * 4] = *ptr++;
362 }
363 /*
364 * If unaligned address, read unaligned bytes into alignment buffer
365 */
366 else if ((int)ptr & 1) {
367 pa = kvtop((caddr_t)&csc->sc_alignbuf);
368 xfer = csc->sc_dmasize = min(xfer, sizeof (csc->sc_alignbuf));
369 NCR_DMA(("cbiisc_dma_setup: align read by %d bytes\n", xfer));
370 csc->sc_xfr_align = 1;
371 }
372 ++cbiisc_cnt_dma; /* number of DMA operations */
373
374 while (xfer < csc->sc_dmasize) {
375 if ((pa + xfer) != kvtop(*addr + xfer))
376 break;
377 if ((csc->sc_dmasize - xfer) < NBPG)
378 xfer = csc->sc_dmasize;
379 else
380 xfer += NBPG;
381 ++cbiisc_cnt_dma3;
382 }
383 if (xfer != *len)
384 ++cbiisc_cnt_dma2;
385
386 csc->sc_dmasize = xfer;
387 *dmasize = csc->sc_dmasize;
388 csc->sc_pa = pa;
389 #if defined(M68040) || defined(M68060)
390 if (mmutype == MMU_68040) {
391 if (csc->sc_xfr_align) {
392 dma_cachectl(csc->sc_alignbuf,
393 sizeof(csc->sc_alignbuf));
394 }
395 else
396 dma_cachectl(*csc->sc_dmaaddr, csc->sc_dmasize);
397 }
398 #endif
399
400 if (csc->sc_datain)
401 pa &= ~1;
402 else
403 pa |= 1;
404 csc->sc_dmabase[0] = (u_int8_t)(pa >> 24);
405 csc->sc_dmabase[4] = (u_int8_t)(pa >> 16);
406 csc->sc_dmabase[8] = (u_int8_t)(pa >> 8);
407 csc->sc_dmabase[12] = (u_int8_t)(pa);
408 csc->sc_active = 1;
409 return 0;
410 }
411
412 void
413 cbiisc_dma_go(struct ncr53c9x_softc *sc)
414 {
415 }
416
417 void
418 cbiisc_dma_stop(struct ncr53c9x_softc *sc)
419 {
420 }
421
422 int
423 cbiisc_dma_isactive(struct ncr53c9x_softc *sc)
424 {
425 struct cbiisc_softc *csc = (struct cbiisc_softc *)sc;
426
427 return csc->sc_active;
428 }
429
430 #ifdef DEBUG
431 void
432 cbiisc_dump(void)
433 {
434 int i;
435
436 i = cbiisc_trace_ptr;
437 printf("cbiisc_trace dump: ptr %x\n", cbiisc_trace_ptr);
438 do {
439 if (cbiisc_trace[i].hardbits == 0) {
440 i = (i + 1) & 127;
441 continue;
442 }
443 printf("%02x%02x%02x%02x(", cbiisc_trace[i].hardbits,
444 cbiisc_trace[i].status, cbiisc_trace[i].xx, cbiisc_trace[i].yy);
445 if (cbiisc_trace[i].status & NCRSTAT_INT)
446 printf("NCRINT/");
447 if (cbiisc_trace[i].status & NCRSTAT_TC)
448 printf("NCRTC/");
449 switch(cbiisc_trace[i].status & NCRSTAT_PHASE) {
450 case 0:
451 printf("dataout"); break;
452 case 1:
453 printf("datain"); break;
454 case 2:
455 printf("cmdout"); break;
456 case 3:
457 printf("status"); break;
458 case 6:
459 printf("msgout"); break;
460 case 7:
461 printf("msgin"); break;
462 default:
463 printf("phase%d?", cbiisc_trace[i].status & NCRSTAT_PHASE);
464 }
465 printf(") ");
466 i = (i + 1) & 127;
467 } while (i != cbiisc_trace_ptr);
468 printf("\n");
469 }
470 #endif
471