cbiisc.c revision 1.29.2.2 1 /* $NetBSD: cbiisc.c,v 1.29.2.2 2010/10/22 07:20:59 uebayasi Exp $ */
2
3 /*
4 * Copyright (c) 1997 Michael L. Hitch
5 * Copyright (c) 1982, 1990 The Regents of the University of California.
6 * All rights reserved.
7 *
8 * Redistribution and use in source and binary forms, with or without
9 * modification, are permitted provided that the following conditions
10 * are met:
11 * 1. Redistributions of source code must retain the above copyright
12 * notice, this list of conditions and the following disclaimer.
13 * 2. Redistributions in binary form must reproduce the above copyright
14 * notice, this list of conditions and the following disclaimer in the
15 * documentation and/or other materials provided with the distribution.
16 * 3. Neither the name of the University nor the names of its contributors
17 * may be used to endorse or promote products derived from this software
18 * without specific prior written permission.
19 *
20 * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
21 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
22 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
23 * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
24 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
25 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
26 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
27 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
28 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
29 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
30 * SUCH DAMAGE.
31 *
32 */
33
34 #ifdef __m68k__
35 #include "opt_m68k_arch.h"
36 #endif
37
38 #include <sys/cdefs.h>
39 __KERNEL_RCSID(0, "$NetBSD: cbiisc.c,v 1.29.2.2 2010/10/22 07:20:59 uebayasi Exp $");
40
41 #include <sys/types.h>
42 #include <sys/param.h>
43 #include <sys/systm.h>
44 #include <sys/kernel.h>
45 #include <sys/errno.h>
46 #include <sys/ioctl.h>
47 #include <sys/device.h>
48 #include <sys/buf.h>
49 #include <sys/proc.h>
50 #include <sys/queue.h>
51
52 #include <uvm/uvm_extern.h>
53
54 #include <dev/scsipi/scsi_all.h>
55 #include <dev/scsipi/scsipi_all.h>
56 #include <dev/scsipi/scsiconf.h>
57 #include <dev/scsipi/scsi_message.h>
58
59 #include <machine/cpu.h>
60 #include <machine/param.h>
61
62 #include <dev/ic/ncr53c9xreg.h>
63 #include <dev/ic/ncr53c9xvar.h>
64
65 #include <amiga/amiga/isr.h>
66 #include <amiga/dev/cbiiscvar.h>
67 #include <amiga/dev/zbusvar.h>
68
69 #ifdef __powerpc__
70 #define badaddr(a) badaddr_read(a, 2, NULL)
71 #endif
72
73 int cbiiscmatch(device_t, cfdata_t, void *);
74 void cbiiscattach(device_t, device_t, void *);
75
76 /* Linkup to the rest of the kernel */
77 CFATTACH_DECL_NEW(cbiisc, sizeof(struct cbiisc_softc),
78 cbiiscmatch, cbiiscattach, NULL, NULL);
79
80 /*
81 * Functions and the switch for the MI code.
82 */
83 uint8_t cbiisc_read_reg(struct ncr53c9x_softc *, int);
84 void cbiisc_write_reg(struct ncr53c9x_softc *, int, uint8_t);
85 int cbiisc_dma_isintr(struct ncr53c9x_softc *);
86 void cbiisc_dma_reset(struct ncr53c9x_softc *);
87 int cbiisc_dma_intr(struct ncr53c9x_softc *);
88 int cbiisc_dma_setup(struct ncr53c9x_softc *, uint8_t **,
89 size_t *, int, size_t *);
90 void cbiisc_dma_go(struct ncr53c9x_softc *);
91 void cbiisc_dma_stop(struct ncr53c9x_softc *);
92 int cbiisc_dma_isactive(struct ncr53c9x_softc *);
93
94 struct ncr53c9x_glue cbiisc_glue = {
95 cbiisc_read_reg,
96 cbiisc_write_reg,
97 cbiisc_dma_isintr,
98 cbiisc_dma_reset,
99 cbiisc_dma_intr,
100 cbiisc_dma_setup,
101 cbiisc_dma_go,
102 cbiisc_dma_stop,
103 cbiisc_dma_isactive,
104 NULL,
105 };
106
107 /* Maximum DMA transfer length to reduce impact on high-speed serial input */
108 u_long cbiisc_max_dma = 1024;
109 extern int ser_open_speed;
110
111 u_long cbiisc_cnt_pio = 0; /* number of PIO transfers */
112 u_long cbiisc_cnt_dma = 0; /* number of DMA transfers */
113 u_long cbiisc_cnt_dma2 = 0; /* number of DMA transfers broken up */
114 u_long cbiisc_cnt_dma3 = 0; /* number of pages combined */
115
116 #ifdef DEBUG
117 struct {
118 uint8_t hardbits;
119 uint8_t status;
120 uint8_t xx;
121 uint8_t yy;
122 } cbiisc_trace[128];
123 int cbiisc_trace_ptr = 0;
124 int cbiisc_trace_enable = 1;
125 void cbiisc_dump(void);
126 #endif
127
128 /*
129 * if we are a Phase5 CyberSCSI II
130 */
131 int
132 cbiiscmatch(device_t parent, cfdata_t cf, void *aux)
133 {
134 struct zbus_args *zap;
135 volatile uint8_t *regs;
136
137 zap = aux;
138 if (zap->manid != 0x2140 || zap->prodid != 25)
139 return 0;
140 regs = &((volatile uint8_t *)zap->va)[0x1ff03];
141 if (badaddr((void *)__UNVOLATILE(regs)))
142 return 0;
143 regs[NCR_CFG1 * 4] = 0;
144 regs[NCR_CFG1 * 4] = NCRCFG1_PARENB | 7;
145 delay(5);
146 if (regs[NCR_CFG1 * 4] != (NCRCFG1_PARENB | 7))
147 return 0;
148 return 1;
149 }
150
151 /*
152 * Attach this instance, and then all the sub-devices
153 */
154 void
155 cbiiscattach(device_t parent, device_t self, void *aux)
156 {
157 struct cbiisc_softc *csc = device_private(self);
158 struct ncr53c9x_softc *sc = &csc->sc_ncr53c9x;
159 struct zbus_args *zap;
160 extern u_long scsi_nosync;
161 extern int shift_nosync;
162 extern int ncr53c9x_debug;
163
164 /*
165 * Set up the glue for MI code early; we use some of it here.
166 */
167 sc->sc_dev = self;
168 sc->sc_glue = &cbiisc_glue;
169
170 /*
171 * Save the regs
172 */
173 zap = aux;
174 csc->sc_reg = &((volatile uint8_t *)zap->va)[0x1ff03];
175 csc->sc_dmabase = &csc->sc_reg[0x80];
176
177 sc->sc_freq = 40; /* Clocked at 40 MHz */
178
179 aprint_normal(": address %p", csc->sc_reg);
180
181 sc->sc_id = 7;
182
183 /*
184 * It is necessary to try to load the 2nd config register here,
185 * to find out what rev the FAS chip is, else the ncr53c9x_reset
186 * will not set up the defaults correctly.
187 */
188 sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
189 sc->sc_cfg2 = NCRCFG2_SCSI2 | NCRCFG2_FE;
190 sc->sc_cfg3 = 0x08 /*FCLK*/ | NCRESPCFG3_FSCSI | NCRESPCFG3_CDB;
191 sc->sc_rev = NCR_VARIANT_FAS216;
192
193 /*
194 * This is the value used to start sync negotiations
195 * Note that the NCR register "SYNCTP" is programmed
196 * in "clocks per byte", and has a minimum value of 4.
197 * The SCSI period used in negotiation is one-fourth
198 * of the time (in nanoseconds) needed to transfer one byte.
199 * Since the chip's clock is given in MHz, we have the following
200 * formula: 4 * period = (1000 / freq) * 4
201 */
202 sc->sc_minsync = 1000 / sc->sc_freq;
203
204 /*
205 * get flags from -I argument and set cf_flags.
206 * NOTE: low 8 bits are to disable disconnect, and the next
207 * 8 bits are to disable sync.
208 */
209 device_cfdata(self)->cf_flags |= (scsi_nosync >> shift_nosync)
210 & 0xffff;
211 shift_nosync += 16;
212
213 /* Use next 16 bits of -I argument to set ncr53c9x_debug flags */
214 ncr53c9x_debug |= (scsi_nosync >> shift_nosync) & 0xffff;
215 shift_nosync += 16;
216
217 #if 1
218 if (((scsi_nosync >> shift_nosync) & 0xff00) == 0xff00)
219 sc->sc_minsync = 0;
220 #endif
221
222 /* Really no limit, but since we want to fit into the TCR... */
223 sc->sc_maxxfer = 64 * 1024;
224
225 /*
226 * Configure interrupts.
227 */
228 csc->sc_isr.isr_intr = ncr53c9x_intr;
229 csc->sc_isr.isr_arg = sc;
230 csc->sc_isr.isr_ipl = 2;
231 add_isr(&csc->sc_isr);
232
233 /*
234 * Now try to attach all the sub-devices
235 */
236 sc->sc_adapter.adapt_request = ncr53c9x_scsipi_request;
237 sc->sc_adapter.adapt_minphys = minphys;
238 ncr53c9x_attach(sc);
239 }
240
241 /*
242 * Glue functions.
243 */
244
245 uint8_t
246 cbiisc_read_reg(struct ncr53c9x_softc *sc, int reg)
247 {
248 struct cbiisc_softc *csc = (struct cbiisc_softc *)sc;
249
250 return csc->sc_reg[reg * 4];
251 }
252
253 void
254 cbiisc_write_reg(struct ncr53c9x_softc *sc, int reg, uint8_t val)
255 {
256 struct cbiisc_softc *csc = (struct cbiisc_softc *)sc;
257 uint8_t v = val;
258
259 csc->sc_reg[reg * 4] = v;
260 #ifdef DEBUG
261 if (cbiisc_trace_enable/* && sc->sc_nexus && sc->sc_nexus->xs->xs_control & XS_CTL_POLL*/ &&
262 reg == NCR_CMD/* && csc->sc_active*/) {
263 cbiisc_trace[(cbiisc_trace_ptr - 1) & 127].yy = v;
264 /* printf(" cmd %x", v);*/
265 }
266 #endif
267 }
268
269 int
270 cbiisc_dma_isintr(struct ncr53c9x_softc *sc)
271 {
272 struct cbiisc_softc *csc = (struct cbiisc_softc *)sc;
273
274 if ((csc->sc_reg[NCR_STAT * 4] & NCRSTAT_INT) == 0)
275 return 0;
276
277 if (sc->sc_state == NCR_CONNECTED)
278 csc->sc_reg[0x40] = CBIISC_PB_LED;
279 else
280 csc->sc_reg[0x40] = 0;
281
282 #ifdef DEBUG
283 if (/*sc->sc_nexus && sc->sc_nexus->xs->xs_control & XS_CTL_POLL &&*/ cbiisc_trace_enable) {
284 cbiisc_trace[cbiisc_trace_ptr].status = csc->sc_reg[NCR_STAT * 4];
285 cbiisc_trace[cbiisc_trace_ptr].xx = csc->sc_reg[NCR_CMD * 4];
286 cbiisc_trace[cbiisc_trace_ptr].yy = csc->sc_active;
287 cbiisc_trace_ptr = (cbiisc_trace_ptr + 1) & 127;
288 }
289 #endif
290 return 1;
291 }
292
293 void
294 cbiisc_dma_reset(struct ncr53c9x_softc *sc)
295 {
296 struct cbiisc_softc *csc = (struct cbiisc_softc *)sc;
297
298 csc->sc_active = 0;
299 }
300
301 int
302 cbiisc_dma_intr(struct ncr53c9x_softc *sc)
303 {
304 register struct cbiisc_softc *csc = (struct cbiisc_softc *)sc;
305 register int cnt;
306
307 NCR_DMA(("cbiisc_dma_intr: cnt %d int %x stat %x fifo %d ",
308 csc->sc_dmasize, sc->sc_espintr, sc->sc_espstat,
309 csc->sc_reg[NCR_FFLAG * 4] & NCRFIFO_FF));
310 if (csc->sc_active == 0) {
311 printf("cbiisc_intr--inactive DMA\n");
312 return -1;
313 }
314
315 /* update sc_dmaaddr and sc_pdmalen */
316 cnt = csc->sc_reg[NCR_TCL * 4];
317 cnt += csc->sc_reg[NCR_TCM * 4] << 8;
318 cnt += csc->sc_reg[NCR_TCH * 4] << 16;
319 if (!csc->sc_datain) {
320 cnt += csc->sc_reg[NCR_FFLAG * 4] & NCRFIFO_FF;
321 csc->sc_reg[NCR_CMD * 4] = NCRCMD_FLUSH;
322 }
323 cnt = csc->sc_dmasize - cnt; /* number of bytes transferred */
324 NCR_DMA(("DMA xferred %d\n", cnt));
325 if (csc->sc_xfr_align) {
326 memcpy(*csc->sc_dmaaddr, csc->sc_alignbuf, cnt);
327 csc->sc_xfr_align = 0;
328 }
329 *csc->sc_dmaaddr += cnt;
330 *csc->sc_pdmalen -= cnt;
331 csc->sc_active = 0;
332 return 0;
333 }
334
335 int
336 cbiisc_dma_setup(struct ncr53c9x_softc *sc, uint8_t **addr, size_t *len,
337 int datain, size_t *dmasize)
338 {
339 struct cbiisc_softc *csc = (struct cbiisc_softc *)sc;
340 paddr_t pa;
341 uint8_t *ptr;
342 size_t xfer;
343
344 csc->sc_dmaaddr = addr;
345 csc->sc_pdmalen = len;
346 csc->sc_datain = datain;
347 csc->sc_dmasize = *dmasize;
348 /*
349 * DMA can be nasty for high-speed serial input, so limit the
350 * size of this DMA operation if the serial port is running at
351 * a high speed (higher than 19200 for now - should be adjusted
352 * based on CPU type and speed?).
353 * XXX - add serial speed check XXX
354 */
355 if (ser_open_speed > 19200 && cbiisc_max_dma != 0 &&
356 csc->sc_dmasize > cbiisc_max_dma)
357 csc->sc_dmasize = cbiisc_max_dma;
358 ptr = *addr; /* Kernel virtual address */
359 pa = kvtop(ptr); /* Physical address of DMA */
360 xfer = min(csc->sc_dmasize, PAGE_SIZE - (pa & (PAGE_SIZE - 1)));
361 csc->sc_xfr_align = 0;
362 /*
363 * If output and unaligned, stuff odd byte into FIFO
364 */
365 if (datain == 0 && (int)ptr & 1) {
366 NCR_DMA(("cbiisc_dma_setup: align byte written to fifo\n"));
367 pa++;
368 xfer--; /* XXXX CHECK THIS !!!! XXXX */
369 csc->sc_reg[NCR_FIFO * 4] = *ptr++;
370 }
371 /*
372 * If unaligned address, read unaligned bytes into alignment buffer
373 */
374 else if ((int)ptr & 1) {
375 pa = kvtop((void *)&csc->sc_alignbuf);
376 xfer = csc->sc_dmasize = min(xfer, sizeof(csc->sc_alignbuf));
377 NCR_DMA(("cbiisc_dma_setup: align read by %d bytes\n", xfer));
378 csc->sc_xfr_align = 1;
379 }
380 ++cbiisc_cnt_dma; /* number of DMA operations */
381
382 while (xfer < csc->sc_dmasize) {
383 if ((pa + xfer) != kvtop(*addr + xfer))
384 break;
385 if ((csc->sc_dmasize - xfer) < PAGE_SIZE)
386 xfer = csc->sc_dmasize;
387 else
388 xfer += PAGE_SIZE;
389 ++cbiisc_cnt_dma3;
390 }
391 if (xfer != *len)
392 ++cbiisc_cnt_dma2;
393
394 csc->sc_dmasize = xfer;
395 *dmasize = csc->sc_dmasize;
396 csc->sc_pa = pa;
397 #if defined(M68040) || defined(M68060)
398 if (mmutype == MMU_68040) {
399 if (csc->sc_xfr_align) {
400 dma_cachectl(csc->sc_alignbuf,
401 sizeof(csc->sc_alignbuf));
402 }
403 else
404 dma_cachectl(*csc->sc_dmaaddr, csc->sc_dmasize);
405 }
406 #endif
407
408 if (csc->sc_datain)
409 pa &= ~1;
410 else
411 pa |= 1;
412 csc->sc_dmabase[0] = (uint8_t)(pa >> 24);
413 csc->sc_dmabase[4] = (uint8_t)(pa >> 16);
414 csc->sc_dmabase[8] = (uint8_t)(pa >> 8);
415 csc->sc_dmabase[12] = (uint8_t)(pa);
416 csc->sc_active = 1;
417 return 0;
418 }
419
420 void
421 cbiisc_dma_go(struct ncr53c9x_softc *sc)
422 {
423 }
424
425 void
426 cbiisc_dma_stop(struct ncr53c9x_softc *sc)
427 {
428 }
429
430 int
431 cbiisc_dma_isactive(struct ncr53c9x_softc *sc)
432 {
433 struct cbiisc_softc *csc = (struct cbiisc_softc *)sc;
434
435 return csc->sc_active;
436 }
437
438 #ifdef DEBUG
439 void
440 cbiisc_dump(void)
441 {
442 int i;
443
444 i = cbiisc_trace_ptr;
445 printf("cbiisc_trace dump: ptr %x\n", cbiisc_trace_ptr);
446 do {
447 if (cbiisc_trace[i].hardbits == 0) {
448 i = (i + 1) & 127;
449 continue;
450 }
451 printf("%02x%02x%02x%02x(", cbiisc_trace[i].hardbits,
452 cbiisc_trace[i].status, cbiisc_trace[i].xx, cbiisc_trace[i].yy);
453 if (cbiisc_trace[i].status & NCRSTAT_INT)
454 printf("NCRINT/");
455 if (cbiisc_trace[i].status & NCRSTAT_TC)
456 printf("NCRTC/");
457 switch(cbiisc_trace[i].status & NCRSTAT_PHASE) {
458 case 0:
459 printf("dataout"); break;
460 case 1:
461 printf("datain"); break;
462 case 2:
463 printf("cmdout"); break;
464 case 3:
465 printf("status"); break;
466 case 6:
467 printf("msgout"); break;
468 case 7:
469 printf("msgin"); break;
470 default:
471 printf("phase%d?", cbiisc_trace[i].status & NCRSTAT_PHASE);
472 }
473 printf(") ");
474 i = (i + 1) & 127;
475 } while (i != cbiisc_trace_ptr);
476 printf("\n");
477 }
478 #endif
479