cbsc.c revision 1.12.8.3 1 1.12.8.3 nathanw /* $NetBSD: cbsc.c,v 1.12.8.3 2002/10/18 02:34:49 nathanw Exp $ */
2 1.12.8.2 nathanw
3 1.12.8.2 nathanw /*
4 1.12.8.2 nathanw * Copyright (c) 1997 Michael L. Hitch
5 1.12.8.2 nathanw * Copyright (c) 1982, 1990 The Regents of the University of California.
6 1.12.8.2 nathanw * All rights reserved.
7 1.12.8.2 nathanw *
8 1.12.8.2 nathanw * Redistribution and use in source and binary forms, with or without
9 1.12.8.2 nathanw * modification, are permitted provided that the following conditions
10 1.12.8.2 nathanw * are met:
11 1.12.8.2 nathanw * 1. Redistributions of source code must retain the above copyright
12 1.12.8.2 nathanw * notice, this list of conditions and the following disclaimer.
13 1.12.8.2 nathanw * 2. Redistributions in binary form must reproduce the above copyright
14 1.12.8.2 nathanw * notice, this list of conditions and the following disclaimer in the
15 1.12.8.2 nathanw * documentation and/or other materials provided with the distribution.
16 1.12.8.2 nathanw * 3. All advertising materials mentioning features or use of this software
17 1.12.8.2 nathanw * must display the following acknowledgement:
18 1.12.8.2 nathanw * This product contains software written by Michael L. Hitch for
19 1.12.8.2 nathanw * the NetBSD project.
20 1.12.8.2 nathanw * 4. Neither the name of the University nor the names of its contributors
21 1.12.8.2 nathanw * may be used to endorse or promote products derived from this software
22 1.12.8.2 nathanw * without specific prior written permission.
23 1.12.8.2 nathanw *
24 1.12.8.2 nathanw * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
25 1.12.8.2 nathanw * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
26 1.12.8.2 nathanw * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
27 1.12.8.2 nathanw * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
28 1.12.8.2 nathanw * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
29 1.12.8.2 nathanw * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
30 1.12.8.2 nathanw * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
31 1.12.8.2 nathanw * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
32 1.12.8.2 nathanw * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
33 1.12.8.2 nathanw * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
34 1.12.8.2 nathanw * SUCH DAMAGE.
35 1.12.8.2 nathanw *
36 1.12.8.2 nathanw */
37 1.12.8.2 nathanw
38 1.12.8.2 nathanw #include <sys/cdefs.h>
39 1.12.8.3 nathanw __KERNEL_RCSID(0, "$NetBSD: cbsc.c,v 1.12.8.3 2002/10/18 02:34:49 nathanw Exp $");
40 1.12.8.2 nathanw
41 1.12.8.2 nathanw #include <sys/types.h>
42 1.12.8.2 nathanw #include <sys/param.h>
43 1.12.8.2 nathanw #include <sys/systm.h>
44 1.12.8.2 nathanw #include <sys/kernel.h>
45 1.12.8.2 nathanw #include <sys/errno.h>
46 1.12.8.2 nathanw #include <sys/ioctl.h>
47 1.12.8.2 nathanw #include <sys/device.h>
48 1.12.8.2 nathanw #include <sys/buf.h>
49 1.12.8.2 nathanw #include <sys/proc.h>
50 1.12.8.2 nathanw #include <sys/user.h>
51 1.12.8.2 nathanw #include <sys/queue.h>
52 1.12.8.2 nathanw
53 1.12.8.2 nathanw #include <dev/scsipi/scsi_all.h>
54 1.12.8.2 nathanw #include <dev/scsipi/scsipi_all.h>
55 1.12.8.2 nathanw #include <dev/scsipi/scsiconf.h>
56 1.12.8.2 nathanw #include <dev/scsipi/scsi_message.h>
57 1.12.8.2 nathanw
58 1.12.8.2 nathanw #include <machine/cpu.h>
59 1.12.8.2 nathanw #include <machine/param.h>
60 1.12.8.2 nathanw
61 1.12.8.2 nathanw #include <dev/ic/ncr53c9xreg.h>
62 1.12.8.2 nathanw #include <dev/ic/ncr53c9xvar.h>
63 1.12.8.2 nathanw
64 1.12.8.2 nathanw #include <amiga/amiga/isr.h>
65 1.12.8.2 nathanw #include <amiga/dev/cbscvar.h>
66 1.12.8.2 nathanw #include <amiga/dev/zbusvar.h>
67 1.12.8.2 nathanw
68 1.12.8.2 nathanw void cbscattach(struct device *, struct device *, void *);
69 1.12.8.2 nathanw int cbscmatch(struct device *, struct cfdata *, void *);
70 1.12.8.2 nathanw
71 1.12.8.2 nathanw /* Linkup to the rest of the kernel */
72 1.12.8.3 nathanw CFATTACH_DECL(cbsc, sizeof(struct cbsc_softc),
73 1.12.8.3 nathanw cbscmatch, cbscattach, NULL, NULL);
74 1.12.8.2 nathanw
75 1.12.8.2 nathanw /*
76 1.12.8.2 nathanw * Functions and the switch for the MI code.
77 1.12.8.2 nathanw */
78 1.12.8.2 nathanw u_char cbsc_read_reg(struct ncr53c9x_softc *, int);
79 1.12.8.2 nathanw void cbsc_write_reg(struct ncr53c9x_softc *, int, u_char);
80 1.12.8.2 nathanw int cbsc_dma_isintr(struct ncr53c9x_softc *);
81 1.12.8.2 nathanw void cbsc_dma_reset(struct ncr53c9x_softc *);
82 1.12.8.2 nathanw int cbsc_dma_intr(struct ncr53c9x_softc *);
83 1.12.8.2 nathanw int cbsc_dma_setup(struct ncr53c9x_softc *, caddr_t *,
84 1.12.8.2 nathanw size_t *, int, size_t *);
85 1.12.8.2 nathanw void cbsc_dma_go(struct ncr53c9x_softc *);
86 1.12.8.2 nathanw void cbsc_dma_stop(struct ncr53c9x_softc *);
87 1.12.8.2 nathanw int cbsc_dma_isactive(struct ncr53c9x_softc *);
88 1.12.8.2 nathanw
89 1.12.8.2 nathanw struct ncr53c9x_glue cbsc_glue = {
90 1.12.8.2 nathanw cbsc_read_reg,
91 1.12.8.2 nathanw cbsc_write_reg,
92 1.12.8.2 nathanw cbsc_dma_isintr,
93 1.12.8.2 nathanw cbsc_dma_reset,
94 1.12.8.2 nathanw cbsc_dma_intr,
95 1.12.8.2 nathanw cbsc_dma_setup,
96 1.12.8.2 nathanw cbsc_dma_go,
97 1.12.8.2 nathanw cbsc_dma_stop,
98 1.12.8.2 nathanw cbsc_dma_isactive,
99 1.12.8.2 nathanw 0,
100 1.12.8.2 nathanw };
101 1.12.8.2 nathanw
102 1.12.8.2 nathanw /* Maximum DMA transfer length to reduce impact on high-speed serial input */
103 1.12.8.2 nathanw u_long cbsc_max_dma = 1024;
104 1.12.8.2 nathanw extern int ser_open_speed;
105 1.12.8.2 nathanw
106 1.12.8.2 nathanw u_long cbsc_cnt_pio = 0; /* number of PIO transfers */
107 1.12.8.2 nathanw u_long cbsc_cnt_dma = 0; /* number of DMA transfers */
108 1.12.8.2 nathanw u_long cbsc_cnt_dma2 = 0; /* number of DMA transfers broken up */
109 1.12.8.2 nathanw u_long cbsc_cnt_dma3 = 0; /* number of pages combined */
110 1.12.8.2 nathanw
111 1.12.8.2 nathanw #ifdef DEBUG
112 1.12.8.2 nathanw struct {
113 1.12.8.2 nathanw u_char hardbits;
114 1.12.8.2 nathanw u_char status;
115 1.12.8.2 nathanw u_char xx;
116 1.12.8.2 nathanw u_char yy;
117 1.12.8.2 nathanw } cbsc_trace[128];
118 1.12.8.2 nathanw int cbsc_trace_ptr = 0;
119 1.12.8.2 nathanw int cbsc_trace_enable = 1;
120 1.12.8.2 nathanw void cbsc_dump(void);
121 1.12.8.2 nathanw #endif
122 1.12.8.2 nathanw
123 1.12.8.2 nathanw /*
124 1.12.8.2 nathanw * if we are a Phase5 CyberSCSI [mark I?]
125 1.12.8.2 nathanw */
126 1.12.8.2 nathanw int
127 1.12.8.2 nathanw cbscmatch(struct device *parent, struct cfdata *cf, void *aux)
128 1.12.8.2 nathanw {
129 1.12.8.2 nathanw struct zbus_args *zap;
130 1.12.8.2 nathanw volatile u_char *regs;
131 1.12.8.2 nathanw
132 1.12.8.2 nathanw zap = aux;
133 1.12.8.2 nathanw if (zap->manid != 0x2140)
134 1.12.8.2 nathanw return(0); /* It's not Phase5 */
135 1.12.8.2 nathanw if (zap->prodid != 12 && zap->prodid != 11)
136 1.12.8.2 nathanw return(0); /* Not CyberStorm MKI SCSI */
137 1.12.8.2 nathanw if (zap->prodid == 11 && iszthreepa(zap->pa))
138 1.12.8.2 nathanw return(0); /* Fastlane Z3! */
139 1.12.8.2 nathanw regs = &((volatile u_char *)zap->va)[0xf400];
140 1.12.8.2 nathanw if (badaddr((caddr_t)regs))
141 1.12.8.2 nathanw return(0);
142 1.12.8.2 nathanw regs[NCR_CFG1 * 4] = 0;
143 1.12.8.2 nathanw regs[NCR_CFG1 * 4] = NCRCFG1_PARENB | 7;
144 1.12.8.2 nathanw delay(5);
145 1.12.8.2 nathanw if (regs[NCR_CFG1 * 4] != (NCRCFG1_PARENB | 7))
146 1.12.8.2 nathanw return(0);
147 1.12.8.2 nathanw return(1);
148 1.12.8.2 nathanw }
149 1.12.8.2 nathanw
150 1.12.8.2 nathanw /*
151 1.12.8.2 nathanw * Attach this instance, and then all the sub-devices
152 1.12.8.2 nathanw */
153 1.12.8.2 nathanw void
154 1.12.8.2 nathanw cbscattach(struct device *parent, struct device *self, void *aux)
155 1.12.8.2 nathanw {
156 1.12.8.2 nathanw struct cbsc_softc *csc = (void *)self;
157 1.12.8.2 nathanw struct ncr53c9x_softc *sc = &csc->sc_ncr53c9x;
158 1.12.8.2 nathanw struct zbus_args *zap;
159 1.12.8.2 nathanw extern u_long scsi_nosync;
160 1.12.8.2 nathanw extern int shift_nosync;
161 1.12.8.2 nathanw extern int ncr53c9x_debug;
162 1.12.8.2 nathanw
163 1.12.8.2 nathanw /*
164 1.12.8.2 nathanw * Set up the glue for MI code early; we use some of it here.
165 1.12.8.2 nathanw */
166 1.12.8.2 nathanw sc->sc_glue = &cbsc_glue;
167 1.12.8.2 nathanw
168 1.12.8.2 nathanw /*
169 1.12.8.2 nathanw * Save the regs
170 1.12.8.2 nathanw */
171 1.12.8.2 nathanw zap = aux;
172 1.12.8.2 nathanw csc->sc_reg = &((volatile u_char *)zap->va)[0xf400];
173 1.12.8.2 nathanw csc->sc_dmabase = &csc->sc_reg[0x400];
174 1.12.8.2 nathanw
175 1.12.8.2 nathanw sc->sc_freq = 40; /* Clocked at 40Mhz */
176 1.12.8.2 nathanw
177 1.12.8.2 nathanw printf(": address %p", csc->sc_reg);
178 1.12.8.2 nathanw
179 1.12.8.2 nathanw sc->sc_id = 7;
180 1.12.8.2 nathanw
181 1.12.8.2 nathanw /*
182 1.12.8.2 nathanw * It is necessary to try to load the 2nd config register here,
183 1.12.8.2 nathanw * to find out what rev the FAS chip is, else the ncr53c9x_reset
184 1.12.8.2 nathanw * will not set up the defaults correctly.
185 1.12.8.2 nathanw */
186 1.12.8.2 nathanw sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
187 1.12.8.2 nathanw sc->sc_cfg2 = NCRCFG2_SCSI2 | NCRCFG2_FE;
188 1.12.8.2 nathanw sc->sc_cfg3 = 0x08 /*FCLK*/ | NCRESPCFG3_FSCSI | NCRESPCFG3_CDB;
189 1.12.8.2 nathanw sc->sc_rev = NCR_VARIANT_FAS216;
190 1.12.8.2 nathanw
191 1.12.8.2 nathanw /*
192 1.12.8.2 nathanw * This is the value used to start sync negotiations
193 1.12.8.2 nathanw * Note that the NCR register "SYNCTP" is programmed
194 1.12.8.2 nathanw * in "clocks per byte", and has a minimum value of 4.
195 1.12.8.2 nathanw * The SCSI period used in negotiation is one-fourth
196 1.12.8.2 nathanw * of the time (in nanoseconds) needed to transfer one byte.
197 1.12.8.2 nathanw * Since the chip's clock is given in MHz, we have the following
198 1.12.8.2 nathanw * formula: 4 * period = (1000 / freq) * 4
199 1.12.8.2 nathanw */
200 1.12.8.2 nathanw sc->sc_minsync = 1000 / sc->sc_freq;
201 1.12.8.2 nathanw
202 1.12.8.2 nathanw /*
203 1.12.8.2 nathanw * get flags from -I argument and set cf_flags.
204 1.12.8.2 nathanw * NOTE: low 8 bits are to disable disconnect, and the next
205 1.12.8.2 nathanw * 8 bits are to disable sync.
206 1.12.8.2 nathanw */
207 1.12.8.2 nathanw sc->sc_dev.dv_cfdata->cf_flags |= (scsi_nosync >> shift_nosync)
208 1.12.8.2 nathanw & 0xffff;
209 1.12.8.2 nathanw shift_nosync += 16;
210 1.12.8.2 nathanw
211 1.12.8.2 nathanw /* Use next 16 bits of -I argument to set ncr53c9x_debug flags */
212 1.12.8.2 nathanw ncr53c9x_debug |= (scsi_nosync >> shift_nosync) & 0xffff;
213 1.12.8.2 nathanw shift_nosync += 16;
214 1.12.8.2 nathanw
215 1.12.8.2 nathanw #if 1
216 1.12.8.2 nathanw if (((scsi_nosync >> shift_nosync) & 0xff00) == 0xff00)
217 1.12.8.2 nathanw sc->sc_minsync = 0;
218 1.12.8.2 nathanw #endif
219 1.12.8.2 nathanw
220 1.12.8.2 nathanw /* Really no limit, but since we want to fit into the TCR... */
221 1.12.8.2 nathanw sc->sc_maxxfer = 64 * 1024;
222 1.12.8.2 nathanw
223 1.12.8.2 nathanw /*
224 1.12.8.2 nathanw * Configure interrupts.
225 1.12.8.2 nathanw */
226 1.12.8.2 nathanw csc->sc_isr.isr_intr = ncr53c9x_intr;
227 1.12.8.2 nathanw csc->sc_isr.isr_arg = sc;
228 1.12.8.2 nathanw csc->sc_isr.isr_ipl = 2;
229 1.12.8.2 nathanw add_isr(&csc->sc_isr);
230 1.12.8.2 nathanw
231 1.12.8.2 nathanw /*
232 1.12.8.2 nathanw * Now try to attach all the sub-devices
233 1.12.8.2 nathanw */
234 1.12.8.2 nathanw sc->sc_adapter.adapt_request = ncr53c9x_scsipi_request;
235 1.12.8.2 nathanw sc->sc_adapter.adapt_minphys = minphys;
236 1.12.8.2 nathanw ncr53c9x_attach(sc);
237 1.12.8.2 nathanw }
238 1.12.8.2 nathanw
239 1.12.8.2 nathanw /*
240 1.12.8.2 nathanw * Glue functions.
241 1.12.8.2 nathanw */
242 1.12.8.2 nathanw
243 1.12.8.2 nathanw u_char
244 1.12.8.2 nathanw cbsc_read_reg(struct ncr53c9x_softc *sc, int reg)
245 1.12.8.2 nathanw {
246 1.12.8.2 nathanw struct cbsc_softc *csc = (struct cbsc_softc *)sc;
247 1.12.8.2 nathanw
248 1.12.8.2 nathanw return csc->sc_reg[reg * 4];
249 1.12.8.2 nathanw }
250 1.12.8.2 nathanw
251 1.12.8.2 nathanw void
252 1.12.8.2 nathanw cbsc_write_reg(struct ncr53c9x_softc *sc, int reg, u_char val)
253 1.12.8.2 nathanw {
254 1.12.8.2 nathanw struct cbsc_softc *csc = (struct cbsc_softc *)sc;
255 1.12.8.2 nathanw u_char v = val;
256 1.12.8.2 nathanw
257 1.12.8.2 nathanw csc->sc_reg[reg * 4] = v;
258 1.12.8.2 nathanw #ifdef DEBUG
259 1.12.8.2 nathanw if (cbsc_trace_enable/* && sc->sc_nexus && sc->sc_nexus->xs->xs_control & XS_CTL_POLL*/ &&
260 1.12.8.2 nathanw reg == NCR_CMD/* && csc->sc_active*/) {
261 1.12.8.2 nathanw cbsc_trace[(cbsc_trace_ptr - 1) & 127].yy = v;
262 1.12.8.2 nathanw /* printf(" cmd %x", v);*/
263 1.12.8.2 nathanw }
264 1.12.8.2 nathanw #endif
265 1.12.8.2 nathanw }
266 1.12.8.2 nathanw
267 1.12.8.2 nathanw int
268 1.12.8.2 nathanw cbsc_dma_isintr(struct ncr53c9x_softc *sc)
269 1.12.8.2 nathanw {
270 1.12.8.2 nathanw struct cbsc_softc *csc = (struct cbsc_softc *)sc;
271 1.12.8.2 nathanw
272 1.12.8.2 nathanw if ((csc->sc_reg[NCR_STAT * 4] & NCRSTAT_INT) == 0)
273 1.12.8.2 nathanw return 0;
274 1.12.8.2 nathanw
275 1.12.8.2 nathanw if (sc->sc_state == NCR_CONNECTED)
276 1.12.8.2 nathanw csc->sc_portbits |= CBSC_PB_LED;
277 1.12.8.2 nathanw else
278 1.12.8.2 nathanw csc->sc_portbits &= ~CBSC_PB_LED;
279 1.12.8.2 nathanw csc->sc_reg[0x802] = csc->sc_portbits;
280 1.12.8.2 nathanw
281 1.12.8.2 nathanw if ((csc->sc_reg[0x802] & CBSC_HB_CREQ) == 0)
282 1.12.8.2 nathanw return 0;
283 1.12.8.2 nathanw #ifdef DEBUG
284 1.12.8.2 nathanw if (/*sc->sc_nexus && sc->sc_nexus->xs->xs_control & XS_CTL_POLL &&*/ cbsc_trace_enable) {
285 1.12.8.2 nathanw cbsc_trace[cbsc_trace_ptr].status = csc->sc_reg[NCR_STAT * 4];
286 1.12.8.2 nathanw cbsc_trace[cbsc_trace_ptr].xx = csc->sc_reg[NCR_CMD * 4];
287 1.12.8.2 nathanw cbsc_trace[cbsc_trace_ptr].yy = csc->sc_active;
288 1.12.8.2 nathanw cbsc_trace_ptr = (cbsc_trace_ptr + 1) & 127;
289 1.12.8.2 nathanw }
290 1.12.8.2 nathanw #endif
291 1.12.8.2 nathanw return 1;
292 1.12.8.2 nathanw }
293 1.12.8.2 nathanw
294 1.12.8.2 nathanw void
295 1.12.8.2 nathanw cbsc_dma_reset(struct ncr53c9x_softc *sc)
296 1.12.8.2 nathanw {
297 1.12.8.2 nathanw struct cbsc_softc *csc = (struct cbsc_softc *)sc;
298 1.12.8.2 nathanw
299 1.12.8.2 nathanw csc->sc_active = 0;
300 1.12.8.2 nathanw }
301 1.12.8.2 nathanw
302 1.12.8.2 nathanw int
303 1.12.8.2 nathanw cbsc_dma_intr(struct ncr53c9x_softc *sc)
304 1.12.8.2 nathanw {
305 1.12.8.2 nathanw register struct cbsc_softc *csc = (struct cbsc_softc *)sc;
306 1.12.8.2 nathanw register int cnt;
307 1.12.8.2 nathanw
308 1.12.8.2 nathanw NCR_DMA(("cbsc_dma_intr: cnt %d int %x stat %x fifo %d ",
309 1.12.8.2 nathanw csc->sc_dmasize, sc->sc_espintr, sc->sc_espstat,
310 1.12.8.2 nathanw csc->sc_reg[NCR_FFLAG * 4] & NCRFIFO_FF));
311 1.12.8.2 nathanw if (csc->sc_active == 0) {
312 1.12.8.2 nathanw printf("cbsc_intr--inactive DMA\n");
313 1.12.8.2 nathanw return -1;
314 1.12.8.2 nathanw }
315 1.12.8.2 nathanw
316 1.12.8.2 nathanw /* update sc_dmaaddr and sc_pdmalen */
317 1.12.8.2 nathanw cnt = csc->sc_reg[NCR_TCL * 4];
318 1.12.8.2 nathanw cnt += csc->sc_reg[NCR_TCM * 4] << 8;
319 1.12.8.2 nathanw cnt += csc->sc_reg[NCR_TCH * 4] << 16;
320 1.12.8.2 nathanw if (!csc->sc_datain) {
321 1.12.8.2 nathanw cnt += csc->sc_reg[NCR_FFLAG * 4] & NCRFIFO_FF;
322 1.12.8.2 nathanw csc->sc_reg[NCR_CMD * 4] = NCRCMD_FLUSH;
323 1.12.8.2 nathanw }
324 1.12.8.2 nathanw cnt = csc->sc_dmasize - cnt; /* number of bytes transferred */
325 1.12.8.2 nathanw NCR_DMA(("DMA xferred %d\n", cnt));
326 1.12.8.2 nathanw if (csc->sc_xfr_align) {
327 1.12.8.2 nathanw bcopy(csc->sc_alignbuf, *csc->sc_dmaaddr, cnt);
328 1.12.8.2 nathanw csc->sc_xfr_align = 0;
329 1.12.8.2 nathanw }
330 1.12.8.2 nathanw *csc->sc_dmaaddr += cnt;
331 1.12.8.2 nathanw *csc->sc_pdmalen -= cnt;
332 1.12.8.2 nathanw csc->sc_active = 0;
333 1.12.8.2 nathanw return 0;
334 1.12.8.2 nathanw }
335 1.12.8.2 nathanw
336 1.12.8.2 nathanw int
337 1.12.8.2 nathanw cbsc_dma_setup(struct ncr53c9x_softc *sc, caddr_t *addr, size_t *len,
338 1.12.8.2 nathanw int datain, size_t *dmasize)
339 1.12.8.2 nathanw {
340 1.12.8.2 nathanw struct cbsc_softc *csc = (struct cbsc_softc *)sc;
341 1.12.8.2 nathanw paddr_t pa;
342 1.12.8.2 nathanw u_char *ptr;
343 1.12.8.2 nathanw size_t xfer;
344 1.12.8.2 nathanw
345 1.12.8.2 nathanw csc->sc_dmaaddr = addr;
346 1.12.8.2 nathanw csc->sc_pdmalen = len;
347 1.12.8.2 nathanw csc->sc_datain = datain;
348 1.12.8.2 nathanw csc->sc_dmasize = *dmasize;
349 1.12.8.2 nathanw /*
350 1.12.8.2 nathanw * DMA can be nasty for high-speed serial input, so limit the
351 1.12.8.2 nathanw * size of this DMA operation if the serial port is running at
352 1.12.8.2 nathanw * a high speed (higher than 19200 for now - should be adjusted
353 1.12.8.2 nathanw * based on cpu type and speed?).
354 1.12.8.2 nathanw * XXX - add serial speed check XXX
355 1.12.8.2 nathanw */
356 1.12.8.2 nathanw if (ser_open_speed > 19200 && cbsc_max_dma != 0 &&
357 1.12.8.2 nathanw csc->sc_dmasize > cbsc_max_dma)
358 1.12.8.2 nathanw csc->sc_dmasize = cbsc_max_dma;
359 1.12.8.2 nathanw ptr = *addr; /* Kernel virtual address */
360 1.12.8.2 nathanw pa = kvtop(ptr); /* Physical address of DMA */
361 1.12.8.2 nathanw xfer = min(csc->sc_dmasize, NBPG - (pa & (NBPG - 1)));
362 1.12.8.2 nathanw csc->sc_xfr_align = 0;
363 1.12.8.2 nathanw /*
364 1.12.8.2 nathanw * If output and unaligned, stuff odd byte into FIFO
365 1.12.8.2 nathanw */
366 1.12.8.2 nathanw if (datain == 0 && (int)ptr & 1) {
367 1.12.8.2 nathanw NCR_DMA(("cbsc_dma_setup: align byte written to fifo\n"));
368 1.12.8.2 nathanw pa++;
369 1.12.8.2 nathanw xfer--; /* XXXX CHECK THIS !!!! XXXX */
370 1.12.8.2 nathanw csc->sc_reg[NCR_FIFO * 4] = *ptr++;
371 1.12.8.2 nathanw }
372 1.12.8.2 nathanw /*
373 1.12.8.2 nathanw * If unaligned address, read unaligned bytes into alignment buffer
374 1.12.8.2 nathanw */
375 1.12.8.2 nathanw else if ((int)ptr & 1) {
376 1.12.8.2 nathanw pa = kvtop((caddr_t)&csc->sc_alignbuf);
377 1.12.8.2 nathanw xfer = csc->sc_dmasize = min(xfer, sizeof (csc->sc_alignbuf));
378 1.12.8.2 nathanw NCR_DMA(("cbsc_dma_setup: align read by %d bytes\n", xfer));
379 1.12.8.2 nathanw csc->sc_xfr_align = 1;
380 1.12.8.2 nathanw }
381 1.12.8.2 nathanw ++cbsc_cnt_dma; /* number of DMA operations */
382 1.12.8.2 nathanw
383 1.12.8.2 nathanw while (xfer < csc->sc_dmasize) {
384 1.12.8.2 nathanw if ((pa + xfer) != kvtop(*addr + xfer))
385 1.12.8.2 nathanw break;
386 1.12.8.2 nathanw if ((csc->sc_dmasize - xfer) < NBPG)
387 1.12.8.2 nathanw xfer = csc->sc_dmasize;
388 1.12.8.2 nathanw else
389 1.12.8.2 nathanw xfer += NBPG;
390 1.12.8.2 nathanw ++cbsc_cnt_dma3;
391 1.12.8.2 nathanw }
392 1.12.8.2 nathanw if (xfer != *len)
393 1.12.8.2 nathanw ++cbsc_cnt_dma2;
394 1.12.8.2 nathanw
395 1.12.8.2 nathanw csc->sc_dmasize = xfer;
396 1.12.8.2 nathanw *dmasize = csc->sc_dmasize;
397 1.12.8.2 nathanw csc->sc_pa = pa;
398 1.12.8.2 nathanw #if defined(M68040) || defined(M68060)
399 1.12.8.2 nathanw if (mmutype == MMU_68040) {
400 1.12.8.2 nathanw if (csc->sc_xfr_align) {
401 1.12.8.2 nathanw dma_cachectl(csc->sc_alignbuf,
402 1.12.8.2 nathanw sizeof(csc->sc_alignbuf));
403 1.12.8.2 nathanw }
404 1.12.8.2 nathanw else
405 1.12.8.2 nathanw dma_cachectl(*csc->sc_dmaaddr, csc->sc_dmasize);
406 1.12.8.2 nathanw }
407 1.12.8.2 nathanw #endif
408 1.12.8.2 nathanw
409 1.12.8.2 nathanw if (csc->sc_datain)
410 1.12.8.2 nathanw pa &= ~1;
411 1.12.8.2 nathanw else
412 1.12.8.2 nathanw pa |= 1;
413 1.12.8.2 nathanw csc->sc_dmabase[0] = (u_int8_t)(pa >> 24);
414 1.12.8.2 nathanw csc->sc_dmabase[2] = (u_int8_t)(pa >> 16);
415 1.12.8.2 nathanw csc->sc_dmabase[4] = (u_int8_t)(pa >> 8);
416 1.12.8.2 nathanw csc->sc_dmabase[6] = (u_int8_t)(pa);
417 1.12.8.2 nathanw if (csc->sc_datain)
418 1.12.8.2 nathanw csc->sc_portbits &= ~CBSC_PB_WRITE;
419 1.12.8.2 nathanw else
420 1.12.8.2 nathanw csc->sc_portbits |= CBSC_PB_WRITE;
421 1.12.8.2 nathanw csc->sc_reg[0x802] = csc->sc_portbits;
422 1.12.8.2 nathanw csc->sc_active = 1;
423 1.12.8.2 nathanw return 0;
424 1.12.8.2 nathanw }
425 1.12.8.2 nathanw
426 1.12.8.2 nathanw void
427 1.12.8.2 nathanw cbsc_dma_go(struct ncr53c9x_softc *sc)
428 1.12.8.2 nathanw {
429 1.12.8.2 nathanw }
430 1.12.8.2 nathanw
431 1.12.8.2 nathanw void
432 1.12.8.2 nathanw cbsc_dma_stop(struct ncr53c9x_softc *sc)
433 1.12.8.2 nathanw {
434 1.12.8.2 nathanw }
435 1.12.8.2 nathanw
436 1.12.8.2 nathanw int
437 1.12.8.2 nathanw cbsc_dma_isactive(struct ncr53c9x_softc *sc)
438 1.12.8.2 nathanw {
439 1.12.8.2 nathanw struct cbsc_softc *csc = (struct cbsc_softc *)sc;
440 1.12.8.2 nathanw
441 1.12.8.2 nathanw return csc->sc_active;
442 1.12.8.2 nathanw }
443 1.12.8.2 nathanw
444 1.12.8.2 nathanw #ifdef DEBUG
445 1.12.8.2 nathanw void
446 1.12.8.2 nathanw cbsc_dump(void)
447 1.12.8.2 nathanw {
448 1.12.8.2 nathanw int i;
449 1.12.8.2 nathanw
450 1.12.8.2 nathanw i = cbsc_trace_ptr;
451 1.12.8.2 nathanw printf("cbsc_trace dump: ptr %x\n", cbsc_trace_ptr);
452 1.12.8.2 nathanw do {
453 1.12.8.2 nathanw if (cbsc_trace[i].hardbits == 0) {
454 1.12.8.2 nathanw i = (i + 1) & 127;
455 1.12.8.2 nathanw continue;
456 1.12.8.2 nathanw }
457 1.12.8.2 nathanw printf("%02x%02x%02x%02x(", cbsc_trace[i].hardbits,
458 1.12.8.2 nathanw cbsc_trace[i].status, cbsc_trace[i].xx, cbsc_trace[i].yy);
459 1.12.8.2 nathanw if (cbsc_trace[i].status & NCRSTAT_INT)
460 1.12.8.2 nathanw printf("NCRINT/");
461 1.12.8.2 nathanw if (cbsc_trace[i].status & NCRSTAT_TC)
462 1.12.8.2 nathanw printf("NCRTC/");
463 1.12.8.2 nathanw switch(cbsc_trace[i].status & NCRSTAT_PHASE) {
464 1.12.8.2 nathanw case 0:
465 1.12.8.2 nathanw printf("dataout"); break;
466 1.12.8.2 nathanw case 1:
467 1.12.8.2 nathanw printf("datain"); break;
468 1.12.8.2 nathanw case 2:
469 1.12.8.2 nathanw printf("cmdout"); break;
470 1.12.8.2 nathanw case 3:
471 1.12.8.2 nathanw printf("status"); break;
472 1.12.8.2 nathanw case 6:
473 1.12.8.2 nathanw printf("msgout"); break;
474 1.12.8.2 nathanw case 7:
475 1.12.8.2 nathanw printf("msgin"); break;
476 1.12.8.2 nathanw default:
477 1.12.8.2 nathanw printf("phase%d?", cbsc_trace[i].status & NCRSTAT_PHASE);
478 1.12.8.2 nathanw }
479 1.12.8.2 nathanw printf(") ");
480 1.12.8.2 nathanw i = (i + 1) & 127;
481 1.12.8.2 nathanw } while (i != cbsc_trace_ptr);
482 1.12.8.2 nathanw printf("\n");
483 1.12.8.2 nathanw }
484 1.12.8.2 nathanw #endif
485