Home | History | Annotate | Line # | Download | only in dev
cbsc.c revision 1.20.4.1
      1  1.20.4.1   rpaulo /*	$NetBSD: cbsc.c,v 1.20.4.1 2006/09/09 02:37:30 rpaulo Exp $ */
      2       1.1   mhitch 
      3       1.1   mhitch /*
      4       1.1   mhitch  * Copyright (c) 1997 Michael L. Hitch
      5       1.1   mhitch  * Copyright (c) 1982, 1990 The Regents of the University of California.
      6       1.1   mhitch  * All rights reserved.
      7       1.1   mhitch  *
      8       1.1   mhitch  * Redistribution and use in source and binary forms, with or without
      9       1.1   mhitch  * modification, are permitted provided that the following conditions
     10       1.1   mhitch  * are met:
     11       1.1   mhitch  * 1. Redistributions of source code must retain the above copyright
     12       1.1   mhitch  *    notice, this list of conditions and the following disclaimer.
     13       1.1   mhitch  * 2. Redistributions in binary form must reproduce the above copyright
     14       1.1   mhitch  *    notice, this list of conditions and the following disclaimer in the
     15       1.1   mhitch  *    documentation and/or other materials provided with the distribution.
     16       1.1   mhitch  * 3. All advertising materials mentioning features or use of this software
     17       1.1   mhitch  *    must display the following acknowledgement:
     18       1.1   mhitch  *	This product contains software written by Michael L. Hitch for
     19       1.1   mhitch  *	the NetBSD project.
     20       1.1   mhitch  * 4. Neither the name of the University nor the names of its contributors
     21       1.1   mhitch  *    may be used to endorse or promote products derived from this software
     22       1.1   mhitch  *    without specific prior written permission.
     23       1.1   mhitch  *
     24       1.1   mhitch  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     25       1.1   mhitch  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     26       1.1   mhitch  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     27       1.1   mhitch  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     28       1.1   mhitch  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     29       1.1   mhitch  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     30       1.1   mhitch  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     31       1.1   mhitch  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     32       1.1   mhitch  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     33       1.1   mhitch  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     34       1.1   mhitch  * SUCH DAMAGE.
     35       1.1   mhitch  *
     36       1.1   mhitch  */
     37      1.14  aymeric 
     38      1.14  aymeric #include <sys/cdefs.h>
     39  1.20.4.1   rpaulo __KERNEL_RCSID(0, "$NetBSD: cbsc.c,v 1.20.4.1 2006/09/09 02:37:30 rpaulo Exp $");
     40       1.1   mhitch 
     41       1.1   mhitch #include <sys/types.h>
     42       1.1   mhitch #include <sys/param.h>
     43       1.1   mhitch #include <sys/systm.h>
     44       1.1   mhitch #include <sys/kernel.h>
     45       1.1   mhitch #include <sys/errno.h>
     46       1.1   mhitch #include <sys/ioctl.h>
     47       1.1   mhitch #include <sys/device.h>
     48       1.1   mhitch #include <sys/buf.h>
     49       1.1   mhitch #include <sys/proc.h>
     50       1.1   mhitch #include <sys/user.h>
     51       1.1   mhitch #include <sys/queue.h>
     52       1.1   mhitch 
     53      1.17  thorpej #include <uvm/uvm_extern.h>
     54      1.17  thorpej 
     55       1.1   mhitch #include <dev/scsipi/scsi_all.h>
     56       1.1   mhitch #include <dev/scsipi/scsipi_all.h>
     57       1.1   mhitch #include <dev/scsipi/scsiconf.h>
     58       1.1   mhitch #include <dev/scsipi/scsi_message.h>
     59       1.1   mhitch 
     60       1.1   mhitch #include <machine/cpu.h>
     61       1.1   mhitch #include <machine/param.h>
     62       1.1   mhitch 
     63       1.1   mhitch #include <dev/ic/ncr53c9xreg.h>
     64       1.1   mhitch #include <dev/ic/ncr53c9xvar.h>
     65       1.1   mhitch 
     66       1.1   mhitch #include <amiga/amiga/isr.h>
     67       1.1   mhitch #include <amiga/dev/cbscvar.h>
     68       1.1   mhitch #include <amiga/dev/zbusvar.h>
     69       1.1   mhitch 
     70      1.13  aymeric void	cbscattach(struct device *, struct device *, void *);
     71      1.13  aymeric int	cbscmatch(struct device *, struct cfdata *, void *);
     72       1.1   mhitch 
     73       1.1   mhitch /* Linkup to the rest of the kernel */
     74      1.16  thorpej CFATTACH_DECL(cbsc, sizeof(struct cbsc_softc),
     75      1.16  thorpej     cbscmatch, cbscattach, NULL, NULL);
     76       1.1   mhitch 
     77       1.1   mhitch /*
     78       1.1   mhitch  * Functions and the switch for the MI code.
     79       1.1   mhitch  */
     80      1.13  aymeric u_char	cbsc_read_reg(struct ncr53c9x_softc *, int);
     81      1.13  aymeric void	cbsc_write_reg(struct ncr53c9x_softc *, int, u_char);
     82      1.13  aymeric int	cbsc_dma_isintr(struct ncr53c9x_softc *);
     83      1.13  aymeric void	cbsc_dma_reset(struct ncr53c9x_softc *);
     84      1.13  aymeric int	cbsc_dma_intr(struct ncr53c9x_softc *);
     85      1.13  aymeric int	cbsc_dma_setup(struct ncr53c9x_softc *, caddr_t *,
     86      1.13  aymeric 	    size_t *, int, size_t *);
     87      1.13  aymeric void	cbsc_dma_go(struct ncr53c9x_softc *);
     88      1.13  aymeric void	cbsc_dma_stop(struct ncr53c9x_softc *);
     89      1.13  aymeric int	cbsc_dma_isactive(struct ncr53c9x_softc *);
     90       1.1   mhitch 
     91       1.1   mhitch struct ncr53c9x_glue cbsc_glue = {
     92       1.1   mhitch 	cbsc_read_reg,
     93       1.1   mhitch 	cbsc_write_reg,
     94       1.1   mhitch 	cbsc_dma_isintr,
     95       1.1   mhitch 	cbsc_dma_reset,
     96       1.1   mhitch 	cbsc_dma_intr,
     97       1.1   mhitch 	cbsc_dma_setup,
     98       1.1   mhitch 	cbsc_dma_go,
     99       1.1   mhitch 	cbsc_dma_stop,
    100       1.1   mhitch 	cbsc_dma_isactive,
    101       1.1   mhitch 	0,
    102       1.1   mhitch };
    103       1.1   mhitch 
    104       1.1   mhitch /* Maximum DMA transfer length to reduce impact on high-speed serial input */
    105       1.1   mhitch u_long cbsc_max_dma = 1024;
    106       1.1   mhitch extern int ser_open_speed;
    107       1.1   mhitch 
    108       1.1   mhitch u_long cbsc_cnt_pio = 0;	/* number of PIO transfers */
    109       1.1   mhitch u_long cbsc_cnt_dma = 0;	/* number of DMA transfers */
    110       1.1   mhitch u_long cbsc_cnt_dma2 = 0;	/* number of DMA transfers broken up */
    111       1.1   mhitch u_long cbsc_cnt_dma3 = 0;	/* number of pages combined */
    112       1.1   mhitch 
    113       1.1   mhitch #ifdef DEBUG
    114       1.1   mhitch struct {
    115       1.1   mhitch 	u_char hardbits;
    116       1.1   mhitch 	u_char status;
    117       1.1   mhitch 	u_char xx;
    118       1.1   mhitch 	u_char yy;
    119       1.1   mhitch } cbsc_trace[128];
    120       1.1   mhitch int cbsc_trace_ptr = 0;
    121       1.1   mhitch int cbsc_trace_enable = 1;
    122      1.13  aymeric void cbsc_dump(void);
    123       1.1   mhitch #endif
    124       1.1   mhitch 
    125       1.1   mhitch /*
    126       1.1   mhitch  * if we are a Phase5 CyberSCSI [mark I?]
    127       1.1   mhitch  */
    128       1.1   mhitch int
    129      1.13  aymeric cbscmatch(struct device *parent, struct cfdata *cf, void *aux)
    130       1.1   mhitch {
    131       1.1   mhitch 	struct zbus_args *zap;
    132       1.1   mhitch 	volatile u_char *regs;
    133       1.1   mhitch 
    134       1.1   mhitch 	zap = aux;
    135       1.7   mhitch 	if (zap->manid != 0x2140)
    136       1.7   mhitch 		return(0);		/* It's not Phase5 */
    137       1.7   mhitch 	if (zap->prodid != 12 && zap->prodid != 11)
    138       1.7   mhitch 		return(0);		/* Not CyberStorm MKI SCSI */
    139       1.7   mhitch 	if (zap->prodid == 11 && iszthreepa(zap->pa))
    140       1.7   mhitch 		return(0);		/* Fastlane Z3! */
    141       1.1   mhitch 	regs = &((volatile u_char *)zap->va)[0xf400];
    142      1.19      jmc 	if (badaddr((caddr_t)__UNVOLATILE(regs)))
    143       1.1   mhitch 		return(0);
    144       1.1   mhitch 	regs[NCR_CFG1 * 4] = 0;
    145       1.1   mhitch 	regs[NCR_CFG1 * 4] = NCRCFG1_PARENB | 7;
    146       1.1   mhitch 	delay(5);
    147       1.1   mhitch 	if (regs[NCR_CFG1 * 4] != (NCRCFG1_PARENB | 7))
    148       1.1   mhitch 		return(0);
    149       1.1   mhitch 	return(1);
    150       1.1   mhitch }
    151       1.1   mhitch 
    152       1.1   mhitch /*
    153       1.1   mhitch  * Attach this instance, and then all the sub-devices
    154       1.1   mhitch  */
    155       1.1   mhitch void
    156      1.13  aymeric cbscattach(struct device *parent, struct device *self, void *aux)
    157       1.1   mhitch {
    158       1.1   mhitch 	struct cbsc_softc *csc = (void *)self;
    159       1.1   mhitch 	struct ncr53c9x_softc *sc = &csc->sc_ncr53c9x;
    160       1.1   mhitch 	struct zbus_args  *zap;
    161       1.1   mhitch 	extern u_long scsi_nosync;
    162       1.1   mhitch 	extern int shift_nosync;
    163       1.1   mhitch 	extern int ncr53c9x_debug;
    164       1.1   mhitch 
    165       1.1   mhitch 	/*
    166       1.1   mhitch 	 * Set up the glue for MI code early; we use some of it here.
    167       1.1   mhitch 	 */
    168       1.1   mhitch 	sc->sc_glue = &cbsc_glue;
    169       1.1   mhitch 
    170       1.1   mhitch 	/*
    171       1.1   mhitch 	 * Save the regs
    172       1.1   mhitch 	 */
    173       1.1   mhitch 	zap = aux;
    174       1.1   mhitch 	csc->sc_reg = &((volatile u_char *)zap->va)[0xf400];
    175       1.1   mhitch 	csc->sc_dmabase = &csc->sc_reg[0x400];
    176       1.1   mhitch 
    177  1.20.4.1   rpaulo 	sc->sc_freq = 40;		/* Clocked at 40 MHz */
    178       1.1   mhitch 
    179       1.1   mhitch 	printf(": address %p", csc->sc_reg);
    180       1.1   mhitch 
    181       1.1   mhitch 	sc->sc_id = 7;
    182       1.1   mhitch 
    183       1.1   mhitch 	/*
    184       1.1   mhitch 	 * It is necessary to try to load the 2nd config register here,
    185       1.1   mhitch 	 * to find out what rev the FAS chip is, else the ncr53c9x_reset
    186       1.1   mhitch 	 * will not set up the defaults correctly.
    187       1.1   mhitch 	 */
    188       1.1   mhitch 	sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
    189       1.1   mhitch 	sc->sc_cfg2 = NCRCFG2_SCSI2 | NCRCFG2_FE;
    190       1.1   mhitch 	sc->sc_cfg3 = 0x08 /*FCLK*/ | NCRESPCFG3_FSCSI | NCRESPCFG3_CDB;
    191       1.1   mhitch 	sc->sc_rev = NCR_VARIANT_FAS216;
    192       1.1   mhitch 
    193       1.1   mhitch 	/*
    194       1.1   mhitch 	 * This is the value used to start sync negotiations
    195       1.1   mhitch 	 * Note that the NCR register "SYNCTP" is programmed
    196       1.1   mhitch 	 * in "clocks per byte", and has a minimum value of 4.
    197       1.1   mhitch 	 * The SCSI period used in negotiation is one-fourth
    198       1.1   mhitch 	 * of the time (in nanoseconds) needed to transfer one byte.
    199       1.1   mhitch 	 * Since the chip's clock is given in MHz, we have the following
    200       1.1   mhitch 	 * formula: 4 * period = (1000 / freq) * 4
    201       1.1   mhitch 	 */
    202       1.1   mhitch 	sc->sc_minsync = 1000 / sc->sc_freq;
    203       1.1   mhitch 
    204       1.1   mhitch 	/*
    205       1.1   mhitch 	 * get flags from -I argument and set cf_flags.
    206       1.1   mhitch 	 * NOTE: low 8 bits are to disable disconnect, and the next
    207       1.1   mhitch 	 *       8 bits are to disable sync.
    208       1.1   mhitch 	 */
    209  1.20.4.1   rpaulo 	device_cfdata(&sc->sc_dev)->cf_flags |= (scsi_nosync >> shift_nosync)
    210       1.1   mhitch 	    & 0xffff;
    211       1.1   mhitch 	shift_nosync += 16;
    212       1.1   mhitch 
    213       1.1   mhitch 	/* Use next 16 bits of -I argument to set ncr53c9x_debug flags */
    214       1.1   mhitch 	ncr53c9x_debug |= (scsi_nosync >> shift_nosync) & 0xffff;
    215       1.1   mhitch 	shift_nosync += 16;
    216       1.1   mhitch 
    217       1.1   mhitch #if 1
    218       1.1   mhitch 	if (((scsi_nosync >> shift_nosync) & 0xff00) == 0xff00)
    219       1.1   mhitch 		sc->sc_minsync = 0;
    220       1.1   mhitch #endif
    221       1.1   mhitch 
    222       1.1   mhitch 	/* Really no limit, but since we want to fit into the TCR... */
    223       1.1   mhitch 	sc->sc_maxxfer = 64 * 1024;
    224       1.1   mhitch 
    225       1.1   mhitch 	/*
    226       1.1   mhitch 	 * Configure interrupts.
    227       1.1   mhitch 	 */
    228      1.11  tsutsui 	csc->sc_isr.isr_intr = ncr53c9x_intr;
    229       1.1   mhitch 	csc->sc_isr.isr_arg  = sc;
    230       1.1   mhitch 	csc->sc_isr.isr_ipl  = 2;
    231       1.1   mhitch 	add_isr(&csc->sc_isr);
    232       1.1   mhitch 
    233       1.1   mhitch 	/*
    234       1.1   mhitch 	 * Now try to attach all the sub-devices
    235       1.1   mhitch 	 */
    236      1.12   bouyer 	sc->sc_adapter.adapt_request = ncr53c9x_scsipi_request;
    237      1.12   bouyer 	sc->sc_adapter.adapt_minphys = minphys;
    238      1.12   bouyer 	ncr53c9x_attach(sc);
    239       1.1   mhitch }
    240       1.1   mhitch 
    241       1.1   mhitch /*
    242       1.1   mhitch  * Glue functions.
    243       1.1   mhitch  */
    244       1.1   mhitch 
    245       1.1   mhitch u_char
    246      1.13  aymeric cbsc_read_reg(struct ncr53c9x_softc *sc, int reg)
    247       1.1   mhitch {
    248       1.1   mhitch 	struct cbsc_softc *csc = (struct cbsc_softc *)sc;
    249       1.1   mhitch 
    250       1.1   mhitch 	return csc->sc_reg[reg * 4];
    251       1.1   mhitch }
    252       1.1   mhitch 
    253       1.1   mhitch void
    254      1.13  aymeric cbsc_write_reg(struct ncr53c9x_softc *sc, int reg, u_char val)
    255       1.1   mhitch {
    256       1.1   mhitch 	struct cbsc_softc *csc = (struct cbsc_softc *)sc;
    257       1.1   mhitch 	u_char v = val;
    258       1.1   mhitch 
    259       1.1   mhitch 	csc->sc_reg[reg * 4] = v;
    260       1.1   mhitch #ifdef DEBUG
    261      1.10  thorpej if (cbsc_trace_enable/* && sc->sc_nexus && sc->sc_nexus->xs->xs_control & XS_CTL_POLL*/ &&
    262       1.1   mhitch   reg == NCR_CMD/* && csc->sc_active*/) {
    263       1.1   mhitch   cbsc_trace[(cbsc_trace_ptr - 1) & 127].yy = v;
    264       1.1   mhitch /*  printf(" cmd %x", v);*/
    265       1.1   mhitch }
    266       1.1   mhitch #endif
    267       1.1   mhitch }
    268       1.1   mhitch 
    269       1.1   mhitch int
    270      1.13  aymeric cbsc_dma_isintr(struct ncr53c9x_softc *sc)
    271       1.1   mhitch {
    272       1.1   mhitch 	struct cbsc_softc *csc = (struct cbsc_softc *)sc;
    273       1.1   mhitch 
    274       1.1   mhitch 	if ((csc->sc_reg[NCR_STAT * 4] & NCRSTAT_INT) == 0)
    275       1.1   mhitch 		return 0;
    276       1.1   mhitch 
    277       1.1   mhitch 	if (sc->sc_state == NCR_CONNECTED)
    278       1.1   mhitch 		csc->sc_portbits |= CBSC_PB_LED;
    279       1.1   mhitch 	else
    280       1.1   mhitch 		csc->sc_portbits &= ~CBSC_PB_LED;
    281       1.1   mhitch 	csc->sc_reg[0x802] = csc->sc_portbits;
    282       1.1   mhitch 
    283       1.1   mhitch 	if ((csc->sc_reg[0x802] & CBSC_HB_CREQ) == 0)
    284       1.1   mhitch 		return 0;
    285       1.1   mhitch #ifdef DEBUG
    286      1.10  thorpej if (/*sc->sc_nexus && sc->sc_nexus->xs->xs_control & XS_CTL_POLL &&*/ cbsc_trace_enable) {
    287       1.1   mhitch   cbsc_trace[cbsc_trace_ptr].status = csc->sc_reg[NCR_STAT * 4];
    288       1.1   mhitch   cbsc_trace[cbsc_trace_ptr].xx = csc->sc_reg[NCR_CMD * 4];
    289       1.1   mhitch   cbsc_trace[cbsc_trace_ptr].yy = csc->sc_active;
    290       1.1   mhitch   cbsc_trace_ptr = (cbsc_trace_ptr + 1) & 127;
    291       1.1   mhitch }
    292       1.1   mhitch #endif
    293       1.1   mhitch 	return 1;
    294       1.1   mhitch }
    295       1.1   mhitch 
    296       1.1   mhitch void
    297      1.13  aymeric cbsc_dma_reset(struct ncr53c9x_softc *sc)
    298       1.1   mhitch {
    299       1.1   mhitch 	struct cbsc_softc *csc = (struct cbsc_softc *)sc;
    300       1.1   mhitch 
    301       1.1   mhitch 	csc->sc_active = 0;
    302       1.1   mhitch }
    303       1.1   mhitch 
    304       1.1   mhitch int
    305      1.13  aymeric cbsc_dma_intr(struct ncr53c9x_softc *sc)
    306       1.1   mhitch {
    307       1.1   mhitch 	register struct cbsc_softc *csc = (struct cbsc_softc *)sc;
    308       1.1   mhitch 	register int	cnt;
    309       1.1   mhitch 
    310       1.1   mhitch 	NCR_DMA(("cbsc_dma_intr: cnt %d int %x stat %x fifo %d ",
    311       1.1   mhitch 	    csc->sc_dmasize, sc->sc_espintr, sc->sc_espstat,
    312       1.1   mhitch 	    csc->sc_reg[NCR_FFLAG * 4] & NCRFIFO_FF));
    313       1.1   mhitch 	if (csc->sc_active == 0) {
    314       1.1   mhitch 		printf("cbsc_intr--inactive DMA\n");
    315       1.1   mhitch 		return -1;
    316       1.1   mhitch 	}
    317       1.1   mhitch 
    318       1.1   mhitch 	/* update sc_dmaaddr and sc_pdmalen */
    319       1.1   mhitch 	cnt = csc->sc_reg[NCR_TCL * 4];
    320       1.1   mhitch 	cnt += csc->sc_reg[NCR_TCM * 4] << 8;
    321       1.1   mhitch 	cnt += csc->sc_reg[NCR_TCH * 4] << 16;
    322       1.1   mhitch 	if (!csc->sc_datain) {
    323       1.1   mhitch 		cnt += csc->sc_reg[NCR_FFLAG * 4] & NCRFIFO_FF;
    324       1.1   mhitch 		csc->sc_reg[NCR_CMD * 4] = NCRCMD_FLUSH;
    325       1.1   mhitch 	}
    326       1.1   mhitch 	cnt = csc->sc_dmasize - cnt;	/* number of bytes transferred */
    327       1.1   mhitch 	NCR_DMA(("DMA xferred %d\n", cnt));
    328       1.1   mhitch 	if (csc->sc_xfr_align) {
    329       1.1   mhitch 		bcopy(csc->sc_alignbuf, *csc->sc_dmaaddr, cnt);
    330       1.1   mhitch 		csc->sc_xfr_align = 0;
    331       1.1   mhitch 	}
    332       1.1   mhitch 	*csc->sc_dmaaddr += cnt;
    333       1.1   mhitch 	*csc->sc_pdmalen -= cnt;
    334       1.1   mhitch 	csc->sc_active = 0;
    335       1.1   mhitch 	return 0;
    336       1.1   mhitch }
    337       1.1   mhitch 
    338       1.1   mhitch int
    339      1.13  aymeric cbsc_dma_setup(struct ncr53c9x_softc *sc, caddr_t *addr, size_t *len,
    340      1.13  aymeric                int datain, size_t *dmasize)
    341       1.1   mhitch {
    342       1.1   mhitch 	struct cbsc_softc *csc = (struct cbsc_softc *)sc;
    343       1.9       is 	paddr_t pa;
    344       1.1   mhitch 	u_char *ptr;
    345       1.1   mhitch 	size_t xfer;
    346       1.1   mhitch 
    347       1.1   mhitch 	csc->sc_dmaaddr = addr;
    348       1.1   mhitch 	csc->sc_pdmalen = len;
    349       1.1   mhitch 	csc->sc_datain = datain;
    350       1.1   mhitch 	csc->sc_dmasize = *dmasize;
    351       1.1   mhitch 	/*
    352       1.1   mhitch 	 * DMA can be nasty for high-speed serial input, so limit the
    353       1.1   mhitch 	 * size of this DMA operation if the serial port is running at
    354       1.1   mhitch 	 * a high speed (higher than 19200 for now - should be adjusted
    355      1.18      wiz 	 * based on CPU type and speed?).
    356       1.1   mhitch 	 * XXX - add serial speed check XXX
    357       1.1   mhitch 	 */
    358       1.1   mhitch 	if (ser_open_speed > 19200 && cbsc_max_dma != 0 &&
    359       1.1   mhitch 	    csc->sc_dmasize > cbsc_max_dma)
    360       1.1   mhitch 		csc->sc_dmasize = cbsc_max_dma;
    361       1.1   mhitch 	ptr = *addr;			/* Kernel virtual address */
    362       1.1   mhitch 	pa = kvtop(ptr);		/* Physical address of DMA */
    363      1.17  thorpej 	xfer = min(csc->sc_dmasize, PAGE_SIZE - (pa & (PAGE_SIZE - 1)));
    364       1.1   mhitch 	csc->sc_xfr_align = 0;
    365       1.1   mhitch 	/*
    366       1.1   mhitch 	 * If output and unaligned, stuff odd byte into FIFO
    367       1.1   mhitch 	 */
    368       1.1   mhitch 	if (datain == 0 && (int)ptr & 1) {
    369       1.1   mhitch 		NCR_DMA(("cbsc_dma_setup: align byte written to fifo\n"));
    370       1.1   mhitch 		pa++;
    371       1.1   mhitch 		xfer--;			/* XXXX CHECK THIS !!!! XXXX */
    372       1.1   mhitch 		csc->sc_reg[NCR_FIFO * 4] = *ptr++;
    373       1.1   mhitch 	}
    374       1.1   mhitch 	/*
    375       1.1   mhitch 	 * If unaligned address, read unaligned bytes into alignment buffer
    376       1.1   mhitch 	 */
    377       1.1   mhitch 	else if ((int)ptr & 1) {
    378       1.1   mhitch 		pa = kvtop((caddr_t)&csc->sc_alignbuf);
    379       1.1   mhitch 		xfer = csc->sc_dmasize = min(xfer, sizeof (csc->sc_alignbuf));
    380       1.1   mhitch 		NCR_DMA(("cbsc_dma_setup: align read by %d bytes\n", xfer));
    381       1.1   mhitch 		csc->sc_xfr_align = 1;
    382       1.1   mhitch 	}
    383       1.1   mhitch ++cbsc_cnt_dma;		/* number of DMA operations */
    384       1.1   mhitch 
    385       1.1   mhitch 	while (xfer < csc->sc_dmasize) {
    386       1.1   mhitch 		if ((pa + xfer) != kvtop(*addr + xfer))
    387       1.1   mhitch 			break;
    388      1.17  thorpej 		if ((csc->sc_dmasize - xfer) < PAGE_SIZE)
    389       1.1   mhitch 			xfer = csc->sc_dmasize;
    390       1.1   mhitch 		else
    391      1.17  thorpej 			xfer += PAGE_SIZE;
    392       1.1   mhitch ++cbsc_cnt_dma3;
    393       1.1   mhitch 	}
    394       1.1   mhitch if (xfer != *len)
    395       1.1   mhitch   ++cbsc_cnt_dma2;
    396       1.1   mhitch 
    397       1.1   mhitch 	csc->sc_dmasize = xfer;
    398       1.1   mhitch 	*dmasize = csc->sc_dmasize;
    399       1.1   mhitch 	csc->sc_pa = pa;
    400       1.1   mhitch #if defined(M68040) || defined(M68060)
    401       1.1   mhitch 	if (mmutype == MMU_68040) {
    402       1.1   mhitch 		if (csc->sc_xfr_align) {
    403       1.1   mhitch 			dma_cachectl(csc->sc_alignbuf,
    404       1.1   mhitch 			    sizeof(csc->sc_alignbuf));
    405       1.1   mhitch 		}
    406       1.1   mhitch 		else
    407       1.1   mhitch 			dma_cachectl(*csc->sc_dmaaddr, csc->sc_dmasize);
    408       1.1   mhitch 	}
    409       1.1   mhitch #endif
    410       1.1   mhitch 
    411       1.1   mhitch 	if (csc->sc_datain)
    412       1.1   mhitch 		pa &= ~1;
    413       1.1   mhitch 	else
    414       1.1   mhitch 		pa |= 1;
    415       1.1   mhitch 	csc->sc_dmabase[0] = (u_int8_t)(pa >> 24);
    416       1.1   mhitch 	csc->sc_dmabase[2] = (u_int8_t)(pa >> 16);
    417       1.1   mhitch 	csc->sc_dmabase[4] = (u_int8_t)(pa >> 8);
    418       1.1   mhitch 	csc->sc_dmabase[6] = (u_int8_t)(pa);
    419       1.1   mhitch 	if (csc->sc_datain)
    420       1.1   mhitch 		csc->sc_portbits &= ~CBSC_PB_WRITE;
    421       1.1   mhitch 	else
    422       1.1   mhitch 		csc->sc_portbits |= CBSC_PB_WRITE;
    423       1.1   mhitch 	csc->sc_reg[0x802] = csc->sc_portbits;
    424       1.1   mhitch 	csc->sc_active = 1;
    425       1.1   mhitch 	return 0;
    426       1.1   mhitch }
    427       1.1   mhitch 
    428       1.1   mhitch void
    429      1.13  aymeric cbsc_dma_go(struct ncr53c9x_softc *sc)
    430       1.1   mhitch {
    431       1.1   mhitch }
    432       1.1   mhitch 
    433       1.1   mhitch void
    434      1.13  aymeric cbsc_dma_stop(struct ncr53c9x_softc *sc)
    435       1.1   mhitch {
    436       1.1   mhitch }
    437       1.1   mhitch 
    438       1.1   mhitch int
    439      1.13  aymeric cbsc_dma_isactive(struct ncr53c9x_softc *sc)
    440       1.1   mhitch {
    441       1.1   mhitch 	struct cbsc_softc *csc = (struct cbsc_softc *)sc;
    442       1.1   mhitch 
    443       1.1   mhitch 	return csc->sc_active;
    444       1.1   mhitch }
    445       1.1   mhitch 
    446       1.1   mhitch #ifdef DEBUG
    447       1.1   mhitch void
    448      1.13  aymeric cbsc_dump(void)
    449       1.1   mhitch {
    450       1.1   mhitch 	int i;
    451       1.1   mhitch 
    452       1.1   mhitch 	i = cbsc_trace_ptr;
    453       1.1   mhitch 	printf("cbsc_trace dump: ptr %x\n", cbsc_trace_ptr);
    454       1.1   mhitch 	do {
    455       1.1   mhitch 		if (cbsc_trace[i].hardbits == 0) {
    456       1.1   mhitch 			i = (i + 1) & 127;
    457       1.1   mhitch 			continue;
    458       1.1   mhitch 		}
    459       1.1   mhitch 		printf("%02x%02x%02x%02x(", cbsc_trace[i].hardbits,
    460       1.1   mhitch 		    cbsc_trace[i].status, cbsc_trace[i].xx, cbsc_trace[i].yy);
    461       1.1   mhitch 		if (cbsc_trace[i].status & NCRSTAT_INT)
    462       1.1   mhitch 			printf("NCRINT/");
    463       1.1   mhitch 		if (cbsc_trace[i].status & NCRSTAT_TC)
    464       1.1   mhitch 			printf("NCRTC/");
    465       1.1   mhitch 		switch(cbsc_trace[i].status & NCRSTAT_PHASE) {
    466       1.1   mhitch 		case 0:
    467       1.1   mhitch 			printf("dataout"); break;
    468       1.1   mhitch 		case 1:
    469       1.1   mhitch 			printf("datain"); break;
    470       1.1   mhitch 		case 2:
    471       1.1   mhitch 			printf("cmdout"); break;
    472       1.1   mhitch 		case 3:
    473       1.1   mhitch 			printf("status"); break;
    474       1.1   mhitch 		case 6:
    475       1.1   mhitch 			printf("msgout"); break;
    476       1.1   mhitch 		case 7:
    477       1.1   mhitch 			printf("msgin"); break;
    478       1.1   mhitch 		default:
    479       1.1   mhitch 			printf("phase%d?", cbsc_trace[i].status & NCRSTAT_PHASE);
    480       1.1   mhitch 		}
    481       1.1   mhitch 		printf(") ");
    482       1.1   mhitch 		i = (i + 1) & 127;
    483       1.1   mhitch 	} while (i != cbsc_trace_ptr);
    484       1.1   mhitch 	printf("\n");
    485       1.1   mhitch }
    486       1.1   mhitch #endif
    487