cbsc.c revision 1.26 1 1.26 is /* $NetBSD: cbsc.c,v 1.26 2007/08/20 19:23:46 is Exp $ */
2 1.1 mhitch
3 1.1 mhitch /*
4 1.1 mhitch * Copyright (c) 1997 Michael L. Hitch
5 1.1 mhitch * Copyright (c) 1982, 1990 The Regents of the University of California.
6 1.1 mhitch * All rights reserved.
7 1.1 mhitch *
8 1.1 mhitch * Redistribution and use in source and binary forms, with or without
9 1.1 mhitch * modification, are permitted provided that the following conditions
10 1.1 mhitch * are met:
11 1.1 mhitch * 1. Redistributions of source code must retain the above copyright
12 1.1 mhitch * notice, this list of conditions and the following disclaimer.
13 1.1 mhitch * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 mhitch * notice, this list of conditions and the following disclaimer in the
15 1.1 mhitch * documentation and/or other materials provided with the distribution.
16 1.1 mhitch * 3. All advertising materials mentioning features or use of this software
17 1.1 mhitch * must display the following acknowledgement:
18 1.1 mhitch * This product contains software written by Michael L. Hitch for
19 1.1 mhitch * the NetBSD project.
20 1.1 mhitch * 4. Neither the name of the University nor the names of its contributors
21 1.1 mhitch * may be used to endorse or promote products derived from this software
22 1.1 mhitch * without specific prior written permission.
23 1.1 mhitch *
24 1.1 mhitch * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
25 1.1 mhitch * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
26 1.1 mhitch * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
27 1.1 mhitch * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
28 1.1 mhitch * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
29 1.1 mhitch * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
30 1.1 mhitch * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
31 1.1 mhitch * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
32 1.1 mhitch * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
33 1.1 mhitch * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
34 1.1 mhitch * SUCH DAMAGE.
35 1.1 mhitch *
36 1.1 mhitch */
37 1.14 aymeric
38 1.14 aymeric #include <sys/cdefs.h>
39 1.26 is __KERNEL_RCSID(0, "$NetBSD: cbsc.c,v 1.26 2007/08/20 19:23:46 is Exp $");
40 1.1 mhitch
41 1.1 mhitch #include <sys/types.h>
42 1.1 mhitch #include <sys/param.h>
43 1.1 mhitch #include <sys/systm.h>
44 1.1 mhitch #include <sys/kernel.h>
45 1.1 mhitch #include <sys/errno.h>
46 1.1 mhitch #include <sys/ioctl.h>
47 1.1 mhitch #include <sys/device.h>
48 1.1 mhitch #include <sys/buf.h>
49 1.1 mhitch #include <sys/proc.h>
50 1.1 mhitch #include <sys/user.h>
51 1.1 mhitch #include <sys/queue.h>
52 1.1 mhitch
53 1.17 thorpej #include <uvm/uvm_extern.h>
54 1.17 thorpej
55 1.1 mhitch #include <dev/scsipi/scsi_all.h>
56 1.1 mhitch #include <dev/scsipi/scsipi_all.h>
57 1.1 mhitch #include <dev/scsipi/scsiconf.h>
58 1.1 mhitch #include <dev/scsipi/scsi_message.h>
59 1.1 mhitch
60 1.1 mhitch #include <machine/cpu.h>
61 1.1 mhitch #include <machine/param.h>
62 1.1 mhitch
63 1.1 mhitch #include <dev/ic/ncr53c9xreg.h>
64 1.1 mhitch #include <dev/ic/ncr53c9xvar.h>
65 1.1 mhitch
66 1.1 mhitch #include <amiga/amiga/isr.h>
67 1.1 mhitch #include <amiga/dev/cbscvar.h>
68 1.1 mhitch #include <amiga/dev/zbusvar.h>
69 1.1 mhitch
70 1.26 is #ifdef __powerpc__
71 1.26 is #define badaddr(a) badaddr_read(a, 2, NULL)
72 1.26 is #endif
73 1.26 is
74 1.13 aymeric void cbscattach(struct device *, struct device *, void *);
75 1.13 aymeric int cbscmatch(struct device *, struct cfdata *, void *);
76 1.1 mhitch
77 1.1 mhitch /* Linkup to the rest of the kernel */
78 1.16 thorpej CFATTACH_DECL(cbsc, sizeof(struct cbsc_softc),
79 1.16 thorpej cbscmatch, cbscattach, NULL, NULL);
80 1.1 mhitch
81 1.1 mhitch /*
82 1.1 mhitch * Functions and the switch for the MI code.
83 1.1 mhitch */
84 1.13 aymeric u_char cbsc_read_reg(struct ncr53c9x_softc *, int);
85 1.13 aymeric void cbsc_write_reg(struct ncr53c9x_softc *, int, u_char);
86 1.13 aymeric int cbsc_dma_isintr(struct ncr53c9x_softc *);
87 1.13 aymeric void cbsc_dma_reset(struct ncr53c9x_softc *);
88 1.13 aymeric int cbsc_dma_intr(struct ncr53c9x_softc *);
89 1.23 christos int cbsc_dma_setup(struct ncr53c9x_softc *, void **,
90 1.13 aymeric size_t *, int, size_t *);
91 1.13 aymeric void cbsc_dma_go(struct ncr53c9x_softc *);
92 1.13 aymeric void cbsc_dma_stop(struct ncr53c9x_softc *);
93 1.13 aymeric int cbsc_dma_isactive(struct ncr53c9x_softc *);
94 1.1 mhitch
95 1.1 mhitch struct ncr53c9x_glue cbsc_glue = {
96 1.1 mhitch cbsc_read_reg,
97 1.1 mhitch cbsc_write_reg,
98 1.1 mhitch cbsc_dma_isintr,
99 1.1 mhitch cbsc_dma_reset,
100 1.1 mhitch cbsc_dma_intr,
101 1.1 mhitch cbsc_dma_setup,
102 1.1 mhitch cbsc_dma_go,
103 1.1 mhitch cbsc_dma_stop,
104 1.1 mhitch cbsc_dma_isactive,
105 1.1 mhitch 0,
106 1.1 mhitch };
107 1.1 mhitch
108 1.1 mhitch /* Maximum DMA transfer length to reduce impact on high-speed serial input */
109 1.1 mhitch u_long cbsc_max_dma = 1024;
110 1.1 mhitch extern int ser_open_speed;
111 1.1 mhitch
112 1.1 mhitch u_long cbsc_cnt_pio = 0; /* number of PIO transfers */
113 1.1 mhitch u_long cbsc_cnt_dma = 0; /* number of DMA transfers */
114 1.1 mhitch u_long cbsc_cnt_dma2 = 0; /* number of DMA transfers broken up */
115 1.1 mhitch u_long cbsc_cnt_dma3 = 0; /* number of pages combined */
116 1.1 mhitch
117 1.1 mhitch #ifdef DEBUG
118 1.1 mhitch struct {
119 1.1 mhitch u_char hardbits;
120 1.1 mhitch u_char status;
121 1.1 mhitch u_char xx;
122 1.1 mhitch u_char yy;
123 1.1 mhitch } cbsc_trace[128];
124 1.1 mhitch int cbsc_trace_ptr = 0;
125 1.1 mhitch int cbsc_trace_enable = 1;
126 1.13 aymeric void cbsc_dump(void);
127 1.1 mhitch #endif
128 1.1 mhitch
129 1.1 mhitch /*
130 1.1 mhitch * if we are a Phase5 CyberSCSI [mark I?]
131 1.1 mhitch */
132 1.1 mhitch int
133 1.13 aymeric cbscmatch(struct device *parent, struct cfdata *cf, void *aux)
134 1.1 mhitch {
135 1.1 mhitch struct zbus_args *zap;
136 1.1 mhitch volatile u_char *regs;
137 1.1 mhitch
138 1.1 mhitch zap = aux;
139 1.7 mhitch if (zap->manid != 0x2140)
140 1.7 mhitch return(0); /* It's not Phase5 */
141 1.7 mhitch if (zap->prodid != 12 && zap->prodid != 11)
142 1.7 mhitch return(0); /* Not CyberStorm MKI SCSI */
143 1.7 mhitch if (zap->prodid == 11 && iszthreepa(zap->pa))
144 1.7 mhitch return(0); /* Fastlane Z3! */
145 1.1 mhitch regs = &((volatile u_char *)zap->va)[0xf400];
146 1.23 christos if (badaddr((void *)__UNVOLATILE(regs)))
147 1.1 mhitch return(0);
148 1.1 mhitch regs[NCR_CFG1 * 4] = 0;
149 1.1 mhitch regs[NCR_CFG1 * 4] = NCRCFG1_PARENB | 7;
150 1.1 mhitch delay(5);
151 1.1 mhitch if (regs[NCR_CFG1 * 4] != (NCRCFG1_PARENB | 7))
152 1.1 mhitch return(0);
153 1.1 mhitch return(1);
154 1.1 mhitch }
155 1.1 mhitch
156 1.1 mhitch /*
157 1.1 mhitch * Attach this instance, and then all the sub-devices
158 1.1 mhitch */
159 1.1 mhitch void
160 1.13 aymeric cbscattach(struct device *parent, struct device *self, void *aux)
161 1.1 mhitch {
162 1.1 mhitch struct cbsc_softc *csc = (void *)self;
163 1.1 mhitch struct ncr53c9x_softc *sc = &csc->sc_ncr53c9x;
164 1.1 mhitch struct zbus_args *zap;
165 1.1 mhitch extern u_long scsi_nosync;
166 1.1 mhitch extern int shift_nosync;
167 1.1 mhitch extern int ncr53c9x_debug;
168 1.1 mhitch
169 1.1 mhitch /*
170 1.1 mhitch * Set up the glue for MI code early; we use some of it here.
171 1.1 mhitch */
172 1.1 mhitch sc->sc_glue = &cbsc_glue;
173 1.1 mhitch
174 1.1 mhitch /*
175 1.1 mhitch * Save the regs
176 1.1 mhitch */
177 1.1 mhitch zap = aux;
178 1.1 mhitch csc->sc_reg = &((volatile u_char *)zap->va)[0xf400];
179 1.1 mhitch csc->sc_dmabase = &csc->sc_reg[0x400];
180 1.1 mhitch
181 1.21 lukem sc->sc_freq = 40; /* Clocked at 40 MHz */
182 1.1 mhitch
183 1.1 mhitch printf(": address %p", csc->sc_reg);
184 1.1 mhitch
185 1.1 mhitch sc->sc_id = 7;
186 1.1 mhitch
187 1.1 mhitch /*
188 1.1 mhitch * It is necessary to try to load the 2nd config register here,
189 1.1 mhitch * to find out what rev the FAS chip is, else the ncr53c9x_reset
190 1.1 mhitch * will not set up the defaults correctly.
191 1.1 mhitch */
192 1.1 mhitch sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
193 1.1 mhitch sc->sc_cfg2 = NCRCFG2_SCSI2 | NCRCFG2_FE;
194 1.1 mhitch sc->sc_cfg3 = 0x08 /*FCLK*/ | NCRESPCFG3_FSCSI | NCRESPCFG3_CDB;
195 1.1 mhitch sc->sc_rev = NCR_VARIANT_FAS216;
196 1.1 mhitch
197 1.1 mhitch /*
198 1.1 mhitch * This is the value used to start sync negotiations
199 1.1 mhitch * Note that the NCR register "SYNCTP" is programmed
200 1.1 mhitch * in "clocks per byte", and has a minimum value of 4.
201 1.1 mhitch * The SCSI period used in negotiation is one-fourth
202 1.1 mhitch * of the time (in nanoseconds) needed to transfer one byte.
203 1.1 mhitch * Since the chip's clock is given in MHz, we have the following
204 1.1 mhitch * formula: 4 * period = (1000 / freq) * 4
205 1.1 mhitch */
206 1.1 mhitch sc->sc_minsync = 1000 / sc->sc_freq;
207 1.1 mhitch
208 1.1 mhitch /*
209 1.1 mhitch * get flags from -I argument and set cf_flags.
210 1.1 mhitch * NOTE: low 8 bits are to disable disconnect, and the next
211 1.1 mhitch * 8 bits are to disable sync.
212 1.1 mhitch */
213 1.22 thorpej device_cfdata(&sc->sc_dev)->cf_flags |= (scsi_nosync >> shift_nosync)
214 1.1 mhitch & 0xffff;
215 1.1 mhitch shift_nosync += 16;
216 1.1 mhitch
217 1.1 mhitch /* Use next 16 bits of -I argument to set ncr53c9x_debug flags */
218 1.1 mhitch ncr53c9x_debug |= (scsi_nosync >> shift_nosync) & 0xffff;
219 1.1 mhitch shift_nosync += 16;
220 1.1 mhitch
221 1.1 mhitch #if 1
222 1.1 mhitch if (((scsi_nosync >> shift_nosync) & 0xff00) == 0xff00)
223 1.1 mhitch sc->sc_minsync = 0;
224 1.1 mhitch #endif
225 1.1 mhitch
226 1.1 mhitch /* Really no limit, but since we want to fit into the TCR... */
227 1.1 mhitch sc->sc_maxxfer = 64 * 1024;
228 1.1 mhitch
229 1.1 mhitch /*
230 1.1 mhitch * Configure interrupts.
231 1.1 mhitch */
232 1.11 tsutsui csc->sc_isr.isr_intr = ncr53c9x_intr;
233 1.1 mhitch csc->sc_isr.isr_arg = sc;
234 1.1 mhitch csc->sc_isr.isr_ipl = 2;
235 1.1 mhitch add_isr(&csc->sc_isr);
236 1.1 mhitch
237 1.1 mhitch /*
238 1.1 mhitch * Now try to attach all the sub-devices
239 1.1 mhitch */
240 1.12 bouyer sc->sc_adapter.adapt_request = ncr53c9x_scsipi_request;
241 1.12 bouyer sc->sc_adapter.adapt_minphys = minphys;
242 1.12 bouyer ncr53c9x_attach(sc);
243 1.1 mhitch }
244 1.1 mhitch
245 1.1 mhitch /*
246 1.1 mhitch * Glue functions.
247 1.1 mhitch */
248 1.1 mhitch
249 1.1 mhitch u_char
250 1.13 aymeric cbsc_read_reg(struct ncr53c9x_softc *sc, int reg)
251 1.1 mhitch {
252 1.1 mhitch struct cbsc_softc *csc = (struct cbsc_softc *)sc;
253 1.1 mhitch
254 1.1 mhitch return csc->sc_reg[reg * 4];
255 1.1 mhitch }
256 1.1 mhitch
257 1.1 mhitch void
258 1.13 aymeric cbsc_write_reg(struct ncr53c9x_softc *sc, int reg, u_char val)
259 1.1 mhitch {
260 1.1 mhitch struct cbsc_softc *csc = (struct cbsc_softc *)sc;
261 1.1 mhitch u_char v = val;
262 1.1 mhitch
263 1.1 mhitch csc->sc_reg[reg * 4] = v;
264 1.1 mhitch #ifdef DEBUG
265 1.10 thorpej if (cbsc_trace_enable/* && sc->sc_nexus && sc->sc_nexus->xs->xs_control & XS_CTL_POLL*/ &&
266 1.1 mhitch reg == NCR_CMD/* && csc->sc_active*/) {
267 1.1 mhitch cbsc_trace[(cbsc_trace_ptr - 1) & 127].yy = v;
268 1.1 mhitch /* printf(" cmd %x", v);*/
269 1.1 mhitch }
270 1.1 mhitch #endif
271 1.1 mhitch }
272 1.1 mhitch
273 1.1 mhitch int
274 1.13 aymeric cbsc_dma_isintr(struct ncr53c9x_softc *sc)
275 1.1 mhitch {
276 1.1 mhitch struct cbsc_softc *csc = (struct cbsc_softc *)sc;
277 1.1 mhitch
278 1.1 mhitch if ((csc->sc_reg[NCR_STAT * 4] & NCRSTAT_INT) == 0)
279 1.1 mhitch return 0;
280 1.1 mhitch
281 1.1 mhitch if (sc->sc_state == NCR_CONNECTED)
282 1.1 mhitch csc->sc_portbits |= CBSC_PB_LED;
283 1.1 mhitch else
284 1.1 mhitch csc->sc_portbits &= ~CBSC_PB_LED;
285 1.1 mhitch csc->sc_reg[0x802] = csc->sc_portbits;
286 1.1 mhitch
287 1.1 mhitch if ((csc->sc_reg[0x802] & CBSC_HB_CREQ) == 0)
288 1.1 mhitch return 0;
289 1.1 mhitch #ifdef DEBUG
290 1.10 thorpej if (/*sc->sc_nexus && sc->sc_nexus->xs->xs_control & XS_CTL_POLL &&*/ cbsc_trace_enable) {
291 1.1 mhitch cbsc_trace[cbsc_trace_ptr].status = csc->sc_reg[NCR_STAT * 4];
292 1.1 mhitch cbsc_trace[cbsc_trace_ptr].xx = csc->sc_reg[NCR_CMD * 4];
293 1.1 mhitch cbsc_trace[cbsc_trace_ptr].yy = csc->sc_active;
294 1.1 mhitch cbsc_trace_ptr = (cbsc_trace_ptr + 1) & 127;
295 1.1 mhitch }
296 1.1 mhitch #endif
297 1.1 mhitch return 1;
298 1.1 mhitch }
299 1.1 mhitch
300 1.1 mhitch void
301 1.13 aymeric cbsc_dma_reset(struct ncr53c9x_softc *sc)
302 1.1 mhitch {
303 1.1 mhitch struct cbsc_softc *csc = (struct cbsc_softc *)sc;
304 1.1 mhitch
305 1.1 mhitch csc->sc_active = 0;
306 1.1 mhitch }
307 1.1 mhitch
308 1.1 mhitch int
309 1.13 aymeric cbsc_dma_intr(struct ncr53c9x_softc *sc)
310 1.1 mhitch {
311 1.1 mhitch register struct cbsc_softc *csc = (struct cbsc_softc *)sc;
312 1.1 mhitch register int cnt;
313 1.1 mhitch
314 1.1 mhitch NCR_DMA(("cbsc_dma_intr: cnt %d int %x stat %x fifo %d ",
315 1.1 mhitch csc->sc_dmasize, sc->sc_espintr, sc->sc_espstat,
316 1.1 mhitch csc->sc_reg[NCR_FFLAG * 4] & NCRFIFO_FF));
317 1.1 mhitch if (csc->sc_active == 0) {
318 1.1 mhitch printf("cbsc_intr--inactive DMA\n");
319 1.1 mhitch return -1;
320 1.1 mhitch }
321 1.1 mhitch
322 1.1 mhitch /* update sc_dmaaddr and sc_pdmalen */
323 1.1 mhitch cnt = csc->sc_reg[NCR_TCL * 4];
324 1.1 mhitch cnt += csc->sc_reg[NCR_TCM * 4] << 8;
325 1.1 mhitch cnt += csc->sc_reg[NCR_TCH * 4] << 16;
326 1.1 mhitch if (!csc->sc_datain) {
327 1.1 mhitch cnt += csc->sc_reg[NCR_FFLAG * 4] & NCRFIFO_FF;
328 1.1 mhitch csc->sc_reg[NCR_CMD * 4] = NCRCMD_FLUSH;
329 1.1 mhitch }
330 1.1 mhitch cnt = csc->sc_dmasize - cnt; /* number of bytes transferred */
331 1.1 mhitch NCR_DMA(("DMA xferred %d\n", cnt));
332 1.1 mhitch if (csc->sc_xfr_align) {
333 1.1 mhitch bcopy(csc->sc_alignbuf, *csc->sc_dmaaddr, cnt);
334 1.1 mhitch csc->sc_xfr_align = 0;
335 1.1 mhitch }
336 1.1 mhitch *csc->sc_dmaaddr += cnt;
337 1.1 mhitch *csc->sc_pdmalen -= cnt;
338 1.1 mhitch csc->sc_active = 0;
339 1.1 mhitch return 0;
340 1.1 mhitch }
341 1.1 mhitch
342 1.1 mhitch int
343 1.23 christos cbsc_dma_setup(struct ncr53c9x_softc *sc, void **addr, size_t *len,
344 1.13 aymeric int datain, size_t *dmasize)
345 1.1 mhitch {
346 1.1 mhitch struct cbsc_softc *csc = (struct cbsc_softc *)sc;
347 1.9 is paddr_t pa;
348 1.1 mhitch u_char *ptr;
349 1.1 mhitch size_t xfer;
350 1.1 mhitch
351 1.25 he csc->sc_dmaaddr = (char **)addr;
352 1.1 mhitch csc->sc_pdmalen = len;
353 1.1 mhitch csc->sc_datain = datain;
354 1.1 mhitch csc->sc_dmasize = *dmasize;
355 1.1 mhitch /*
356 1.1 mhitch * DMA can be nasty for high-speed serial input, so limit the
357 1.1 mhitch * size of this DMA operation if the serial port is running at
358 1.1 mhitch * a high speed (higher than 19200 for now - should be adjusted
359 1.18 wiz * based on CPU type and speed?).
360 1.1 mhitch * XXX - add serial speed check XXX
361 1.1 mhitch */
362 1.1 mhitch if (ser_open_speed > 19200 && cbsc_max_dma != 0 &&
363 1.1 mhitch csc->sc_dmasize > cbsc_max_dma)
364 1.1 mhitch csc->sc_dmasize = cbsc_max_dma;
365 1.1 mhitch ptr = *addr; /* Kernel virtual address */
366 1.1 mhitch pa = kvtop(ptr); /* Physical address of DMA */
367 1.17 thorpej xfer = min(csc->sc_dmasize, PAGE_SIZE - (pa & (PAGE_SIZE - 1)));
368 1.1 mhitch csc->sc_xfr_align = 0;
369 1.1 mhitch /*
370 1.1 mhitch * If output and unaligned, stuff odd byte into FIFO
371 1.1 mhitch */
372 1.1 mhitch if (datain == 0 && (int)ptr & 1) {
373 1.1 mhitch NCR_DMA(("cbsc_dma_setup: align byte written to fifo\n"));
374 1.1 mhitch pa++;
375 1.1 mhitch xfer--; /* XXXX CHECK THIS !!!! XXXX */
376 1.1 mhitch csc->sc_reg[NCR_FIFO * 4] = *ptr++;
377 1.1 mhitch }
378 1.1 mhitch /*
379 1.1 mhitch * If unaligned address, read unaligned bytes into alignment buffer
380 1.1 mhitch */
381 1.1 mhitch else if ((int)ptr & 1) {
382 1.23 christos pa = kvtop((void *)&csc->sc_alignbuf);
383 1.1 mhitch xfer = csc->sc_dmasize = min(xfer, sizeof (csc->sc_alignbuf));
384 1.1 mhitch NCR_DMA(("cbsc_dma_setup: align read by %d bytes\n", xfer));
385 1.1 mhitch csc->sc_xfr_align = 1;
386 1.1 mhitch }
387 1.1 mhitch ++cbsc_cnt_dma; /* number of DMA operations */
388 1.1 mhitch
389 1.1 mhitch while (xfer < csc->sc_dmasize) {
390 1.24 he if ((pa + xfer) != kvtop((char*)*addr + xfer))
391 1.1 mhitch break;
392 1.17 thorpej if ((csc->sc_dmasize - xfer) < PAGE_SIZE)
393 1.1 mhitch xfer = csc->sc_dmasize;
394 1.1 mhitch else
395 1.17 thorpej xfer += PAGE_SIZE;
396 1.1 mhitch ++cbsc_cnt_dma3;
397 1.1 mhitch }
398 1.1 mhitch if (xfer != *len)
399 1.1 mhitch ++cbsc_cnt_dma2;
400 1.1 mhitch
401 1.1 mhitch csc->sc_dmasize = xfer;
402 1.1 mhitch *dmasize = csc->sc_dmasize;
403 1.1 mhitch csc->sc_pa = pa;
404 1.1 mhitch #if defined(M68040) || defined(M68060)
405 1.1 mhitch if (mmutype == MMU_68040) {
406 1.1 mhitch if (csc->sc_xfr_align) {
407 1.1 mhitch dma_cachectl(csc->sc_alignbuf,
408 1.1 mhitch sizeof(csc->sc_alignbuf));
409 1.1 mhitch }
410 1.1 mhitch else
411 1.1 mhitch dma_cachectl(*csc->sc_dmaaddr, csc->sc_dmasize);
412 1.1 mhitch }
413 1.1 mhitch #endif
414 1.1 mhitch
415 1.1 mhitch if (csc->sc_datain)
416 1.1 mhitch pa &= ~1;
417 1.1 mhitch else
418 1.1 mhitch pa |= 1;
419 1.1 mhitch csc->sc_dmabase[0] = (u_int8_t)(pa >> 24);
420 1.1 mhitch csc->sc_dmabase[2] = (u_int8_t)(pa >> 16);
421 1.1 mhitch csc->sc_dmabase[4] = (u_int8_t)(pa >> 8);
422 1.1 mhitch csc->sc_dmabase[6] = (u_int8_t)(pa);
423 1.1 mhitch if (csc->sc_datain)
424 1.1 mhitch csc->sc_portbits &= ~CBSC_PB_WRITE;
425 1.1 mhitch else
426 1.1 mhitch csc->sc_portbits |= CBSC_PB_WRITE;
427 1.1 mhitch csc->sc_reg[0x802] = csc->sc_portbits;
428 1.1 mhitch csc->sc_active = 1;
429 1.1 mhitch return 0;
430 1.1 mhitch }
431 1.1 mhitch
432 1.1 mhitch void
433 1.13 aymeric cbsc_dma_go(struct ncr53c9x_softc *sc)
434 1.1 mhitch {
435 1.1 mhitch }
436 1.1 mhitch
437 1.1 mhitch void
438 1.13 aymeric cbsc_dma_stop(struct ncr53c9x_softc *sc)
439 1.1 mhitch {
440 1.1 mhitch }
441 1.1 mhitch
442 1.1 mhitch int
443 1.13 aymeric cbsc_dma_isactive(struct ncr53c9x_softc *sc)
444 1.1 mhitch {
445 1.1 mhitch struct cbsc_softc *csc = (struct cbsc_softc *)sc;
446 1.1 mhitch
447 1.1 mhitch return csc->sc_active;
448 1.1 mhitch }
449 1.1 mhitch
450 1.1 mhitch #ifdef DEBUG
451 1.1 mhitch void
452 1.13 aymeric cbsc_dump(void)
453 1.1 mhitch {
454 1.1 mhitch int i;
455 1.1 mhitch
456 1.1 mhitch i = cbsc_trace_ptr;
457 1.1 mhitch printf("cbsc_trace dump: ptr %x\n", cbsc_trace_ptr);
458 1.1 mhitch do {
459 1.1 mhitch if (cbsc_trace[i].hardbits == 0) {
460 1.1 mhitch i = (i + 1) & 127;
461 1.1 mhitch continue;
462 1.1 mhitch }
463 1.1 mhitch printf("%02x%02x%02x%02x(", cbsc_trace[i].hardbits,
464 1.1 mhitch cbsc_trace[i].status, cbsc_trace[i].xx, cbsc_trace[i].yy);
465 1.1 mhitch if (cbsc_trace[i].status & NCRSTAT_INT)
466 1.1 mhitch printf("NCRINT/");
467 1.1 mhitch if (cbsc_trace[i].status & NCRSTAT_TC)
468 1.1 mhitch printf("NCRTC/");
469 1.1 mhitch switch(cbsc_trace[i].status & NCRSTAT_PHASE) {
470 1.1 mhitch case 0:
471 1.1 mhitch printf("dataout"); break;
472 1.1 mhitch case 1:
473 1.1 mhitch printf("datain"); break;
474 1.1 mhitch case 2:
475 1.1 mhitch printf("cmdout"); break;
476 1.1 mhitch case 3:
477 1.1 mhitch printf("status"); break;
478 1.1 mhitch case 6:
479 1.1 mhitch printf("msgout"); break;
480 1.1 mhitch case 7:
481 1.1 mhitch printf("msgin"); break;
482 1.1 mhitch default:
483 1.1 mhitch printf("phase%d?", cbsc_trace[i].status & NCRSTAT_PHASE);
484 1.1 mhitch }
485 1.1 mhitch printf(") ");
486 1.1 mhitch i = (i + 1) & 127;
487 1.1 mhitch } while (i != cbsc_trace_ptr);
488 1.1 mhitch printf("\n");
489 1.1 mhitch }
490 1.1 mhitch #endif
491