cbsc.c revision 1.7 1 1.7 mhitch /* $NetBSD: cbsc.c,v 1.7 1998/11/14 21:48:22 mhitch Exp $ */
2 1.1 mhitch
3 1.1 mhitch /*
4 1.1 mhitch * Copyright (c) 1997 Michael L. Hitch
5 1.1 mhitch * Copyright (c) 1982, 1990 The Regents of the University of California.
6 1.1 mhitch * All rights reserved.
7 1.1 mhitch *
8 1.1 mhitch * Redistribution and use in source and binary forms, with or without
9 1.1 mhitch * modification, are permitted provided that the following conditions
10 1.1 mhitch * are met:
11 1.1 mhitch * 1. Redistributions of source code must retain the above copyright
12 1.1 mhitch * notice, this list of conditions and the following disclaimer.
13 1.1 mhitch * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 mhitch * notice, this list of conditions and the following disclaimer in the
15 1.1 mhitch * documentation and/or other materials provided with the distribution.
16 1.1 mhitch * 3. All advertising materials mentioning features or use of this software
17 1.1 mhitch * must display the following acknowledgement:
18 1.1 mhitch * This product contains software written by Michael L. Hitch for
19 1.1 mhitch * the NetBSD project.
20 1.1 mhitch * 4. Neither the name of the University nor the names of its contributors
21 1.1 mhitch * may be used to endorse or promote products derived from this software
22 1.1 mhitch * without specific prior written permission.
23 1.1 mhitch *
24 1.1 mhitch * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
25 1.1 mhitch * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
26 1.1 mhitch * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
27 1.1 mhitch * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
28 1.1 mhitch * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
29 1.1 mhitch * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
30 1.1 mhitch * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
31 1.1 mhitch * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
32 1.1 mhitch * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
33 1.1 mhitch * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
34 1.1 mhitch * SUCH DAMAGE.
35 1.1 mhitch *
36 1.1 mhitch */
37 1.1 mhitch
38 1.1 mhitch #include <sys/types.h>
39 1.1 mhitch #include <sys/param.h>
40 1.1 mhitch #include <sys/systm.h>
41 1.1 mhitch #include <sys/kernel.h>
42 1.1 mhitch #include <sys/errno.h>
43 1.1 mhitch #include <sys/ioctl.h>
44 1.1 mhitch #include <sys/device.h>
45 1.1 mhitch #include <sys/buf.h>
46 1.1 mhitch #include <sys/proc.h>
47 1.1 mhitch #include <sys/user.h>
48 1.1 mhitch #include <sys/queue.h>
49 1.1 mhitch
50 1.1 mhitch #include <dev/scsipi/scsi_all.h>
51 1.1 mhitch #include <dev/scsipi/scsipi_all.h>
52 1.1 mhitch #include <dev/scsipi/scsiconf.h>
53 1.1 mhitch #include <dev/scsipi/scsi_message.h>
54 1.1 mhitch
55 1.1 mhitch #include <machine/cpu.h>
56 1.1 mhitch #include <machine/param.h>
57 1.1 mhitch
58 1.1 mhitch #include <dev/ic/ncr53c9xreg.h>
59 1.1 mhitch #include <dev/ic/ncr53c9xvar.h>
60 1.1 mhitch
61 1.1 mhitch #include <amiga/amiga/isr.h>
62 1.1 mhitch #include <amiga/dev/cbscvar.h>
63 1.1 mhitch #include <amiga/dev/zbusvar.h>
64 1.1 mhitch
65 1.1 mhitch void cbscattach __P((struct device *, struct device *, void *));
66 1.1 mhitch int cbscmatch __P((struct device *, struct cfdata *, void *));
67 1.1 mhitch
68 1.1 mhitch /* Linkup to the rest of the kernel */
69 1.1 mhitch struct cfattach cbsc_ca = {
70 1.1 mhitch sizeof(struct cbsc_softc), cbscmatch, cbscattach
71 1.1 mhitch };
72 1.1 mhitch
73 1.1 mhitch struct scsipi_adapter cbsc_switch = {
74 1.1 mhitch ncr53c9x_scsi_cmd,
75 1.1 mhitch minphys, /* no max at this level; handled by DMA code */
76 1.6 thorpej NULL, /* scsipi_ioctl */
77 1.1 mhitch };
78 1.1 mhitch
79 1.1 mhitch struct scsipi_device cbsc_dev = {
80 1.1 mhitch NULL, /* Use default error handler */
81 1.1 mhitch NULL, /* have a queue, served by this */
82 1.1 mhitch NULL, /* have no async handler */
83 1.1 mhitch NULL, /* Use default 'done' routine */
84 1.1 mhitch };
85 1.1 mhitch
86 1.1 mhitch /*
87 1.1 mhitch * Functions and the switch for the MI code.
88 1.1 mhitch */
89 1.1 mhitch u_char cbsc_read_reg __P((struct ncr53c9x_softc *, int));
90 1.1 mhitch void cbsc_write_reg __P((struct ncr53c9x_softc *, int, u_char));
91 1.1 mhitch int cbsc_dma_isintr __P((struct ncr53c9x_softc *));
92 1.1 mhitch void cbsc_dma_reset __P((struct ncr53c9x_softc *));
93 1.1 mhitch int cbsc_dma_intr __P((struct ncr53c9x_softc *));
94 1.1 mhitch int cbsc_dma_setup __P((struct ncr53c9x_softc *, caddr_t *,
95 1.1 mhitch size_t *, int, size_t *));
96 1.1 mhitch void cbsc_dma_go __P((struct ncr53c9x_softc *));
97 1.1 mhitch void cbsc_dma_stop __P((struct ncr53c9x_softc *));
98 1.1 mhitch int cbsc_dma_isactive __P((struct ncr53c9x_softc *));
99 1.1 mhitch
100 1.1 mhitch struct ncr53c9x_glue cbsc_glue = {
101 1.1 mhitch cbsc_read_reg,
102 1.1 mhitch cbsc_write_reg,
103 1.1 mhitch cbsc_dma_isintr,
104 1.1 mhitch cbsc_dma_reset,
105 1.1 mhitch cbsc_dma_intr,
106 1.1 mhitch cbsc_dma_setup,
107 1.1 mhitch cbsc_dma_go,
108 1.1 mhitch cbsc_dma_stop,
109 1.1 mhitch cbsc_dma_isactive,
110 1.1 mhitch 0,
111 1.1 mhitch };
112 1.1 mhitch
113 1.1 mhitch /* Maximum DMA transfer length to reduce impact on high-speed serial input */
114 1.1 mhitch u_long cbsc_max_dma = 1024;
115 1.1 mhitch extern int ser_open_speed;
116 1.1 mhitch
117 1.1 mhitch u_long cbsc_cnt_pio = 0; /* number of PIO transfers */
118 1.1 mhitch u_long cbsc_cnt_dma = 0; /* number of DMA transfers */
119 1.1 mhitch u_long cbsc_cnt_dma2 = 0; /* number of DMA transfers broken up */
120 1.1 mhitch u_long cbsc_cnt_dma3 = 0; /* number of pages combined */
121 1.1 mhitch
122 1.1 mhitch #ifdef DEBUG
123 1.1 mhitch struct {
124 1.1 mhitch u_char hardbits;
125 1.1 mhitch u_char status;
126 1.1 mhitch u_char xx;
127 1.1 mhitch u_char yy;
128 1.1 mhitch } cbsc_trace[128];
129 1.1 mhitch int cbsc_trace_ptr = 0;
130 1.1 mhitch int cbsc_trace_enable = 1;
131 1.1 mhitch void cbsc_dump __P((void));
132 1.1 mhitch #endif
133 1.1 mhitch
134 1.1 mhitch /*
135 1.1 mhitch * if we are a Phase5 CyberSCSI [mark I?]
136 1.1 mhitch */
137 1.1 mhitch int
138 1.1 mhitch cbscmatch(parent, cf, aux)
139 1.1 mhitch struct device *parent;
140 1.1 mhitch struct cfdata *cf;
141 1.1 mhitch void *aux;
142 1.1 mhitch {
143 1.1 mhitch struct zbus_args *zap;
144 1.1 mhitch volatile u_char *regs;
145 1.1 mhitch
146 1.1 mhitch zap = aux;
147 1.7 mhitch if (zap->manid != 0x2140)
148 1.7 mhitch return(0); /* It's not Phase5 */
149 1.7 mhitch if (zap->prodid != 12 && zap->prodid != 11)
150 1.7 mhitch return(0); /* Not CyberStorm MKI SCSI */
151 1.7 mhitch if (zap->prodid == 11 && iszthreepa(zap->pa))
152 1.7 mhitch return(0); /* Fastlane Z3! */
153 1.1 mhitch regs = &((volatile u_char *)zap->va)[0xf400];
154 1.1 mhitch if (badaddr((caddr_t)regs))
155 1.1 mhitch return(0);
156 1.1 mhitch regs[NCR_CFG1 * 4] = 0;
157 1.1 mhitch regs[NCR_CFG1 * 4] = NCRCFG1_PARENB | 7;
158 1.1 mhitch delay(5);
159 1.1 mhitch if (regs[NCR_CFG1 * 4] != (NCRCFG1_PARENB | 7))
160 1.1 mhitch return(0);
161 1.1 mhitch return(1);
162 1.1 mhitch }
163 1.1 mhitch
164 1.1 mhitch /*
165 1.1 mhitch * Attach this instance, and then all the sub-devices
166 1.1 mhitch */
167 1.1 mhitch void
168 1.1 mhitch cbscattach(parent, self, aux)
169 1.1 mhitch struct device *parent, *self;
170 1.1 mhitch void *aux;
171 1.1 mhitch {
172 1.1 mhitch struct cbsc_softc *csc = (void *)self;
173 1.1 mhitch struct ncr53c9x_softc *sc = &csc->sc_ncr53c9x;
174 1.1 mhitch struct zbus_args *zap;
175 1.1 mhitch extern u_long scsi_nosync;
176 1.1 mhitch extern int shift_nosync;
177 1.1 mhitch extern int ncr53c9x_debug;
178 1.1 mhitch
179 1.1 mhitch /*
180 1.1 mhitch * Set up the glue for MI code early; we use some of it here.
181 1.1 mhitch */
182 1.1 mhitch sc->sc_glue = &cbsc_glue;
183 1.1 mhitch
184 1.1 mhitch /*
185 1.1 mhitch * Save the regs
186 1.1 mhitch */
187 1.1 mhitch zap = aux;
188 1.1 mhitch csc->sc_reg = &((volatile u_char *)zap->va)[0xf400];
189 1.1 mhitch csc->sc_dmabase = &csc->sc_reg[0x400];
190 1.1 mhitch
191 1.1 mhitch sc->sc_freq = 40; /* Clocked at 40Mhz */
192 1.1 mhitch
193 1.1 mhitch printf(": address %p", csc->sc_reg);
194 1.1 mhitch
195 1.1 mhitch sc->sc_id = 7;
196 1.1 mhitch
197 1.1 mhitch /*
198 1.1 mhitch * It is necessary to try to load the 2nd config register here,
199 1.1 mhitch * to find out what rev the FAS chip is, else the ncr53c9x_reset
200 1.1 mhitch * will not set up the defaults correctly.
201 1.1 mhitch */
202 1.1 mhitch sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
203 1.1 mhitch sc->sc_cfg2 = NCRCFG2_SCSI2 | NCRCFG2_FE;
204 1.1 mhitch sc->sc_cfg3 = 0x08 /*FCLK*/ | NCRESPCFG3_FSCSI | NCRESPCFG3_CDB;
205 1.1 mhitch sc->sc_rev = NCR_VARIANT_FAS216;
206 1.1 mhitch
207 1.1 mhitch /*
208 1.1 mhitch * This is the value used to start sync negotiations
209 1.1 mhitch * Note that the NCR register "SYNCTP" is programmed
210 1.1 mhitch * in "clocks per byte", and has a minimum value of 4.
211 1.1 mhitch * The SCSI period used in negotiation is one-fourth
212 1.1 mhitch * of the time (in nanoseconds) needed to transfer one byte.
213 1.1 mhitch * Since the chip's clock is given in MHz, we have the following
214 1.1 mhitch * formula: 4 * period = (1000 / freq) * 4
215 1.1 mhitch */
216 1.1 mhitch sc->sc_minsync = 1000 / sc->sc_freq;
217 1.1 mhitch
218 1.1 mhitch /*
219 1.1 mhitch * get flags from -I argument and set cf_flags.
220 1.1 mhitch * NOTE: low 8 bits are to disable disconnect, and the next
221 1.1 mhitch * 8 bits are to disable sync.
222 1.1 mhitch */
223 1.1 mhitch sc->sc_dev.dv_cfdata->cf_flags |= (scsi_nosync >> shift_nosync)
224 1.1 mhitch & 0xffff;
225 1.1 mhitch shift_nosync += 16;
226 1.1 mhitch
227 1.1 mhitch /* Use next 16 bits of -I argument to set ncr53c9x_debug flags */
228 1.1 mhitch ncr53c9x_debug |= (scsi_nosync >> shift_nosync) & 0xffff;
229 1.1 mhitch shift_nosync += 16;
230 1.1 mhitch
231 1.1 mhitch #if 1
232 1.1 mhitch if (((scsi_nosync >> shift_nosync) & 0xff00) == 0xff00)
233 1.1 mhitch sc->sc_minsync = 0;
234 1.1 mhitch #endif
235 1.1 mhitch
236 1.1 mhitch /* Really no limit, but since we want to fit into the TCR... */
237 1.1 mhitch sc->sc_maxxfer = 64 * 1024;
238 1.1 mhitch
239 1.1 mhitch /*
240 1.1 mhitch * Configure interrupts.
241 1.1 mhitch */
242 1.1 mhitch csc->sc_isr.isr_intr = (int (*)(void *))ncr53c9x_intr;
243 1.1 mhitch csc->sc_isr.isr_arg = sc;
244 1.1 mhitch csc->sc_isr.isr_ipl = 2;
245 1.1 mhitch add_isr(&csc->sc_isr);
246 1.1 mhitch
247 1.1 mhitch /*
248 1.1 mhitch * Now try to attach all the sub-devices
249 1.1 mhitch */
250 1.1 mhitch ncr53c9x_attach(sc, &cbsc_switch, &cbsc_dev);
251 1.1 mhitch }
252 1.1 mhitch
253 1.1 mhitch /*
254 1.1 mhitch * Glue functions.
255 1.1 mhitch */
256 1.1 mhitch
257 1.1 mhitch u_char
258 1.1 mhitch cbsc_read_reg(sc, reg)
259 1.1 mhitch struct ncr53c9x_softc *sc;
260 1.1 mhitch int reg;
261 1.1 mhitch {
262 1.1 mhitch struct cbsc_softc *csc = (struct cbsc_softc *)sc;
263 1.1 mhitch
264 1.1 mhitch return csc->sc_reg[reg * 4];
265 1.1 mhitch }
266 1.1 mhitch
267 1.1 mhitch void
268 1.1 mhitch cbsc_write_reg(sc, reg, val)
269 1.1 mhitch struct ncr53c9x_softc *sc;
270 1.1 mhitch int reg;
271 1.1 mhitch u_char val;
272 1.1 mhitch {
273 1.1 mhitch struct cbsc_softc *csc = (struct cbsc_softc *)sc;
274 1.1 mhitch u_char v = val;
275 1.1 mhitch
276 1.1 mhitch csc->sc_reg[reg * 4] = v;
277 1.1 mhitch #ifdef DEBUG
278 1.1 mhitch if (cbsc_trace_enable/* && sc->sc_nexus && sc->sc_nexus->xs->flags & SCSI_POLL*/ &&
279 1.1 mhitch reg == NCR_CMD/* && csc->sc_active*/) {
280 1.1 mhitch cbsc_trace[(cbsc_trace_ptr - 1) & 127].yy = v;
281 1.1 mhitch /* printf(" cmd %x", v);*/
282 1.1 mhitch }
283 1.1 mhitch #endif
284 1.1 mhitch }
285 1.1 mhitch
286 1.1 mhitch int
287 1.1 mhitch cbsc_dma_isintr(sc)
288 1.1 mhitch struct ncr53c9x_softc *sc;
289 1.1 mhitch {
290 1.1 mhitch struct cbsc_softc *csc = (struct cbsc_softc *)sc;
291 1.1 mhitch
292 1.1 mhitch if ((csc->sc_reg[NCR_STAT * 4] & NCRSTAT_INT) == 0)
293 1.1 mhitch return 0;
294 1.1 mhitch
295 1.1 mhitch if (sc->sc_state == NCR_CONNECTED)
296 1.1 mhitch csc->sc_portbits |= CBSC_PB_LED;
297 1.1 mhitch else
298 1.1 mhitch csc->sc_portbits &= ~CBSC_PB_LED;
299 1.1 mhitch csc->sc_reg[0x802] = csc->sc_portbits;
300 1.1 mhitch
301 1.1 mhitch if ((csc->sc_reg[0x802] & CBSC_HB_CREQ) == 0)
302 1.1 mhitch return 0;
303 1.1 mhitch #ifdef DEBUG
304 1.1 mhitch if (/*sc->sc_nexus && sc->sc_nexus->xs->flags & SCSI_POLL &&*/ cbsc_trace_enable) {
305 1.1 mhitch cbsc_trace[cbsc_trace_ptr].status = csc->sc_reg[NCR_STAT * 4];
306 1.1 mhitch cbsc_trace[cbsc_trace_ptr].xx = csc->sc_reg[NCR_CMD * 4];
307 1.1 mhitch cbsc_trace[cbsc_trace_ptr].yy = csc->sc_active;
308 1.1 mhitch cbsc_trace_ptr = (cbsc_trace_ptr + 1) & 127;
309 1.1 mhitch }
310 1.1 mhitch #endif
311 1.1 mhitch return 1;
312 1.1 mhitch }
313 1.1 mhitch
314 1.1 mhitch void
315 1.1 mhitch cbsc_dma_reset(sc)
316 1.1 mhitch struct ncr53c9x_softc *sc;
317 1.1 mhitch {
318 1.1 mhitch struct cbsc_softc *csc = (struct cbsc_softc *)sc;
319 1.1 mhitch
320 1.1 mhitch csc->sc_active = 0;
321 1.1 mhitch }
322 1.1 mhitch
323 1.1 mhitch int
324 1.1 mhitch cbsc_dma_intr(sc)
325 1.1 mhitch struct ncr53c9x_softc *sc;
326 1.1 mhitch {
327 1.1 mhitch register struct cbsc_softc *csc = (struct cbsc_softc *)sc;
328 1.1 mhitch register int cnt;
329 1.1 mhitch
330 1.1 mhitch NCR_DMA(("cbsc_dma_intr: cnt %d int %x stat %x fifo %d ",
331 1.1 mhitch csc->sc_dmasize, sc->sc_espintr, sc->sc_espstat,
332 1.1 mhitch csc->sc_reg[NCR_FFLAG * 4] & NCRFIFO_FF));
333 1.1 mhitch if (csc->sc_active == 0) {
334 1.1 mhitch printf("cbsc_intr--inactive DMA\n");
335 1.1 mhitch return -1;
336 1.1 mhitch }
337 1.1 mhitch
338 1.1 mhitch /* update sc_dmaaddr and sc_pdmalen */
339 1.1 mhitch cnt = csc->sc_reg[NCR_TCL * 4];
340 1.1 mhitch cnt += csc->sc_reg[NCR_TCM * 4] << 8;
341 1.1 mhitch cnt += csc->sc_reg[NCR_TCH * 4] << 16;
342 1.1 mhitch if (!csc->sc_datain) {
343 1.1 mhitch cnt += csc->sc_reg[NCR_FFLAG * 4] & NCRFIFO_FF;
344 1.1 mhitch csc->sc_reg[NCR_CMD * 4] = NCRCMD_FLUSH;
345 1.1 mhitch }
346 1.1 mhitch cnt = csc->sc_dmasize - cnt; /* number of bytes transferred */
347 1.1 mhitch NCR_DMA(("DMA xferred %d\n", cnt));
348 1.1 mhitch if (csc->sc_xfr_align) {
349 1.1 mhitch bcopy(csc->sc_alignbuf, *csc->sc_dmaaddr, cnt);
350 1.1 mhitch csc->sc_xfr_align = 0;
351 1.1 mhitch }
352 1.1 mhitch *csc->sc_dmaaddr += cnt;
353 1.1 mhitch *csc->sc_pdmalen -= cnt;
354 1.1 mhitch csc->sc_active = 0;
355 1.1 mhitch return 0;
356 1.1 mhitch }
357 1.1 mhitch
358 1.1 mhitch int
359 1.1 mhitch cbsc_dma_setup(sc, addr, len, datain, dmasize)
360 1.1 mhitch struct ncr53c9x_softc *sc;
361 1.1 mhitch caddr_t *addr;
362 1.1 mhitch size_t *len;
363 1.1 mhitch int datain;
364 1.1 mhitch size_t *dmasize;
365 1.1 mhitch {
366 1.1 mhitch struct cbsc_softc *csc = (struct cbsc_softc *)sc;
367 1.1 mhitch vm_offset_t pa;
368 1.1 mhitch u_char *ptr;
369 1.1 mhitch size_t xfer;
370 1.1 mhitch
371 1.1 mhitch csc->sc_dmaaddr = addr;
372 1.1 mhitch csc->sc_pdmalen = len;
373 1.1 mhitch csc->sc_datain = datain;
374 1.1 mhitch csc->sc_dmasize = *dmasize;
375 1.1 mhitch /*
376 1.1 mhitch * DMA can be nasty for high-speed serial input, so limit the
377 1.1 mhitch * size of this DMA operation if the serial port is running at
378 1.1 mhitch * a high speed (higher than 19200 for now - should be adjusted
379 1.1 mhitch * based on cpu type and speed?).
380 1.1 mhitch * XXX - add serial speed check XXX
381 1.1 mhitch */
382 1.1 mhitch if (ser_open_speed > 19200 && cbsc_max_dma != 0 &&
383 1.1 mhitch csc->sc_dmasize > cbsc_max_dma)
384 1.1 mhitch csc->sc_dmasize = cbsc_max_dma;
385 1.1 mhitch ptr = *addr; /* Kernel virtual address */
386 1.1 mhitch pa = kvtop(ptr); /* Physical address of DMA */
387 1.1 mhitch xfer = min(csc->sc_dmasize, NBPG - (pa & (NBPG - 1)));
388 1.1 mhitch csc->sc_xfr_align = 0;
389 1.1 mhitch /*
390 1.1 mhitch * If output and unaligned, stuff odd byte into FIFO
391 1.1 mhitch */
392 1.1 mhitch if (datain == 0 && (int)ptr & 1) {
393 1.1 mhitch NCR_DMA(("cbsc_dma_setup: align byte written to fifo\n"));
394 1.1 mhitch pa++;
395 1.1 mhitch xfer--; /* XXXX CHECK THIS !!!! XXXX */
396 1.1 mhitch csc->sc_reg[NCR_FIFO * 4] = *ptr++;
397 1.1 mhitch }
398 1.1 mhitch /*
399 1.1 mhitch * If unaligned address, read unaligned bytes into alignment buffer
400 1.1 mhitch */
401 1.1 mhitch else if ((int)ptr & 1) {
402 1.1 mhitch pa = kvtop((caddr_t)&csc->sc_alignbuf);
403 1.1 mhitch xfer = csc->sc_dmasize = min(xfer, sizeof (csc->sc_alignbuf));
404 1.1 mhitch NCR_DMA(("cbsc_dma_setup: align read by %d bytes\n", xfer));
405 1.1 mhitch csc->sc_xfr_align = 1;
406 1.1 mhitch }
407 1.1 mhitch ++cbsc_cnt_dma; /* number of DMA operations */
408 1.1 mhitch
409 1.1 mhitch while (xfer < csc->sc_dmasize) {
410 1.1 mhitch if ((pa + xfer) != kvtop(*addr + xfer))
411 1.1 mhitch break;
412 1.1 mhitch if ((csc->sc_dmasize - xfer) < NBPG)
413 1.1 mhitch xfer = csc->sc_dmasize;
414 1.1 mhitch else
415 1.1 mhitch xfer += NBPG;
416 1.1 mhitch ++cbsc_cnt_dma3;
417 1.1 mhitch }
418 1.1 mhitch if (xfer != *len)
419 1.1 mhitch ++cbsc_cnt_dma2;
420 1.1 mhitch
421 1.1 mhitch csc->sc_dmasize = xfer;
422 1.1 mhitch *dmasize = csc->sc_dmasize;
423 1.1 mhitch csc->sc_pa = pa;
424 1.1 mhitch #if defined(M68040) || defined(M68060)
425 1.1 mhitch if (mmutype == MMU_68040) {
426 1.1 mhitch if (csc->sc_xfr_align) {
427 1.1 mhitch dma_cachectl(csc->sc_alignbuf,
428 1.1 mhitch sizeof(csc->sc_alignbuf));
429 1.1 mhitch }
430 1.1 mhitch else
431 1.1 mhitch dma_cachectl(*csc->sc_dmaaddr, csc->sc_dmasize);
432 1.1 mhitch }
433 1.1 mhitch #endif
434 1.1 mhitch
435 1.1 mhitch if (csc->sc_datain)
436 1.1 mhitch pa &= ~1;
437 1.1 mhitch else
438 1.1 mhitch pa |= 1;
439 1.1 mhitch csc->sc_dmabase[0] = (u_int8_t)(pa >> 24);
440 1.1 mhitch csc->sc_dmabase[2] = (u_int8_t)(pa >> 16);
441 1.1 mhitch csc->sc_dmabase[4] = (u_int8_t)(pa >> 8);
442 1.1 mhitch csc->sc_dmabase[6] = (u_int8_t)(pa);
443 1.1 mhitch if (csc->sc_datain)
444 1.1 mhitch csc->sc_portbits &= ~CBSC_PB_WRITE;
445 1.1 mhitch else
446 1.1 mhitch csc->sc_portbits |= CBSC_PB_WRITE;
447 1.1 mhitch csc->sc_reg[0x802] = csc->sc_portbits;
448 1.1 mhitch csc->sc_active = 1;
449 1.1 mhitch return 0;
450 1.1 mhitch }
451 1.1 mhitch
452 1.1 mhitch void
453 1.1 mhitch cbsc_dma_go(sc)
454 1.1 mhitch struct ncr53c9x_softc *sc;
455 1.1 mhitch {
456 1.1 mhitch }
457 1.1 mhitch
458 1.1 mhitch void
459 1.1 mhitch cbsc_dma_stop(sc)
460 1.1 mhitch struct ncr53c9x_softc *sc;
461 1.1 mhitch {
462 1.1 mhitch }
463 1.1 mhitch
464 1.1 mhitch int
465 1.1 mhitch cbsc_dma_isactive(sc)
466 1.1 mhitch struct ncr53c9x_softc *sc;
467 1.1 mhitch {
468 1.1 mhitch struct cbsc_softc *csc = (struct cbsc_softc *)sc;
469 1.1 mhitch
470 1.1 mhitch return csc->sc_active;
471 1.1 mhitch }
472 1.1 mhitch
473 1.1 mhitch #ifdef DEBUG
474 1.1 mhitch void
475 1.1 mhitch cbsc_dump()
476 1.1 mhitch {
477 1.1 mhitch int i;
478 1.1 mhitch
479 1.1 mhitch i = cbsc_trace_ptr;
480 1.1 mhitch printf("cbsc_trace dump: ptr %x\n", cbsc_trace_ptr);
481 1.1 mhitch do {
482 1.1 mhitch if (cbsc_trace[i].hardbits == 0) {
483 1.1 mhitch i = (i + 1) & 127;
484 1.1 mhitch continue;
485 1.1 mhitch }
486 1.1 mhitch printf("%02x%02x%02x%02x(", cbsc_trace[i].hardbits,
487 1.1 mhitch cbsc_trace[i].status, cbsc_trace[i].xx, cbsc_trace[i].yy);
488 1.1 mhitch if (cbsc_trace[i].status & NCRSTAT_INT)
489 1.1 mhitch printf("NCRINT/");
490 1.1 mhitch if (cbsc_trace[i].status & NCRSTAT_TC)
491 1.1 mhitch printf("NCRTC/");
492 1.1 mhitch switch(cbsc_trace[i].status & NCRSTAT_PHASE) {
493 1.1 mhitch case 0:
494 1.1 mhitch printf("dataout"); break;
495 1.1 mhitch case 1:
496 1.1 mhitch printf("datain"); break;
497 1.1 mhitch case 2:
498 1.1 mhitch printf("cmdout"); break;
499 1.1 mhitch case 3:
500 1.1 mhitch printf("status"); break;
501 1.1 mhitch case 6:
502 1.1 mhitch printf("msgout"); break;
503 1.1 mhitch case 7:
504 1.1 mhitch printf("msgin"); break;
505 1.1 mhitch default:
506 1.1 mhitch printf("phase%d?", cbsc_trace[i].status & NCRSTAT_PHASE);
507 1.1 mhitch }
508 1.1 mhitch printf(") ");
509 1.1 mhitch i = (i + 1) & 127;
510 1.1 mhitch } while (i != cbsc_trace_ptr);
511 1.1 mhitch printf("\n");
512 1.1 mhitch }
513 1.1 mhitch #endif
514