cbsc.c revision 1.13 1 /* $NetBSD: cbsc.c,v 1.13 2002/01/26 13:40:53 aymeric Exp $ */
2
3 /*
4 * Copyright (c) 1997 Michael L. Hitch
5 * Copyright (c) 1982, 1990 The Regents of the University of California.
6 * All rights reserved.
7 *
8 * Redistribution and use in source and binary forms, with or without
9 * modification, are permitted provided that the following conditions
10 * are met:
11 * 1. Redistributions of source code must retain the above copyright
12 * notice, this list of conditions and the following disclaimer.
13 * 2. Redistributions in binary form must reproduce the above copyright
14 * notice, this list of conditions and the following disclaimer in the
15 * documentation and/or other materials provided with the distribution.
16 * 3. All advertising materials mentioning features or use of this software
17 * must display the following acknowledgement:
18 * This product contains software written by Michael L. Hitch for
19 * the NetBSD project.
20 * 4. Neither the name of the University nor the names of its contributors
21 * may be used to endorse or promote products derived from this software
22 * without specific prior written permission.
23 *
24 * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
25 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
26 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
27 * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
28 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
29 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
30 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
31 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
32 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
33 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
34 * SUCH DAMAGE.
35 *
36 */
37
38 #include <sys/types.h>
39 #include <sys/param.h>
40 #include <sys/systm.h>
41 #include <sys/kernel.h>
42 #include <sys/errno.h>
43 #include <sys/ioctl.h>
44 #include <sys/device.h>
45 #include <sys/buf.h>
46 #include <sys/proc.h>
47 #include <sys/user.h>
48 #include <sys/queue.h>
49
50 #include <dev/scsipi/scsi_all.h>
51 #include <dev/scsipi/scsipi_all.h>
52 #include <dev/scsipi/scsiconf.h>
53 #include <dev/scsipi/scsi_message.h>
54
55 #include <machine/cpu.h>
56 #include <machine/param.h>
57
58 #include <dev/ic/ncr53c9xreg.h>
59 #include <dev/ic/ncr53c9xvar.h>
60
61 #include <amiga/amiga/isr.h>
62 #include <amiga/dev/cbscvar.h>
63 #include <amiga/dev/zbusvar.h>
64
65 void cbscattach(struct device *, struct device *, void *);
66 int cbscmatch(struct device *, struct cfdata *, void *);
67
68 /* Linkup to the rest of the kernel */
69 struct cfattach cbsc_ca = {
70 sizeof(struct cbsc_softc), cbscmatch, cbscattach
71 };
72
73 /*
74 * Functions and the switch for the MI code.
75 */
76 u_char cbsc_read_reg(struct ncr53c9x_softc *, int);
77 void cbsc_write_reg(struct ncr53c9x_softc *, int, u_char);
78 int cbsc_dma_isintr(struct ncr53c9x_softc *);
79 void cbsc_dma_reset(struct ncr53c9x_softc *);
80 int cbsc_dma_intr(struct ncr53c9x_softc *);
81 int cbsc_dma_setup(struct ncr53c9x_softc *, caddr_t *,
82 size_t *, int, size_t *);
83 void cbsc_dma_go(struct ncr53c9x_softc *);
84 void cbsc_dma_stop(struct ncr53c9x_softc *);
85 int cbsc_dma_isactive(struct ncr53c9x_softc *);
86
87 struct ncr53c9x_glue cbsc_glue = {
88 cbsc_read_reg,
89 cbsc_write_reg,
90 cbsc_dma_isintr,
91 cbsc_dma_reset,
92 cbsc_dma_intr,
93 cbsc_dma_setup,
94 cbsc_dma_go,
95 cbsc_dma_stop,
96 cbsc_dma_isactive,
97 0,
98 };
99
100 /* Maximum DMA transfer length to reduce impact on high-speed serial input */
101 u_long cbsc_max_dma = 1024;
102 extern int ser_open_speed;
103
104 u_long cbsc_cnt_pio = 0; /* number of PIO transfers */
105 u_long cbsc_cnt_dma = 0; /* number of DMA transfers */
106 u_long cbsc_cnt_dma2 = 0; /* number of DMA transfers broken up */
107 u_long cbsc_cnt_dma3 = 0; /* number of pages combined */
108
109 #ifdef DEBUG
110 struct {
111 u_char hardbits;
112 u_char status;
113 u_char xx;
114 u_char yy;
115 } cbsc_trace[128];
116 int cbsc_trace_ptr = 0;
117 int cbsc_trace_enable = 1;
118 void cbsc_dump(void);
119 #endif
120
121 /*
122 * if we are a Phase5 CyberSCSI [mark I?]
123 */
124 int
125 cbscmatch(struct device *parent, struct cfdata *cf, void *aux)
126 {
127 struct zbus_args *zap;
128 volatile u_char *regs;
129
130 zap = aux;
131 if (zap->manid != 0x2140)
132 return(0); /* It's not Phase5 */
133 if (zap->prodid != 12 && zap->prodid != 11)
134 return(0); /* Not CyberStorm MKI SCSI */
135 if (zap->prodid == 11 && iszthreepa(zap->pa))
136 return(0); /* Fastlane Z3! */
137 regs = &((volatile u_char *)zap->va)[0xf400];
138 if (badaddr((caddr_t)regs))
139 return(0);
140 regs[NCR_CFG1 * 4] = 0;
141 regs[NCR_CFG1 * 4] = NCRCFG1_PARENB | 7;
142 delay(5);
143 if (regs[NCR_CFG1 * 4] != (NCRCFG1_PARENB | 7))
144 return(0);
145 return(1);
146 }
147
148 /*
149 * Attach this instance, and then all the sub-devices
150 */
151 void
152 cbscattach(struct device *parent, struct device *self, void *aux)
153 {
154 struct cbsc_softc *csc = (void *)self;
155 struct ncr53c9x_softc *sc = &csc->sc_ncr53c9x;
156 struct zbus_args *zap;
157 extern u_long scsi_nosync;
158 extern int shift_nosync;
159 extern int ncr53c9x_debug;
160
161 /*
162 * Set up the glue for MI code early; we use some of it here.
163 */
164 sc->sc_glue = &cbsc_glue;
165
166 /*
167 * Save the regs
168 */
169 zap = aux;
170 csc->sc_reg = &((volatile u_char *)zap->va)[0xf400];
171 csc->sc_dmabase = &csc->sc_reg[0x400];
172
173 sc->sc_freq = 40; /* Clocked at 40Mhz */
174
175 printf(": address %p", csc->sc_reg);
176
177 sc->sc_id = 7;
178
179 /*
180 * It is necessary to try to load the 2nd config register here,
181 * to find out what rev the FAS chip is, else the ncr53c9x_reset
182 * will not set up the defaults correctly.
183 */
184 sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
185 sc->sc_cfg2 = NCRCFG2_SCSI2 | NCRCFG2_FE;
186 sc->sc_cfg3 = 0x08 /*FCLK*/ | NCRESPCFG3_FSCSI | NCRESPCFG3_CDB;
187 sc->sc_rev = NCR_VARIANT_FAS216;
188
189 /*
190 * This is the value used to start sync negotiations
191 * Note that the NCR register "SYNCTP" is programmed
192 * in "clocks per byte", and has a minimum value of 4.
193 * The SCSI period used in negotiation is one-fourth
194 * of the time (in nanoseconds) needed to transfer one byte.
195 * Since the chip's clock is given in MHz, we have the following
196 * formula: 4 * period = (1000 / freq) * 4
197 */
198 sc->sc_minsync = 1000 / sc->sc_freq;
199
200 /*
201 * get flags from -I argument and set cf_flags.
202 * NOTE: low 8 bits are to disable disconnect, and the next
203 * 8 bits are to disable sync.
204 */
205 sc->sc_dev.dv_cfdata->cf_flags |= (scsi_nosync >> shift_nosync)
206 & 0xffff;
207 shift_nosync += 16;
208
209 /* Use next 16 bits of -I argument to set ncr53c9x_debug flags */
210 ncr53c9x_debug |= (scsi_nosync >> shift_nosync) & 0xffff;
211 shift_nosync += 16;
212
213 #if 1
214 if (((scsi_nosync >> shift_nosync) & 0xff00) == 0xff00)
215 sc->sc_minsync = 0;
216 #endif
217
218 /* Really no limit, but since we want to fit into the TCR... */
219 sc->sc_maxxfer = 64 * 1024;
220
221 /*
222 * Configure interrupts.
223 */
224 csc->sc_isr.isr_intr = ncr53c9x_intr;
225 csc->sc_isr.isr_arg = sc;
226 csc->sc_isr.isr_ipl = 2;
227 add_isr(&csc->sc_isr);
228
229 /*
230 * Now try to attach all the sub-devices
231 */
232 sc->sc_adapter.adapt_request = ncr53c9x_scsipi_request;
233 sc->sc_adapter.adapt_minphys = minphys;
234 ncr53c9x_attach(sc);
235 }
236
237 /*
238 * Glue functions.
239 */
240
241 u_char
242 cbsc_read_reg(struct ncr53c9x_softc *sc, int reg)
243 {
244 struct cbsc_softc *csc = (struct cbsc_softc *)sc;
245
246 return csc->sc_reg[reg * 4];
247 }
248
249 void
250 cbsc_write_reg(struct ncr53c9x_softc *sc, int reg, u_char val)
251 {
252 struct cbsc_softc *csc = (struct cbsc_softc *)sc;
253 u_char v = val;
254
255 csc->sc_reg[reg * 4] = v;
256 #ifdef DEBUG
257 if (cbsc_trace_enable/* && sc->sc_nexus && sc->sc_nexus->xs->xs_control & XS_CTL_POLL*/ &&
258 reg == NCR_CMD/* && csc->sc_active*/) {
259 cbsc_trace[(cbsc_trace_ptr - 1) & 127].yy = v;
260 /* printf(" cmd %x", v);*/
261 }
262 #endif
263 }
264
265 int
266 cbsc_dma_isintr(struct ncr53c9x_softc *sc)
267 {
268 struct cbsc_softc *csc = (struct cbsc_softc *)sc;
269
270 if ((csc->sc_reg[NCR_STAT * 4] & NCRSTAT_INT) == 0)
271 return 0;
272
273 if (sc->sc_state == NCR_CONNECTED)
274 csc->sc_portbits |= CBSC_PB_LED;
275 else
276 csc->sc_portbits &= ~CBSC_PB_LED;
277 csc->sc_reg[0x802] = csc->sc_portbits;
278
279 if ((csc->sc_reg[0x802] & CBSC_HB_CREQ) == 0)
280 return 0;
281 #ifdef DEBUG
282 if (/*sc->sc_nexus && sc->sc_nexus->xs->xs_control & XS_CTL_POLL &&*/ cbsc_trace_enable) {
283 cbsc_trace[cbsc_trace_ptr].status = csc->sc_reg[NCR_STAT * 4];
284 cbsc_trace[cbsc_trace_ptr].xx = csc->sc_reg[NCR_CMD * 4];
285 cbsc_trace[cbsc_trace_ptr].yy = csc->sc_active;
286 cbsc_trace_ptr = (cbsc_trace_ptr + 1) & 127;
287 }
288 #endif
289 return 1;
290 }
291
292 void
293 cbsc_dma_reset(struct ncr53c9x_softc *sc)
294 {
295 struct cbsc_softc *csc = (struct cbsc_softc *)sc;
296
297 csc->sc_active = 0;
298 }
299
300 int
301 cbsc_dma_intr(struct ncr53c9x_softc *sc)
302 {
303 register struct cbsc_softc *csc = (struct cbsc_softc *)sc;
304 register int cnt;
305
306 NCR_DMA(("cbsc_dma_intr: cnt %d int %x stat %x fifo %d ",
307 csc->sc_dmasize, sc->sc_espintr, sc->sc_espstat,
308 csc->sc_reg[NCR_FFLAG * 4] & NCRFIFO_FF));
309 if (csc->sc_active == 0) {
310 printf("cbsc_intr--inactive DMA\n");
311 return -1;
312 }
313
314 /* update sc_dmaaddr and sc_pdmalen */
315 cnt = csc->sc_reg[NCR_TCL * 4];
316 cnt += csc->sc_reg[NCR_TCM * 4] << 8;
317 cnt += csc->sc_reg[NCR_TCH * 4] << 16;
318 if (!csc->sc_datain) {
319 cnt += csc->sc_reg[NCR_FFLAG * 4] & NCRFIFO_FF;
320 csc->sc_reg[NCR_CMD * 4] = NCRCMD_FLUSH;
321 }
322 cnt = csc->sc_dmasize - cnt; /* number of bytes transferred */
323 NCR_DMA(("DMA xferred %d\n", cnt));
324 if (csc->sc_xfr_align) {
325 bcopy(csc->sc_alignbuf, *csc->sc_dmaaddr, cnt);
326 csc->sc_xfr_align = 0;
327 }
328 *csc->sc_dmaaddr += cnt;
329 *csc->sc_pdmalen -= cnt;
330 csc->sc_active = 0;
331 return 0;
332 }
333
334 int
335 cbsc_dma_setup(struct ncr53c9x_softc *sc, caddr_t *addr, size_t *len,
336 int datain, size_t *dmasize)
337 {
338 struct cbsc_softc *csc = (struct cbsc_softc *)sc;
339 paddr_t pa;
340 u_char *ptr;
341 size_t xfer;
342
343 csc->sc_dmaaddr = addr;
344 csc->sc_pdmalen = len;
345 csc->sc_datain = datain;
346 csc->sc_dmasize = *dmasize;
347 /*
348 * DMA can be nasty for high-speed serial input, so limit the
349 * size of this DMA operation if the serial port is running at
350 * a high speed (higher than 19200 for now - should be adjusted
351 * based on cpu type and speed?).
352 * XXX - add serial speed check XXX
353 */
354 if (ser_open_speed > 19200 && cbsc_max_dma != 0 &&
355 csc->sc_dmasize > cbsc_max_dma)
356 csc->sc_dmasize = cbsc_max_dma;
357 ptr = *addr; /* Kernel virtual address */
358 pa = kvtop(ptr); /* Physical address of DMA */
359 xfer = min(csc->sc_dmasize, NBPG - (pa & (NBPG - 1)));
360 csc->sc_xfr_align = 0;
361 /*
362 * If output and unaligned, stuff odd byte into FIFO
363 */
364 if (datain == 0 && (int)ptr & 1) {
365 NCR_DMA(("cbsc_dma_setup: align byte written to fifo\n"));
366 pa++;
367 xfer--; /* XXXX CHECK THIS !!!! XXXX */
368 csc->sc_reg[NCR_FIFO * 4] = *ptr++;
369 }
370 /*
371 * If unaligned address, read unaligned bytes into alignment buffer
372 */
373 else if ((int)ptr & 1) {
374 pa = kvtop((caddr_t)&csc->sc_alignbuf);
375 xfer = csc->sc_dmasize = min(xfer, sizeof (csc->sc_alignbuf));
376 NCR_DMA(("cbsc_dma_setup: align read by %d bytes\n", xfer));
377 csc->sc_xfr_align = 1;
378 }
379 ++cbsc_cnt_dma; /* number of DMA operations */
380
381 while (xfer < csc->sc_dmasize) {
382 if ((pa + xfer) != kvtop(*addr + xfer))
383 break;
384 if ((csc->sc_dmasize - xfer) < NBPG)
385 xfer = csc->sc_dmasize;
386 else
387 xfer += NBPG;
388 ++cbsc_cnt_dma3;
389 }
390 if (xfer != *len)
391 ++cbsc_cnt_dma2;
392
393 csc->sc_dmasize = xfer;
394 *dmasize = csc->sc_dmasize;
395 csc->sc_pa = pa;
396 #if defined(M68040) || defined(M68060)
397 if (mmutype == MMU_68040) {
398 if (csc->sc_xfr_align) {
399 dma_cachectl(csc->sc_alignbuf,
400 sizeof(csc->sc_alignbuf));
401 }
402 else
403 dma_cachectl(*csc->sc_dmaaddr, csc->sc_dmasize);
404 }
405 #endif
406
407 if (csc->sc_datain)
408 pa &= ~1;
409 else
410 pa |= 1;
411 csc->sc_dmabase[0] = (u_int8_t)(pa >> 24);
412 csc->sc_dmabase[2] = (u_int8_t)(pa >> 16);
413 csc->sc_dmabase[4] = (u_int8_t)(pa >> 8);
414 csc->sc_dmabase[6] = (u_int8_t)(pa);
415 if (csc->sc_datain)
416 csc->sc_portbits &= ~CBSC_PB_WRITE;
417 else
418 csc->sc_portbits |= CBSC_PB_WRITE;
419 csc->sc_reg[0x802] = csc->sc_portbits;
420 csc->sc_active = 1;
421 return 0;
422 }
423
424 void
425 cbsc_dma_go(struct ncr53c9x_softc *sc)
426 {
427 }
428
429 void
430 cbsc_dma_stop(struct ncr53c9x_softc *sc)
431 {
432 }
433
434 int
435 cbsc_dma_isactive(struct ncr53c9x_softc *sc)
436 {
437 struct cbsc_softc *csc = (struct cbsc_softc *)sc;
438
439 return csc->sc_active;
440 }
441
442 #ifdef DEBUG
443 void
444 cbsc_dump(void)
445 {
446 int i;
447
448 i = cbsc_trace_ptr;
449 printf("cbsc_trace dump: ptr %x\n", cbsc_trace_ptr);
450 do {
451 if (cbsc_trace[i].hardbits == 0) {
452 i = (i + 1) & 127;
453 continue;
454 }
455 printf("%02x%02x%02x%02x(", cbsc_trace[i].hardbits,
456 cbsc_trace[i].status, cbsc_trace[i].xx, cbsc_trace[i].yy);
457 if (cbsc_trace[i].status & NCRSTAT_INT)
458 printf("NCRINT/");
459 if (cbsc_trace[i].status & NCRSTAT_TC)
460 printf("NCRTC/");
461 switch(cbsc_trace[i].status & NCRSTAT_PHASE) {
462 case 0:
463 printf("dataout"); break;
464 case 1:
465 printf("datain"); break;
466 case 2:
467 printf("cmdout"); break;
468 case 3:
469 printf("status"); break;
470 case 6:
471 printf("msgout"); break;
472 case 7:
473 printf("msgin"); break;
474 default:
475 printf("phase%d?", cbsc_trace[i].status & NCRSTAT_PHASE);
476 }
477 printf(") ");
478 i = (i + 1) & 127;
479 } while (i != cbsc_trace_ptr);
480 printf("\n");
481 }
482 #endif
483