Home | History | Annotate | Line # | Download | only in dev
flsc.c revision 1.14.10.1
      1  1.14.10.1   thorpej /*	$NetBSD: flsc.c,v 1.14.10.1 1997/08/27 21:45:18 thorpej Exp $	*/
      2        1.5     veego 
      3        1.1    chopps /*
      4        1.1    chopps  * Copyright (c) 1995 Daniel Widenfalk
      5        1.1    chopps  * Copyright (c) 1994 Christian E. Hopps
      6        1.1    chopps  * Copyright (c) 1982, 1990 The Regents of the University of California.
      7        1.1    chopps  * All rights reserved.
      8        1.1    chopps  *
      9        1.1    chopps  * Redistribution and use in source and binary forms, with or without
     10        1.1    chopps  * modification, are permitted provided that the following conditions
     11        1.1    chopps  * are met:
     12        1.1    chopps  * 1. Redistributions of source code must retain the above copyright
     13        1.1    chopps  *    notice, this list of conditions and the following disclaimer.
     14        1.1    chopps  * 2. Redistributions in binary form must reproduce the above copyright
     15        1.1    chopps  *    notice, this list of conditions and the following disclaimer in the
     16        1.1    chopps  *    documentation and/or other materials provided with the distribution.
     17        1.1    chopps  * 3. All advertising materials mentioning features or use of this software
     18        1.1    chopps  *    must display the following acknowledgement:
     19        1.1    chopps  *	This product includes software developed by the University of
     20        1.1    chopps  *	California, Berkeley and its contributors.
     21        1.1    chopps  * 4. Neither the name of the University nor the names of its contributors
     22        1.1    chopps  *    may be used to endorse or promote products derived from this software
     23        1.1    chopps  *    without specific prior written permission.
     24        1.1    chopps  *
     25        1.1    chopps  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     26        1.1    chopps  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     27        1.1    chopps  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     28        1.1    chopps  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     29        1.1    chopps  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     30        1.1    chopps  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     31        1.1    chopps  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     32        1.1    chopps  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     33        1.1    chopps  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     34        1.1    chopps  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     35        1.1    chopps  * SUCH DAMAGE.
     36        1.1    chopps  *
     37        1.1    chopps  *	@(#)dma.c
     38        1.1    chopps  */
     39        1.1    chopps 
     40        1.1    chopps #include <sys/param.h>
     41        1.1    chopps #include <sys/systm.h>
     42        1.1    chopps #include <sys/kernel.h>
     43        1.1    chopps #include <sys/device.h>
     44  1.14.10.1   thorpej #include <dev/scsipi/scsi_all.h>
     45  1.14.10.1   thorpej #include <dev/scsipi/scsipi_all.h>
     46  1.14.10.1   thorpej #include <dev/scsipi/scsiconf.h>
     47        1.1    chopps #include <vm/vm.h>
     48        1.1    chopps #include <vm/vm_kern.h>
     49        1.1    chopps #include <vm/vm_page.h>
     50        1.1    chopps #include <machine/pmap.h>
     51        1.1    chopps #include <amiga/amiga/custom.h>
     52        1.1    chopps #include <amiga/amiga/cc.h>
     53        1.1    chopps #include <amiga/amiga/device.h>
     54        1.1    chopps #include <amiga/amiga/isr.h>
     55        1.1    chopps #include <amiga/dev/sfasreg.h>
     56        1.1    chopps #include <amiga/dev/sfasvar.h>
     57        1.1    chopps #include <amiga/dev/zbusvar.h>
     58        1.1    chopps #include <amiga/dev/flscreg.h>
     59        1.1    chopps #include <amiga/dev/flscvar.h>
     60        1.1    chopps 
     61        1.1    chopps void flscattach __P((struct device *, struct device *, void *));
     62       1.14     veego int  flscmatch  __P((struct device *, struct cfdata *, void *));
     63        1.1    chopps 
     64  1.14.10.1   thorpej struct scsipi_adapter flsc_scsiswitch = {
     65        1.1    chopps 	sfas_scsicmd,
     66        1.1    chopps 	sfas_minphys,
     67        1.1    chopps 	0,			/* no lun support */
     68        1.1    chopps 	0,			/* no lun support */
     69        1.1    chopps };
     70        1.1    chopps 
     71  1.14.10.1   thorpej struct scsipi_device flsc_scsidev = {
     72        1.1    chopps 	NULL,		/* use default error handler */
     73        1.1    chopps 	NULL,		/* do not have a start functio */
     74        1.1    chopps 	NULL,		/* have no async handler */
     75        1.1    chopps 	NULL,		/* Use default done routine */
     76        1.1    chopps };
     77        1.1    chopps 
     78        1.3   thorpej struct cfattach flsc_ca = {
     79        1.3   thorpej 	sizeof(struct flsc_softc), flscmatch, flscattach
     80        1.3   thorpej };
     81        1.1    chopps 
     82        1.3   thorpej struct cfdriver flsc_cd = {
     83        1.3   thorpej 	NULL, "flsc", DV_DULL, NULL, 0
     84        1.3   thorpej };
     85        1.1    chopps 
     86        1.5     veego int flsc_intr		 __P((void *));
     87        1.5     veego void flsc_set_dma_adr	 __P((struct sfas_softc *sc, vm_offset_t ptr));
     88        1.5     veego void flsc_set_dma_tc	 __P((struct sfas_softc *sc, unsigned int len));
     89        1.5     veego void flsc_set_dma_mode	 __P((struct sfas_softc *sc, int mode));
     90        1.5     veego int flsc_setup_dma	 __P((struct sfas_softc *sc, vm_offset_t ptr, int len,
     91        1.1    chopps 			      int mode));
     92        1.1    chopps int flsc_build_dma_chain __P((struct sfas_softc *sc,
     93        1.1    chopps 			      struct sfas_dma_chain *chain, void *p, int l));
     94        1.5     veego int flsc_need_bump	 __P((struct sfas_softc *sc, vm_offset_t ptr, int len));
     95        1.1    chopps void flsc_led		 __P((struct sfas_softc *sc, int mode));
     96        1.1    chopps 
     97        1.1    chopps /*
     98        1.1    chopps  * if we are an Advanced Systems & Software FastlaneZ3
     99        1.1    chopps  */
    100        1.1    chopps int
    101       1.14     veego flscmatch(pdp, cfp, auxp)
    102        1.1    chopps 	struct device	*pdp;
    103       1.14     veego 	struct cfdata	*cfp;
    104       1.14     veego 	void		*auxp;
    105        1.1    chopps {
    106        1.1    chopps 	struct zbus_args *zap;
    107        1.1    chopps 
    108        1.1    chopps 	if (!is_a4000() && !is_a3000())
    109        1.1    chopps 		return(0);
    110        1.1    chopps 
    111        1.1    chopps 	zap = auxp;
    112        1.6        is 	if (zap->manid == 0x2140 && zap->prodid == 11
    113        1.6        is 	    && iszthreepa(zap->pa))
    114        1.1    chopps 		return(1);
    115        1.1    chopps 
    116        1.1    chopps 	return(0);
    117        1.1    chopps }
    118        1.1    chopps 
    119        1.1    chopps void
    120        1.1    chopps flscattach(pdp, dp, auxp)
    121        1.1    chopps 	struct device	*pdp;
    122        1.1    chopps 	struct device	*dp;
    123        1.1    chopps 	void		*auxp;
    124        1.1    chopps {
    125        1.1    chopps 	struct flsc_softc *sc;
    126        1.1    chopps 	struct zbus_args  *zap;
    127        1.1    chopps 	flsc_regmap_p	   rp;
    128        1.1    chopps 	vu_char		  *fas;
    129        1.1    chopps 
    130        1.1    chopps 	zap = auxp;
    131        1.1    chopps 	fas = &((vu_char *)zap->va)[0x1000001];
    132        1.1    chopps 
    133        1.1    chopps 	sc = (struct flsc_softc *)dp;
    134        1.1    chopps 	rp = &sc->sc_regmap;
    135        1.1    chopps 
    136        1.1    chopps 	rp->FAS216.sfas_tc_low	= &fas[0x00];
    137        1.1    chopps 	rp->FAS216.sfas_tc_mid	= &fas[0x04];
    138        1.1    chopps 	rp->FAS216.sfas_fifo	= &fas[0x08];
    139        1.1    chopps 	rp->FAS216.sfas_command	= &fas[0x0C];
    140        1.1    chopps 	rp->FAS216.sfas_dest_id	= &fas[0x10];
    141        1.1    chopps 	rp->FAS216.sfas_timeout	= &fas[0x14];
    142        1.1    chopps 	rp->FAS216.sfas_syncper	= &fas[0x18];
    143        1.1    chopps 	rp->FAS216.sfas_syncoff	= &fas[0x1C];
    144        1.1    chopps 	rp->FAS216.sfas_config1	= &fas[0x20];
    145        1.1    chopps 	rp->FAS216.sfas_clkconv	= &fas[0x24];
    146        1.1    chopps 	rp->FAS216.sfas_test	= &fas[0x28];
    147        1.1    chopps 	rp->FAS216.sfas_config2	= &fas[0x2C];
    148        1.1    chopps 	rp->FAS216.sfas_config3	= &fas[0x30];
    149        1.1    chopps 	rp->FAS216.sfas_tc_high	= &fas[0x38];
    150        1.1    chopps 	rp->FAS216.sfas_fifo_bot = &fas[0x3C];
    151        1.1    chopps 	rp->hardbits		= &fas[0x40];
    152        1.1    chopps 	rp->clear		= &fas[0x80];
    153        1.1    chopps 	rp->dmabase		= zap->va;
    154        1.1    chopps 
    155        1.1    chopps 	sc->sc_softc.sc_fas	= (sfas_regmap_p)rp;
    156        1.1    chopps 	sc->sc_softc.sc_spec	= &sc->sc_specific;
    157        1.1    chopps 
    158        1.1    chopps 	sc->sc_softc.sc_led	= flsc_led;
    159        1.1    chopps 
    160        1.1    chopps 	sc->sc_softc.sc_setup_dma	= flsc_setup_dma;
    161        1.1    chopps 	sc->sc_softc.sc_build_dma_chain = flsc_build_dma_chain;
    162        1.1    chopps 	sc->sc_softc.sc_need_bump	= flsc_need_bump;
    163        1.1    chopps 
    164        1.1    chopps 	sc->sc_softc.sc_clock_freq   = 40;   /* FastlaneZ3 runs at 40MHz */
    165        1.1    chopps 	sc->sc_softc.sc_timeout      = 250;  /* Set default timeout to 250ms */
    166        1.1    chopps 	sc->sc_softc.sc_config_flags = 0;    /* No config flags yet */
    167        1.1    chopps 	sc->sc_softc.sc_host_id      = 7;    /* Should check the jumpers */
    168        1.1    chopps 
    169        1.1    chopps 	sc->sc_specific.portbits = 0xA0 | FLSC_PB_EDI | FLSC_PB_ESI;
    170        1.1    chopps 	sc->sc_specific.hardbits = *rp->hardbits;
    171        1.1    chopps 
    172        1.1    chopps 	sc->sc_softc.sc_bump_sz = NBPG;
    173        1.1    chopps 	sc->sc_softc.sc_bump_pa = 0x0;
    174        1.1    chopps 
    175        1.1    chopps 	sfasinitialize((struct sfas_softc *)sc);
    176        1.1    chopps 
    177  1.14.10.1   thorpej 	sc->sc_softc.sc_link.scsipi_scsi.channel	    = SCSI_CHANNEL_ONLY_ONE;
    178        1.1    chopps 	sc->sc_softc.sc_link.adapter_softc  = sc;
    179  1.14.10.1   thorpej 	sc->sc_softc.sc_link.scsipi_scsi.adapter_target = sc->sc_softc.sc_host_id;
    180        1.1    chopps 	sc->sc_softc.sc_link.adapter	    = &flsc_scsiswitch;
    181        1.1    chopps 	sc->sc_softc.sc_link.device	    = &flsc_scsidev;
    182        1.1    chopps 	sc->sc_softc.sc_link.openings	    = 1;
    183  1.14.10.1   thorpej 	sc->sc_softc.sc_link.scsipi_scsi.max_target     = 7;
    184  1.14.10.1   thorpej 	sc->sc_softc.sc_link.type = BUS_SCSI;
    185        1.1    chopps 
    186        1.1    chopps 	sc->sc_softc.sc_isr.isr_intr = flsc_intr;
    187        1.1    chopps 	sc->sc_softc.sc_isr.isr_arg  = &sc->sc_softc;
    188        1.1    chopps 	sc->sc_softc.sc_isr.isr_ipl  = 2;
    189        1.1    chopps 	add_isr(&sc->sc_softc.sc_isr);
    190        1.1    chopps 
    191        1.1    chopps /* We don't want interrupt until we're initialized! */
    192        1.1    chopps 	*rp->hardbits = sc->sc_specific.portbits;
    193        1.1    chopps 
    194       1.12  christos 	printf("\n");
    195        1.1    chopps 
    196        1.1    chopps /* attach all scsi units on us */
    197       1.10       cgd 	config_found(dp, &sc->sc_softc.sc_link, scsiprint);
    198        1.1    chopps }
    199        1.1    chopps 
    200        1.1    chopps int
    201        1.5     veego flsc_intr(arg)
    202        1.5     veego 	void *arg;
    203        1.1    chopps {
    204        1.5     veego 	struct sfas_softc *dev = arg;
    205        1.1    chopps 	flsc_regmap_p	      rp;
    206        1.1    chopps 	struct flsc_specific *flspec;
    207        1.1    chopps 	int		      quickints;
    208        1.1    chopps 	u_char		      hb;
    209        1.1    chopps 
    210        1.1    chopps 	flspec = dev->sc_spec;
    211        1.1    chopps 	rp = (flsc_regmap_p)dev->sc_fas;
    212        1.1    chopps 	hb = *rp->hardbits;
    213        1.1    chopps 
    214        1.1    chopps 	if (hb & FLSC_HB_IACT)
    215        1.1    chopps 		return(0);
    216        1.1    chopps 
    217        1.1    chopps 	flspec->hardbits = hb;
    218        1.1    chopps 	if ((hb & FLSC_HB_CREQ) &&
    219        1.1    chopps 	    !(hb & FLSC_HB_MINT) &&
    220        1.1    chopps 	    (*rp->FAS216.sfas_status & SFAS_STAT_INTERRUPT_PENDING)) {
    221        1.1    chopps 		quickints = 16;
    222        1.1    chopps 		do {
    223        1.1    chopps 			dev->sc_status = *rp->FAS216.sfas_status;
    224        1.1    chopps 			dev->sc_interrupt = *rp->FAS216.sfas_interrupt;
    225        1.1    chopps 
    226        1.1    chopps 			if (dev->sc_interrupt & SFAS_INT_RESELECTED) {
    227        1.1    chopps 				dev->sc_resel[0] = *rp->FAS216.sfas_fifo;
    228        1.1    chopps 				dev->sc_resel[1] = *rp->FAS216.sfas_fifo;
    229        1.1    chopps 			}
    230        1.1    chopps 			sfasintr(dev);
    231        1.1    chopps 
    232        1.1    chopps 		} while((*rp->FAS216.sfas_status & SFAS_STAT_INTERRUPT_PENDING)
    233        1.1    chopps 			&& --quickints);
    234        1.1    chopps 	}
    235        1.1    chopps 
    236        1.1    chopps 	/* Reset fastlane interrupt bits */
    237        1.1    chopps 	*rp->hardbits = flspec->portbits & ~FLSC_PB_INT_BITS;
    238        1.1    chopps 	*rp->hardbits = flspec->portbits;
    239        1.1    chopps 
    240        1.1    chopps 	return(1);
    241        1.1    chopps }
    242        1.1    chopps 
    243        1.1    chopps /* Load transfer adress into dma register */
    244        1.1    chopps void
    245        1.1    chopps flsc_set_dma_adr(sc, ptr)
    246        1.1    chopps 	struct sfas_softc *sc;
    247        1.5     veego 	vm_offset_t	  ptr;
    248        1.1    chopps {
    249        1.1    chopps 	flsc_regmap_p	rp;
    250        1.1    chopps 	unsigned int   *p;
    251        1.1    chopps 	unsigned int	d;
    252        1.1    chopps 
    253        1.1    chopps 	rp = (flsc_regmap_p)sc->sc_fas;
    254        1.1    chopps 
    255        1.1    chopps 	d = (unsigned int)ptr;
    256        1.1    chopps 	p = (unsigned int *)((d & 0xFFFFFF) + (int)rp->dmabase);
    257        1.1    chopps 
    258        1.1    chopps 	*rp->clear=0;
    259        1.1    chopps 	*p = d;
    260        1.1    chopps }
    261        1.1    chopps 
    262        1.1    chopps /* Set DMA transfer counter */
    263        1.1    chopps void
    264        1.1    chopps flsc_set_dma_tc(sc, len)
    265        1.1    chopps 	struct sfas_softc *sc;
    266        1.1    chopps 	unsigned int	  len;
    267        1.1    chopps {
    268        1.1    chopps 	*sc->sc_fas->sfas_tc_low  = len; len >>= 8;
    269        1.1    chopps 	*sc->sc_fas->sfas_tc_mid  = len; len >>= 8;
    270        1.1    chopps 	*sc->sc_fas->sfas_tc_high = len;
    271        1.1    chopps }
    272        1.1    chopps 
    273        1.1    chopps /* Set DMA mode */
    274        1.1    chopps void
    275        1.1    chopps flsc_set_dma_mode(sc, mode)
    276        1.1    chopps 	struct sfas_softc *sc;
    277        1.1    chopps 	int		  mode;
    278        1.1    chopps {
    279        1.1    chopps 	struct flsc_specific *spec;
    280        1.1    chopps 
    281        1.1    chopps 	spec = sc->sc_spec;
    282        1.1    chopps 
    283        1.1    chopps 	spec->portbits = (spec->portbits & ~FLSC_PB_DMA_BITS) | mode;
    284        1.1    chopps 	*((flsc_regmap_p)sc->sc_fas)->hardbits = spec->portbits;
    285        1.1    chopps }
    286        1.1    chopps 
    287        1.1    chopps /* Initialize DMA for transfer */
    288        1.1    chopps int
    289        1.1    chopps flsc_setup_dma(sc, ptr, len, mode)
    290        1.1    chopps 	struct sfas_softc *sc;
    291        1.5     veego 	vm_offset_t	  ptr;
    292        1.1    chopps 	int		  len;
    293        1.1    chopps 	int		  mode;
    294        1.1    chopps {
    295        1.1    chopps 	int	retval;
    296        1.1    chopps 
    297        1.1    chopps 	retval = 0;
    298        1.1    chopps 
    299        1.1    chopps 	switch(mode) {
    300        1.1    chopps 	case SFAS_DMA_READ:
    301        1.1    chopps 	case SFAS_DMA_WRITE:
    302        1.1    chopps 		flsc_set_dma_adr(sc, ptr);
    303        1.1    chopps 		if (mode == SFAS_DMA_READ)
    304        1.1    chopps 		  flsc_set_dma_mode(sc,FLSC_PB_ENABLE_DMA | FLSC_PB_DMA_READ);
    305        1.1    chopps 		else
    306        1.1    chopps 		  flsc_set_dma_mode(sc,FLSC_PB_ENABLE_DMA | FLSC_PB_DMA_WRITE);
    307        1.1    chopps 
    308        1.1    chopps 		flsc_set_dma_tc(sc, len);
    309        1.1    chopps 		break;
    310        1.1    chopps 
    311        1.1    chopps 	case SFAS_DMA_CLEAR:
    312        1.1    chopps 	default:
    313        1.1    chopps 		flsc_set_dma_mode(sc, FLSC_PB_DISABLE_DMA);
    314        1.1    chopps 		flsc_set_dma_adr(sc, 0);
    315        1.1    chopps 
    316        1.1    chopps 		retval = (*sc->sc_fas->sfas_tc_high << 16) |
    317        1.1    chopps 			 (*sc->sc_fas->sfas_tc_mid  <<  8) |
    318        1.1    chopps 			  *sc->sc_fas->sfas_tc_low;
    319        1.1    chopps 
    320        1.1    chopps 		flsc_set_dma_tc(sc, 0);
    321        1.1    chopps 		break;
    322        1.1    chopps 	}
    323        1.1    chopps 
    324        1.1    chopps 	return(retval);
    325        1.1    chopps }
    326        1.1    chopps 
    327        1.1    chopps /* Check if address and len is ok for DMA transfer */
    328        1.1    chopps int
    329        1.1    chopps flsc_need_bump(sc, ptr, len)
    330        1.1    chopps 	struct sfas_softc *sc;
    331        1.5     veego 	vm_offset_t	  ptr;
    332        1.1    chopps 	int		  len;
    333        1.1    chopps {
    334        1.1    chopps 	int	p;
    335        1.1    chopps 
    336        1.8        is 	if (((int)ptr & 0x03) || (len & 0x03)) {
    337        1.8        is 		if (len < 256)
    338        1.1    chopps 			p = len;
    339        1.8        is 		else
    340        1.8        is 			p = 256;
    341        1.8        is 	} else
    342        1.8        is 		p = 0;
    343        1.1    chopps 
    344        1.1    chopps 	return(p);
    345        1.1    chopps }
    346        1.1    chopps 
    347        1.1    chopps /* Interrupt driven routines */
    348        1.1    chopps int
    349        1.1    chopps flsc_build_dma_chain(sc, chain, p, l)
    350        1.1    chopps 	struct sfas_softc	*sc;
    351        1.1    chopps 	struct sfas_dma_chain	*chain;
    352        1.1    chopps 	void			*p;
    353        1.1    chopps 	int			 l;
    354        1.1    chopps {
    355        1.1    chopps 	vm_offset_t  pa, lastpa;
    356        1.1    chopps 	char	    *ptr;
    357        1.5     veego 	int	     len, prelen, max_t, n;
    358        1.1    chopps 
    359        1.1    chopps 	if (l == 0)
    360        1.1    chopps 		return(0);
    361        1.1    chopps 
    362        1.1    chopps #define set_link(n, p, l, f)\
    363        1.1    chopps do { chain[n].ptr = (p); chain[n].len = (l); chain[n++].flg = (f); } while(0)
    364        1.1    chopps 
    365        1.1    chopps 	n = 0;
    366        1.1    chopps 
    367        1.1    chopps 	if (l < 512)
    368        1.1    chopps 		set_link(n, (vm_offset_t)p, l, SFAS_CHAIN_BUMP);
    369        1.1    chopps 	else if ((p >= (void *)0xFF000000)
    370        1.7        is #if defined(M68040) || defined(M68060)
    371        1.2    chopps 		 && ((mmutype == MMU_68040) && (p >= (void *)0xFFFC0000))
    372        1.1    chopps #endif
    373        1.1    chopps 		 ) {
    374        1.1    chopps 		while(l != 0) {
    375        1.1    chopps 			len = ((l > sc->sc_bump_sz) ? sc->sc_bump_sz : l);
    376        1.1    chopps 
    377        1.1    chopps 			set_link(n, (vm_offset_t)p, len, SFAS_CHAIN_BUMP);
    378        1.1    chopps 
    379        1.1    chopps 			p += len;
    380        1.1    chopps 			l -= len;
    381        1.1    chopps 		}
    382        1.1    chopps 	} else {
    383        1.1    chopps 		ptr = p;
    384        1.1    chopps 		len = l;
    385        1.1    chopps 
    386        1.1    chopps 		pa = kvtop(ptr);
    387        1.1    chopps 		prelen = ((int)ptr & 0x03);
    388        1.1    chopps 
    389        1.1    chopps 		if (prelen) {
    390        1.1    chopps 			prelen = 4-prelen;
    391        1.1    chopps 			set_link(n, (vm_offset_t)ptr, prelen, SFAS_CHAIN_BUMP);
    392        1.1    chopps 			ptr += prelen;
    393        1.1    chopps 			len -= prelen;
    394        1.1    chopps 		}
    395        1.1    chopps 
    396        1.1    chopps 		lastpa = 0;
    397        1.1    chopps 		while(len > 3) {
    398        1.1    chopps 			pa = kvtop(ptr);
    399        1.1    chopps 			max_t = NBPG - (pa & PGOFSET);
    400        1.1    chopps 			if (max_t > len)
    401        1.1    chopps 			  max_t = len;
    402        1.1    chopps 
    403        1.1    chopps 			max_t &= ~3;
    404        1.1    chopps 
    405        1.1    chopps 			if (lastpa == pa)
    406        1.1    chopps 				sc->sc_chain[n-1].len += max_t;
    407        1.1    chopps 			else
    408        1.1    chopps 				set_link(n, pa, max_t, SFAS_CHAIN_DMA);
    409        1.1    chopps 
    410        1.1    chopps 			lastpa = pa+max_t;
    411        1.1    chopps 
    412        1.1    chopps 			ptr += max_t;
    413        1.1    chopps 			len -= max_t;
    414        1.1    chopps 		}
    415        1.1    chopps 
    416        1.1    chopps 		if (len)
    417        1.1    chopps 			set_link(n, (vm_offset_t)ptr, len, SFAS_CHAIN_BUMP);
    418        1.1    chopps 	}
    419        1.1    chopps 
    420        1.1    chopps 	return(n);
    421        1.1    chopps }
    422        1.1    chopps 
    423        1.1    chopps /* Turn on/off led */
    424        1.1    chopps void
    425        1.1    chopps flsc_led(sc, mode)
    426        1.1    chopps 	struct sfas_softc *sc;
    427        1.1    chopps 	int		  mode;
    428        1.1    chopps {
    429        1.1    chopps 	struct flsc_specific   *spec;
    430        1.1    chopps 	flsc_regmap_p		rp;
    431        1.1    chopps 
    432        1.1    chopps 	spec = sc->sc_spec;
    433        1.1    chopps 	rp = (flsc_regmap_p)sc->sc_fas;
    434        1.1    chopps 
    435        1.1    chopps 	if (mode) {
    436        1.1    chopps 		sc->sc_led_status++;
    437        1.1    chopps 
    438        1.1    chopps 		spec->portbits |= FLSC_PB_LED;
    439        1.1    chopps 		*rp->hardbits = spec->portbits;
    440        1.1    chopps 	} else {
    441        1.1    chopps 		if (sc->sc_led_status)
    442        1.1    chopps 			sc->sc_led_status--;
    443        1.1    chopps 
    444        1.1    chopps 		if (!sc->sc_led_status) {
    445        1.1    chopps 			spec->portbits &= ~FLSC_PB_LED;
    446        1.1    chopps 			*rp->hardbits = spec->portbits;
    447        1.1    chopps 		}
    448        1.1    chopps 	}
    449        1.1    chopps }
    450