flsc.c revision 1.20 1 1.20 is /* $NetBSD: flsc.c,v 1.20 1998/05/24 19:32:34 is Exp $ */
2 1.5 veego
3 1.1 chopps /*
4 1.16 mhitch * Copyright (c) 1997 Michael L. Hitch
5 1.1 chopps * Copyright (c) 1995 Daniel Widenfalk
6 1.1 chopps * Copyright (c) 1994 Christian E. Hopps
7 1.1 chopps * Copyright (c) 1982, 1990 The Regents of the University of California.
8 1.1 chopps * All rights reserved.
9 1.1 chopps *
10 1.1 chopps * Redistribution and use in source and binary forms, with or without
11 1.1 chopps * modification, are permitted provided that the following conditions
12 1.1 chopps * are met:
13 1.1 chopps * 1. Redistributions of source code must retain the above copyright
14 1.1 chopps * notice, this list of conditions and the following disclaimer.
15 1.1 chopps * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 chopps * notice, this list of conditions and the following disclaimer in the
17 1.1 chopps * documentation and/or other materials provided with the distribution.
18 1.1 chopps * 3. All advertising materials mentioning features or use of this software
19 1.1 chopps * must display the following acknowledgement:
20 1.16 mhitch * This product includes software developed by Daniel Widenfalk
21 1.16 mhitch * and Michael L. Hitch.
22 1.1 chopps * 4. Neither the name of the University nor the names of its contributors
23 1.1 chopps * may be used to endorse or promote products derived from this software
24 1.1 chopps * without specific prior written permission.
25 1.1 chopps *
26 1.1 chopps * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
27 1.1 chopps * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
28 1.1 chopps * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
29 1.1 chopps * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
30 1.1 chopps * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
31 1.1 chopps * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
32 1.1 chopps * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
33 1.1 chopps * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
34 1.1 chopps * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
35 1.1 chopps * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
36 1.1 chopps * SUCH DAMAGE.
37 1.1 chopps */
38 1.1 chopps
39 1.16 mhitch /*
40 1.16 mhitch * Initial amiga Fastlane driver by Daniel Widenfalk. Conversion to
41 1.16 mhitch * 53c9x MI driver by Michael L. Hitch (mhitch (at) montana.edu).
42 1.16 mhitch */
43 1.16 mhitch
44 1.16 mhitch #include <sys/types.h>
45 1.1 chopps #include <sys/param.h>
46 1.1 chopps #include <sys/systm.h>
47 1.1 chopps #include <sys/kernel.h>
48 1.16 mhitch #include <sys/errno.h>
49 1.16 mhitch #include <sys/ioctl.h>
50 1.1 chopps #include <sys/device.h>
51 1.16 mhitch #include <sys/buf.h>
52 1.16 mhitch #include <sys/proc.h>
53 1.16 mhitch #include <sys/user.h>
54 1.16 mhitch #include <sys/queue.h>
55 1.16 mhitch
56 1.15 bouyer #include <dev/scsipi/scsi_all.h>
57 1.15 bouyer #include <dev/scsipi/scsipi_all.h>
58 1.15 bouyer #include <dev/scsipi/scsiconf.h>
59 1.16 mhitch #include <dev/scsipi/scsi_message.h>
60 1.16 mhitch
61 1.16 mhitch #include <machine/cpu.h>
62 1.16 mhitch #include <machine/param.h>
63 1.16 mhitch
64 1.16 mhitch #include <dev/ic/ncr53c9xreg.h>
65 1.16 mhitch #include <dev/ic/ncr53c9xvar.h>
66 1.16 mhitch
67 1.1 chopps #include <amiga/amiga/isr.h>
68 1.16 mhitch #include <amiga/dev/flscvar.h>
69 1.1 chopps #include <amiga/dev/zbusvar.h>
70 1.1 chopps
71 1.16 mhitch void flscattach __P((struct device *, struct device *, void *));
72 1.16 mhitch int flscmatch __P((struct device *, struct cfdata *, void *));
73 1.16 mhitch
74 1.16 mhitch /* Linkup to the rest of the kernel */
75 1.16 mhitch struct cfattach flsc_ca = {
76 1.16 mhitch sizeof(struct flsc_softc), flscmatch, flscattach
77 1.1 chopps };
78 1.1 chopps
79 1.16 mhitch struct scsipi_adapter flsc_switch = {
80 1.16 mhitch ncr53c9x_scsi_cmd,
81 1.16 mhitch minphys, /* no max at this level; handled by DMA code */
82 1.16 mhitch NULL,
83 1.16 mhitch NULL,
84 1.1 chopps };
85 1.1 chopps
86 1.16 mhitch struct scsipi_device flsc_dev = {
87 1.16 mhitch NULL, /* Use default error handler */
88 1.16 mhitch NULL, /* have a queue, served by this */
89 1.16 mhitch NULL, /* have no async handler */
90 1.16 mhitch NULL, /* Use default 'done' routine */
91 1.3 thorpej };
92 1.1 chopps
93 1.16 mhitch /*
94 1.16 mhitch * Functions and the switch for the MI code.
95 1.16 mhitch */
96 1.16 mhitch u_char flsc_read_reg __P((struct ncr53c9x_softc *, int));
97 1.16 mhitch void flsc_write_reg __P((struct ncr53c9x_softc *, int, u_char));
98 1.16 mhitch int flsc_dma_isintr __P((struct ncr53c9x_softc *));
99 1.16 mhitch void flsc_dma_reset __P((struct ncr53c9x_softc *));
100 1.16 mhitch int flsc_dma_intr __P((struct ncr53c9x_softc *));
101 1.16 mhitch int flsc_dma_setup __P((struct ncr53c9x_softc *, caddr_t *,
102 1.16 mhitch size_t *, int, size_t *));
103 1.16 mhitch void flsc_dma_go __P((struct ncr53c9x_softc *));
104 1.16 mhitch void flsc_dma_stop __P((struct ncr53c9x_softc *));
105 1.16 mhitch int flsc_dma_isactive __P((struct ncr53c9x_softc *));
106 1.16 mhitch void flsc_clear_latched_intr __P((struct ncr53c9x_softc *));
107 1.16 mhitch
108 1.16 mhitch struct ncr53c9x_glue flsc_glue = {
109 1.16 mhitch flsc_read_reg,
110 1.16 mhitch flsc_write_reg,
111 1.16 mhitch flsc_dma_isintr,
112 1.16 mhitch flsc_dma_reset,
113 1.16 mhitch flsc_dma_intr,
114 1.16 mhitch flsc_dma_setup,
115 1.16 mhitch flsc_dma_go,
116 1.16 mhitch flsc_dma_stop,
117 1.16 mhitch flsc_dma_isactive,
118 1.16 mhitch flsc_clear_latched_intr,
119 1.3 thorpej };
120 1.1 chopps
121 1.16 mhitch /* Maximum DMA transfer length to reduce impact on high-speed serial input */
122 1.16 mhitch u_long flsc_max_dma = 1024;
123 1.16 mhitch extern int ser_open_speed;
124 1.16 mhitch
125 1.16 mhitch extern int ncr53c9x_debug;
126 1.16 mhitch extern u_long scsi_nosync;
127 1.16 mhitch extern int shift_nosync;
128 1.1 chopps
129 1.1 chopps /*
130 1.1 chopps * if we are an Advanced Systems & Software FastlaneZ3
131 1.1 chopps */
132 1.1 chopps int
133 1.16 mhitch flscmatch(parent, cf, aux)
134 1.16 mhitch struct device *parent;
135 1.16 mhitch struct cfdata *cf;
136 1.16 mhitch void *aux;
137 1.1 chopps {
138 1.1 chopps struct zbus_args *zap;
139 1.1 chopps
140 1.1 chopps if (!is_a4000() && !is_a3000())
141 1.1 chopps return(0);
142 1.1 chopps
143 1.16 mhitch zap = aux;
144 1.6 is if (zap->manid == 0x2140 && zap->prodid == 11
145 1.6 is && iszthreepa(zap->pa))
146 1.1 chopps return(1);
147 1.1 chopps
148 1.1 chopps return(0);
149 1.1 chopps }
150 1.1 chopps
151 1.16 mhitch /*
152 1.16 mhitch * Attach this instance, and then all the sub-devices
153 1.16 mhitch */
154 1.1 chopps void
155 1.16 mhitch flscattach(parent, self, aux)
156 1.16 mhitch struct device *parent, *self;
157 1.16 mhitch void *aux;
158 1.1 chopps {
159 1.16 mhitch struct flsc_softc *fsc = (void *)self;
160 1.16 mhitch struct ncr53c9x_softc *sc = &fsc->sc_ncr53c9x;
161 1.1 chopps struct zbus_args *zap;
162 1.1 chopps
163 1.16 mhitch /*
164 1.16 mhitch * Set up the glue for MI code early; we use some of it here.
165 1.16 mhitch */
166 1.16 mhitch sc->sc_glue = &flsc_glue;
167 1.16 mhitch
168 1.16 mhitch /*
169 1.16 mhitch * Save the regs
170 1.16 mhitch */
171 1.16 mhitch zap = aux;
172 1.16 mhitch fsc->sc_dmabase = (volatile u_char *)zap->va;
173 1.16 mhitch fsc->sc_reg = &((volatile u_char *)zap->va)[0x1000001];
174 1.16 mhitch
175 1.16 mhitch sc->sc_freq = 40; /* Clocked at 40Mhz */
176 1.16 mhitch
177 1.16 mhitch printf(": address %p", fsc->sc_reg);
178 1.16 mhitch
179 1.16 mhitch sc->sc_id = 7;
180 1.16 mhitch
181 1.16 mhitch /*
182 1.16 mhitch * It is necessary to try to load the 2nd config register here,
183 1.16 mhitch * to find out what rev the flsc chip is, else the flsc_reset
184 1.16 mhitch * will not set up the defaults correctly.
185 1.16 mhitch */
186 1.16 mhitch sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
187 1.16 mhitch sc->sc_cfg2 = NCRCFG2_SCSI2 | NCRCFG2_FE;
188 1.16 mhitch sc->sc_cfg3 = 0x08 /*FCLK*/ | NCRESPCFG3_FSCSI | NCRESPCFG3_CDB;
189 1.16 mhitch sc->sc_rev = NCR_VARIANT_FAS216;
190 1.16 mhitch
191 1.16 mhitch /*
192 1.16 mhitch * This is the value used to start sync negotiations
193 1.16 mhitch * Note that the NCR register "SYNCTP" is programmed
194 1.16 mhitch * in "clocks per byte", and has a minimum value of 4.
195 1.16 mhitch * The SCSI period used in negotiation is one-fourth
196 1.16 mhitch * of the time (in nanoseconds) needed to transfer one byte.
197 1.16 mhitch * Since the chip's clock is given in MHz, we have the following
198 1.16 mhitch * formula: 4 * period = (1000 / freq) * 4
199 1.16 mhitch */
200 1.16 mhitch sc->sc_minsync = 1000 / sc->sc_freq;
201 1.16 mhitch
202 1.16 mhitch if (((scsi_nosync >> shift_nosync) & 0xff00) == 0xff00)
203 1.16 mhitch sc->sc_minsync = 0;
204 1.16 mhitch
205 1.16 mhitch /* Really no limit, but since we want to fit into the TCR... */
206 1.16 mhitch sc->sc_maxxfer = 64 * 1024;
207 1.16 mhitch
208 1.16 mhitch fsc->sc_portbits = 0xa0 | FLSC_PB_EDI | FLSC_PB_ESI;
209 1.16 mhitch fsc->sc_hardbits = fsc->sc_reg[0x40];
210 1.16 mhitch
211 1.17 mhitch fsc->sc_alignbuf = (char *)((u_long)fsc->sc_unalignbuf & -4);
212 1.17 mhitch
213 1.16 mhitch sc->sc_dev.dv_cfdata->cf_flags |= (scsi_nosync >> shift_nosync) & 0xffff;
214 1.16 mhitch shift_nosync += 16;
215 1.16 mhitch ncr53c9x_debug |= (scsi_nosync >> shift_nosync) & 0xffff;
216 1.16 mhitch shift_nosync += 16;
217 1.16 mhitch
218 1.16 mhitch /*
219 1.16 mhitch * Configure interrupts.
220 1.16 mhitch */
221 1.16 mhitch fsc->sc_isr.isr_intr = (int (*)(void *))ncr53c9x_intr;
222 1.16 mhitch fsc->sc_isr.isr_arg = sc;
223 1.16 mhitch fsc->sc_isr.isr_ipl = 2;
224 1.16 mhitch add_isr(&fsc->sc_isr);
225 1.16 mhitch
226 1.16 mhitch fsc->sc_reg[0x40] = fsc->sc_portbits;
227 1.16 mhitch
228 1.16 mhitch /*
229 1.16 mhitch * Now try to attach all the sub-devices
230 1.16 mhitch */
231 1.16 mhitch ncr53c9x_attach(sc, &flsc_switch, &flsc_dev);
232 1.16 mhitch }
233 1.1 chopps
234 1.16 mhitch /*
235 1.16 mhitch * Glue functions.
236 1.16 mhitch */
237 1.1 chopps
238 1.16 mhitch u_char
239 1.16 mhitch flsc_read_reg(sc, reg)
240 1.16 mhitch struct ncr53c9x_softc *sc;
241 1.16 mhitch int reg;
242 1.16 mhitch {
243 1.16 mhitch struct flsc_softc *fsc = (struct flsc_softc *)sc;
244 1.1 chopps
245 1.16 mhitch return fsc->sc_reg[reg * 4];
246 1.1 chopps }
247 1.1 chopps
248 1.16 mhitch void
249 1.16 mhitch flsc_write_reg(sc, reg, val)
250 1.16 mhitch struct ncr53c9x_softc *sc;
251 1.16 mhitch int reg;
252 1.16 mhitch u_char val;
253 1.1 chopps {
254 1.16 mhitch struct flsc_softc *fsc = (struct flsc_softc *)sc;
255 1.16 mhitch struct ncr53c9x_tinfo *ti;
256 1.16 mhitch u_char v = val;
257 1.16 mhitch
258 1.16 mhitch if (fsc->sc_piomode && reg == NCR_CMD &&
259 1.16 mhitch v == (NCRCMD_TRANS|NCRCMD_DMA)) {
260 1.16 mhitch v = NCRCMD_TRANS;
261 1.16 mhitch }
262 1.16 mhitch /*
263 1.16 mhitch * Can't do synchronous transfers in SCSI_POLL mode:
264 1.16 mhitch * If starting SCSI_POLL command, clear defer sync negotiation
265 1.16 mhitch * by clearing the T_NEGOTIATE flag. If starting SCSI_POLL and
266 1.16 mhitch * the device is currently running synchronous, force another
267 1.16 mhitch * T_NEGOTIATE with 0 offset.
268 1.16 mhitch */
269 1.16 mhitch if (reg == NCR_SELID) {
270 1.16 mhitch ti = &sc->sc_tinfo[
271 1.16 mhitch sc->sc_nexus->xs->sc_link->scsipi_scsi.target];
272 1.16 mhitch if (sc->sc_nexus->xs->flags & SCSI_POLL) {
273 1.16 mhitch if (ti->flags & T_SYNCMODE) {
274 1.16 mhitch ti->flags ^= T_SYNCMODE | T_NEGOTIATE;
275 1.16 mhitch } else if (ti->flags & T_NEGOTIATE) {
276 1.16 mhitch ti->flags ^= T_NEGOTIATE | T_SYNCHOFF;
277 1.16 mhitch /* save T_NEGOTIATE in private flags? */
278 1.1 chopps }
279 1.16 mhitch } else {
280 1.16 mhitch /*
281 1.16 mhitch * If we haven't attempted sync negotiation yet,
282 1.16 mhitch * do it now.
283 1.16 mhitch */
284 1.16 mhitch if ((ti->flags & (T_SYNCMODE | T_SYNCHOFF)) ==
285 1.16 mhitch T_SYNCHOFF &&
286 1.16 mhitch sc->sc_minsync != 0) /* XXX */
287 1.16 mhitch ti->flags ^= T_NEGOTIATE | T_SYNCHOFF;
288 1.16 mhitch }
289 1.16 mhitch }
290 1.16 mhitch if (reg == NCR_CMD && v == NCRCMD_SETATN &&
291 1.16 mhitch sc->sc_flags & NCR_SYNCHNEGO &&
292 1.16 mhitch sc->sc_nexus->xs->flags & SCSI_POLL) {
293 1.16 mhitch ti = &sc->sc_tinfo[
294 1.16 mhitch sc->sc_nexus->xs->sc_link->scsipi_scsi.target];
295 1.16 mhitch ti->offset = 0;
296 1.1 chopps }
297 1.16 mhitch fsc->sc_reg[reg * 4] = v;
298 1.1 chopps }
299 1.1 chopps
300 1.16 mhitch int
301 1.16 mhitch flsc_dma_isintr(sc)
302 1.16 mhitch struct ncr53c9x_softc *sc;
303 1.1 chopps {
304 1.16 mhitch struct flsc_softc *fsc = (struct flsc_softc *)sc;
305 1.16 mhitch unsigned hardbits;
306 1.1 chopps
307 1.16 mhitch hardbits = fsc->sc_reg[0x40];
308 1.16 mhitch if (hardbits & FLSC_HB_IACT)
309 1.16 mhitch return (fsc->sc_csr = 0);
310 1.16 mhitch
311 1.16 mhitch if (sc->sc_state == NCR_CONNECTED || sc->sc_state == NCR_SELECTING)
312 1.16 mhitch fsc->sc_portbits |= FLSC_PB_LED;
313 1.16 mhitch else
314 1.16 mhitch fsc->sc_portbits &= ~FLSC_PB_LED;
315 1.16 mhitch
316 1.16 mhitch if ((hardbits & FLSC_HB_CREQ) && !(hardbits & FLSC_HB_MINT) &&
317 1.16 mhitch fsc->sc_reg[NCR_STAT * 4] & NCRSTAT_INT) {
318 1.16 mhitch return 1;
319 1.16 mhitch }
320 1.16 mhitch /* Do I still need this? */
321 1.16 mhitch if (fsc->sc_piomode && fsc->sc_reg[NCR_STAT * 4] & NCRSTAT_INT &&
322 1.16 mhitch !(hardbits & FLSC_HB_MINT))
323 1.16 mhitch return 1;
324 1.16 mhitch
325 1.16 mhitch fsc->sc_reg[0x40] = fsc->sc_portbits & ~FLSC_PB_INT_BITS;
326 1.16 mhitch fsc->sc_reg[0x40] = fsc->sc_portbits;
327 1.16 mhitch return 0;
328 1.1 chopps }
329 1.1 chopps
330 1.1 chopps void
331 1.16 mhitch flsc_clear_latched_intr(sc)
332 1.16 mhitch struct ncr53c9x_softc *sc;
333 1.1 chopps {
334 1.16 mhitch struct flsc_softc *fsc = (struct flsc_softc *)sc;
335 1.16 mhitch
336 1.16 mhitch fsc->sc_reg[0x40] = fsc->sc_portbits & ~FLSC_PB_INT_BITS;
337 1.16 mhitch fsc->sc_reg[0x40] = fsc->sc_portbits;
338 1.1 chopps }
339 1.1 chopps
340 1.1 chopps void
341 1.16 mhitch flsc_dma_reset(sc)
342 1.16 mhitch struct ncr53c9x_softc *sc;
343 1.1 chopps {
344 1.16 mhitch struct flsc_softc *fsc = (struct flsc_softc *)sc;
345 1.16 mhitch struct ncr53c9x_tinfo *ti;
346 1.1 chopps
347 1.16 mhitch if (sc->sc_nexus)
348 1.16 mhitch ti = &sc->sc_tinfo[sc->sc_nexus->xs->sc_link->scsipi_scsi.target];
349 1.16 mhitch else
350 1.16 mhitch ti = &sc->sc_tinfo[1]; /* XXX */
351 1.16 mhitch if (fsc->sc_active) {
352 1.16 mhitch printf("dmaaddr %p dmasize %d stat %x flags %x off %d per %d ff %x",
353 1.16 mhitch *fsc->sc_dmaaddr, fsc->sc_dmasize, fsc->sc_reg[NCR_STAT * 4],
354 1.16 mhitch ti->flags, ti->offset, ti->period, fsc->sc_reg[NCR_FFLAG * 4]);
355 1.16 mhitch printf(" intr %x\n", fsc->sc_reg[NCR_INTR * 4]);
356 1.16 mhitch #ifdef DDB
357 1.16 mhitch Debugger();
358 1.16 mhitch #endif
359 1.16 mhitch }
360 1.16 mhitch fsc->sc_portbits &= ~FLSC_PB_DMA_BITS;
361 1.16 mhitch fsc->sc_reg[0x40] = fsc->sc_portbits;
362 1.16 mhitch fsc->sc_reg[0x80] = 0;
363 1.16 mhitch *((u_long *)fsc->sc_dmabase) = 0;
364 1.16 mhitch fsc->sc_active = 0;
365 1.16 mhitch fsc->sc_piomode = 0;
366 1.1 chopps }
367 1.1 chopps
368 1.1 chopps int
369 1.16 mhitch flsc_dma_intr(sc)
370 1.16 mhitch struct ncr53c9x_softc *sc;
371 1.16 mhitch {
372 1.16 mhitch register struct flsc_softc *fsc = (struct flsc_softc *)sc;
373 1.16 mhitch register u_char *p;
374 1.16 mhitch volatile u_char *cmdreg, *intrreg, *statreg, *fiforeg;
375 1.16 mhitch register u_int flscphase, flscstat, flscintr;
376 1.16 mhitch register int cnt;
377 1.16 mhitch
378 1.16 mhitch NCR_DMA(("flsc_dma_intr: pio %d cnt %d int %x stat %x fifo %d ",
379 1.16 mhitch fsc->sc_piomode, fsc->sc_dmasize, sc->sc_espintr, sc->sc_espstat,
380 1.16 mhitch fsc->sc_reg[NCR_FFLAG * 4] & NCRFIFO_FF));
381 1.16 mhitch if (!(fsc->sc_reg[0x40] & FLSC_HB_CREQ))
382 1.16 mhitch printf("flsc_dma_intr: csr %x stat %x intr %x\n", fsc->sc_csr,
383 1.16 mhitch sc->sc_espstat, sc->sc_espintr);
384 1.16 mhitch if (fsc->sc_active == 0) {
385 1.16 mhitch printf("flsc_intr--inactive DMA\n");
386 1.16 mhitch return -1;
387 1.16 mhitch }
388 1.16 mhitch
389 1.16 mhitch /* if DMA transfer, update sc_dmaaddr and sc_pdmalen, else PIO xfer */
390 1.16 mhitch if (fsc->sc_piomode == 0) {
391 1.16 mhitch fsc->sc_portbits &= ~FLSC_PB_DMA_BITS;
392 1.16 mhitch fsc->sc_reg[0x40] = fsc->sc_portbits;
393 1.16 mhitch fsc->sc_reg[0x80] = 0;
394 1.16 mhitch *((u_long *)fsc->sc_dmabase) = 0;
395 1.16 mhitch cnt = fsc->sc_reg[NCR_TCL * 4];
396 1.16 mhitch cnt += fsc->sc_reg[NCR_TCM * 4] << 8;
397 1.16 mhitch cnt += fsc->sc_reg[NCR_TCH * 4] << 16;
398 1.16 mhitch if (!fsc->sc_datain) {
399 1.16 mhitch cnt += fsc->sc_reg[NCR_FFLAG * 4] & NCRFIFO_FF;
400 1.16 mhitch fsc->sc_reg[NCR_CMD * 4] = NCRCMD_FLUSH;
401 1.16 mhitch }
402 1.16 mhitch cnt = fsc->sc_dmasize - cnt; /* number of bytes transferred */
403 1.16 mhitch NCR_DMA(("DMA xferred %d\n", cnt));
404 1.16 mhitch if (fsc->sc_xfr_align) {
405 1.16 mhitch int i;
406 1.16 mhitch for (i = 0; i < cnt; ++i)
407 1.16 mhitch (*fsc->sc_dmaaddr)[i] = fsc->sc_alignbuf[i];
408 1.16 mhitch fsc->sc_xfr_align = 0;
409 1.16 mhitch }
410 1.16 mhitch *fsc->sc_dmaaddr += cnt;
411 1.16 mhitch *fsc->sc_pdmalen -= cnt;
412 1.16 mhitch fsc->sc_active = 0;
413 1.16 mhitch return 0;
414 1.16 mhitch }
415 1.1 chopps
416 1.16 mhitch if ((sc->sc_espintr & NCRINTR_BS) == 0) {
417 1.16 mhitch fsc->sc_active = 0;
418 1.16 mhitch fsc->sc_piomode = 0;
419 1.16 mhitch NCR_DMA(("no NCRINTR_BS\n"));
420 1.16 mhitch return 0;
421 1.16 mhitch }
422 1.1 chopps
423 1.16 mhitch cnt = fsc->sc_dmasize;
424 1.16 mhitch #if 0
425 1.16 mhitch if (cnt == 0) {
426 1.16 mhitch printf("data interrupt, but no count left.");
427 1.16 mhitch }
428 1.16 mhitch #endif
429 1.1 chopps
430 1.16 mhitch p = *fsc->sc_dmaaddr;
431 1.16 mhitch flscphase = sc->sc_phase;
432 1.16 mhitch flscstat = (u_int) sc->sc_espstat;
433 1.16 mhitch flscintr = (u_int) sc->sc_espintr;
434 1.16 mhitch cmdreg = fsc->sc_reg + NCR_CMD * 4;
435 1.16 mhitch fiforeg = fsc->sc_reg + NCR_FIFO * 4;
436 1.16 mhitch statreg = fsc->sc_reg + NCR_STAT * 4;
437 1.16 mhitch intrreg = fsc->sc_reg + NCR_INTR * 4;
438 1.16 mhitch NCR_DMA(("PIO %d datain %d phase %d stat %x intr %x\n",
439 1.16 mhitch cnt, fsc->sc_datain, flscphase, flscstat, flscintr));
440 1.16 mhitch do {
441 1.16 mhitch if (fsc->sc_datain) {
442 1.16 mhitch *p++ = *fiforeg;
443 1.16 mhitch cnt--;
444 1.16 mhitch if (flscphase == DATA_IN_PHASE) {
445 1.16 mhitch *cmdreg = NCRCMD_TRANS;
446 1.16 mhitch } else {
447 1.16 mhitch fsc->sc_active = 0;
448 1.16 mhitch }
449 1.16 mhitch } else {
450 1.16 mhitch NCR_DMA(("flsc_dma_intr: PIO out- phase %d cnt %d active %d\n", flscphase, cnt,
451 1.16 mhitch fsc->sc_active));
452 1.16 mhitch if ( (flscphase == DATA_OUT_PHASE)
453 1.16 mhitch || (flscphase == MESSAGE_OUT_PHASE)) {
454 1.16 mhitch int n;
455 1.16 mhitch n = 16 - (fsc->sc_reg[NCR_FFLAG * 4] & NCRFIFO_FF);
456 1.16 mhitch if (n > cnt)
457 1.16 mhitch n = cnt;
458 1.16 mhitch cnt -= n;
459 1.16 mhitch while (n-- > 0)
460 1.16 mhitch *fiforeg = *p++;
461 1.16 mhitch *cmdreg = NCRCMD_TRANS;
462 1.16 mhitch } else {
463 1.16 mhitch fsc->sc_active = 0;
464 1.16 mhitch }
465 1.16 mhitch }
466 1.1 chopps
467 1.16 mhitch if (fsc->sc_active && cnt) {
468 1.16 mhitch while (!(*statreg & 0x80));
469 1.16 mhitch flscstat = *statreg;
470 1.16 mhitch flscintr = *intrreg;
471 1.16 mhitch flscphase = (flscintr & NCRINTR_DIS)
472 1.16 mhitch ? /* Disconnected */ BUSFREE_PHASE
473 1.16 mhitch : flscstat & PHASE_MASK;
474 1.16 mhitch }
475 1.16 mhitch } while (cnt && fsc->sc_active && (flscintr & NCRINTR_BS));
476 1.16 mhitch #if 1
477 1.16 mhitch if (fsc->sc_dmasize < 8 && cnt)
478 1.16 mhitch printf("flsc_dma_intr: short transfer: dmasize %d cnt %d\n",
479 1.16 mhitch fsc->sc_dmasize, cnt);
480 1.16 mhitch #endif
481 1.16 mhitch NCR_DMA(("flsc_dma_intr: PIO transfer [%d], %d->%d phase %d stat %x intr %x\n",
482 1.16 mhitch *fsc->sc_pdmalen, fsc->sc_dmasize, cnt, flscphase, flscstat, flscintr));
483 1.16 mhitch sc->sc_phase = flscphase;
484 1.16 mhitch sc->sc_espstat = (u_char) flscstat;
485 1.16 mhitch sc->sc_espintr = (u_char) flscintr;
486 1.16 mhitch *fsc->sc_dmaaddr = p;
487 1.16 mhitch *fsc->sc_pdmalen -= fsc->sc_dmasize - cnt;
488 1.16 mhitch fsc->sc_dmasize = cnt;
489 1.16 mhitch
490 1.16 mhitch if (*fsc->sc_pdmalen == 0) {
491 1.16 mhitch sc->sc_espstat |= NCRSTAT_TC;
492 1.16 mhitch fsc->sc_piomode = 0;
493 1.1 chopps }
494 1.16 mhitch return 0;
495 1.1 chopps }
496 1.1 chopps
497 1.1 chopps int
498 1.16 mhitch flsc_dma_setup(sc, addr, len, datain, dmasize)
499 1.16 mhitch struct ncr53c9x_softc *sc;
500 1.16 mhitch caddr_t *addr;
501 1.16 mhitch size_t *len;
502 1.16 mhitch int datain;
503 1.16 mhitch size_t *dmasize;
504 1.16 mhitch {
505 1.16 mhitch struct flsc_softc *fsc = (struct flsc_softc *)sc;
506 1.16 mhitch vm_offset_t pa;
507 1.16 mhitch u_char *ptr;
508 1.16 mhitch size_t xfer;
509 1.16 mhitch
510 1.16 mhitch fsc->sc_dmaaddr = addr;
511 1.16 mhitch fsc->sc_pdmalen = len;
512 1.16 mhitch fsc->sc_datain = datain;
513 1.16 mhitch fsc->sc_dmasize = *dmasize;
514 1.16 mhitch if (sc->sc_nexus->xs->flags & SCSI_POLL) {
515 1.16 mhitch /* polling mode, use PIO */
516 1.16 mhitch *dmasize = fsc->sc_dmasize;
517 1.16 mhitch NCR_DMA(("pfsc_dma_setup: PIO %p/%d [%d]\n", *addr,
518 1.16 mhitch fsc->sc_dmasize, *len));
519 1.16 mhitch fsc->sc_piomode = 1;
520 1.16 mhitch if (datain == 0) {
521 1.16 mhitch int n;
522 1.16 mhitch n = fsc->sc_dmasize;
523 1.16 mhitch if (n > 16)
524 1.16 mhitch n = 16;
525 1.16 mhitch while (n-- > 0) {
526 1.16 mhitch fsc->sc_reg[NCR_FIFO * 4] = **fsc->sc_dmaaddr;
527 1.16 mhitch (*fsc->sc_pdmalen)--;
528 1.16 mhitch (*fsc->sc_dmaaddr)++;
529 1.16 mhitch --fsc->sc_dmasize;
530 1.16 mhitch }
531 1.16 mhitch }
532 1.16 mhitch return 0;
533 1.16 mhitch }
534 1.16 mhitch /*
535 1.16 mhitch * DMA can be nasty for high-speed serial input, so limit the
536 1.16 mhitch * size of this DMA operation if the serial port is running at
537 1.16 mhitch * a high speed (higher than 19200 for now - should be adjusted
538 1.16 mhitch * based on cpu type and speed?).
539 1.16 mhitch * XXX - add serial speed check XXX
540 1.16 mhitch */
541 1.16 mhitch if (ser_open_speed > 19200 && flsc_max_dma != 0 &&
542 1.16 mhitch fsc->sc_dmasize > flsc_max_dma)
543 1.16 mhitch fsc->sc_dmasize = flsc_max_dma;
544 1.16 mhitch ptr = *addr; /* Kernel virtual address */
545 1.16 mhitch pa = kvtop(ptr); /* Physical address of DMA */
546 1.16 mhitch xfer = min(fsc->sc_dmasize, NBPG - (pa & (NBPG - 1)));
547 1.16 mhitch fsc->sc_xfr_align = 0;
548 1.16 mhitch fsc->sc_piomode = 0;
549 1.16 mhitch fsc->sc_portbits &= ~FLSC_PB_DMA_BITS;
550 1.16 mhitch fsc->sc_reg[0x40] = fsc->sc_portbits;
551 1.16 mhitch fsc->sc_reg[0x80] = 0;
552 1.16 mhitch *((u_long *)fsc->sc_dmabase) = 0;
553 1.16 mhitch
554 1.16 mhitch /*
555 1.16 mhitch * If output and length < 16, copy to fifo
556 1.16 mhitch */
557 1.16 mhitch if (datain == 0 && fsc->sc_dmasize < 16) {
558 1.16 mhitch int n;
559 1.16 mhitch for (n = 0; n < fsc->sc_dmasize; ++n)
560 1.16 mhitch fsc->sc_reg[NCR_FIFO * 4] = *ptr++;
561 1.16 mhitch NCR_DMA(("flsc_dma_setup: %d bytes written to fifo\n", n));
562 1.16 mhitch fsc->sc_piomode = 1;
563 1.16 mhitch fsc->sc_active = 1;
564 1.16 mhitch *fsc->sc_pdmalen -= fsc->sc_dmasize;
565 1.16 mhitch *fsc->sc_dmaaddr += fsc->sc_dmasize;
566 1.16 mhitch *dmasize = fsc->sc_dmasize;
567 1.16 mhitch fsc->sc_dmasize = 0;
568 1.16 mhitch return 0; /* All done */
569 1.16 mhitch }
570 1.16 mhitch /*
571 1.16 mhitch * If output and unaligned, copy unaligned data to fifo
572 1.16 mhitch */
573 1.16 mhitch else if (datain == 0 && (int)ptr & 3) {
574 1.16 mhitch int n = 4 - ((int)ptr & 3);
575 1.16 mhitch NCR_DMA(("flsc_dma_setup: align %d bytes written to fifo\n", n));
576 1.16 mhitch pa += n;
577 1.16 mhitch xfer -= n;
578 1.16 mhitch while (n--)
579 1.16 mhitch fsc->sc_reg[NCR_FIFO * 4] = *ptr++;
580 1.16 mhitch }
581 1.16 mhitch /*
582 1.16 mhitch * If unaligned address, read unaligned bytes into alignment buffer
583 1.16 mhitch */
584 1.16 mhitch else if ((int)ptr & 3 || xfer & 3) {
585 1.17 mhitch pa = kvtop((caddr_t)fsc->sc_alignbuf);
586 1.17 mhitch xfer = fsc->sc_dmasize = min(xfer, sizeof (fsc->sc_unalignbuf));
587 1.16 mhitch NCR_DMA(("flsc_dma_setup: align read by %d bytes\n", xfer));
588 1.16 mhitch fsc->sc_xfr_align = 1;
589 1.16 mhitch }
590 1.16 mhitch /*
591 1.16 mhitch * If length smaller than longword, read into alignment buffer
592 1.16 mhitch * XXX doesn't work for 1 or 2 bytes !!!!
593 1.16 mhitch */
594 1.16 mhitch else if (fsc->sc_dmasize < 4) {
595 1.16 mhitch NCR_DMA(("flsc_dma_setup: read remaining %d bytes\n",
596 1.16 mhitch fsc->sc_dmasize));
597 1.17 mhitch pa = kvtop((caddr_t)fsc->sc_alignbuf);
598 1.16 mhitch fsc->sc_xfr_align = 1;
599 1.16 mhitch }
600 1.16 mhitch /*
601 1.16 mhitch * Finally, limit transfer length to multiple of 4 bytes.
602 1.16 mhitch */
603 1.16 mhitch else {
604 1.16 mhitch fsc->sc_dmasize &= -4;
605 1.16 mhitch xfer &= -4;
606 1.16 mhitch }
607 1.16 mhitch
608 1.16 mhitch while (xfer < fsc->sc_dmasize) {
609 1.16 mhitch if ((pa + xfer) != kvtop(*addr + xfer))
610 1.16 mhitch break;
611 1.16 mhitch if ((fsc->sc_dmasize - xfer) < NBPG)
612 1.16 mhitch xfer = fsc->sc_dmasize;
613 1.8 is else
614 1.16 mhitch xfer += NBPG;
615 1.16 mhitch }
616 1.1 chopps
617 1.16 mhitch fsc->sc_dmasize = xfer;
618 1.16 mhitch *dmasize = fsc->sc_dmasize;
619 1.16 mhitch fsc->sc_pa = pa;
620 1.16 mhitch #if defined(M68040) || defined(M68060)
621 1.16 mhitch if (mmutype == MMU_68040) {
622 1.16 mhitch if (fsc->sc_xfr_align) {
623 1.16 mhitch int n;
624 1.17 mhitch for (n = 0; n < sizeof (fsc->sc_unalignbuf); ++n)
625 1.16 mhitch fsc->sc_alignbuf[n] = n | 0x80;
626 1.16 mhitch dma_cachectl(fsc->sc_alignbuf,
627 1.17 mhitch sizeof(fsc->sc_unalignbuf));
628 1.16 mhitch }
629 1.16 mhitch else
630 1.16 mhitch dma_cachectl(*fsc->sc_dmaaddr, fsc->sc_dmasize);
631 1.16 mhitch }
632 1.16 mhitch #endif
633 1.16 mhitch fsc->sc_reg[0x80] = 0;
634 1.16 mhitch *((u_long *)(fsc->sc_dmabase + (pa & 0x00fffffc))) = pa;
635 1.16 mhitch fsc->sc_portbits &= ~FLSC_PB_DMA_BITS;
636 1.16 mhitch fsc->sc_portbits |= FLSC_PB_ENABLE_DMA |
637 1.16 mhitch (fsc->sc_datain ? FLSC_PB_DMA_READ : FLSC_PB_DMA_WRITE);
638 1.16 mhitch fsc->sc_reg[0x40] = fsc->sc_portbits;
639 1.16 mhitch NCR_DMA(("flsc_dma_setup: DMA %p->%lx/%d [%d]\n",
640 1.16 mhitch ptr, pa, fsc->sc_dmasize, *len));
641 1.16 mhitch fsc->sc_active = 1;
642 1.16 mhitch return 0;
643 1.1 chopps }
644 1.1 chopps
645 1.16 mhitch void
646 1.16 mhitch flsc_dma_go(sc)
647 1.16 mhitch struct ncr53c9x_softc *sc;
648 1.16 mhitch {
649 1.16 mhitch struct flsc_softc *fsc = (struct flsc_softc *)sc;
650 1.1 chopps
651 1.16 mhitch NCR_DMA(("flsc_dma_go: datain %d size %d\n", fsc->sc_datain,
652 1.16 mhitch fsc->sc_dmasize));
653 1.16 mhitch if (sc->sc_nexus->xs->flags & SCSI_POLL) {
654 1.16 mhitch fsc->sc_active = 1;
655 1.16 mhitch return;
656 1.16 mhitch } else if (fsc->sc_piomode == 0) {
657 1.16 mhitch fsc->sc_portbits &= ~FLSC_PB_DMA_BITS;
658 1.16 mhitch fsc->sc_portbits |= FLSC_PB_ENABLE_DMA |
659 1.16 mhitch (fsc->sc_datain ? FLSC_PB_DMA_READ : FLSC_PB_DMA_WRITE);
660 1.16 mhitch fsc->sc_reg[0x40] = fsc->sc_portbits;
661 1.16 mhitch }
662 1.16 mhitch }
663 1.1 chopps
664 1.16 mhitch void
665 1.16 mhitch flsc_dma_stop(sc)
666 1.16 mhitch struct ncr53c9x_softc *sc;
667 1.16 mhitch {
668 1.16 mhitch struct flsc_softc *fsc = (struct flsc_softc *)sc;
669 1.1 chopps
670 1.16 mhitch fsc->sc_portbits &= ~FLSC_PB_DMA_BITS;
671 1.16 mhitch fsc->sc_reg[0x40] = fsc->sc_portbits;
672 1.1 chopps
673 1.16 mhitch fsc->sc_reg[0x80] = 0;
674 1.16 mhitch *((u_long *)fsc->sc_dmabase) = 0;
675 1.16 mhitch fsc->sc_piomode = 0;
676 1.16 mhitch }
677 1.1 chopps
678 1.16 mhitch int
679 1.16 mhitch flsc_dma_isactive(sc)
680 1.16 mhitch struct ncr53c9x_softc *sc;
681 1.16 mhitch {
682 1.16 mhitch struct flsc_softc *fsc = (struct flsc_softc *)sc;
683 1.1 chopps
684 1.16 mhitch return fsc->sc_active;
685 1.1 chopps }
686