grf_cv3d.c revision 1.25.12.1 1 1.25.12.1 yamt /* $NetBSD: grf_cv3d.c,v 1.25.12.1 2012/04/17 00:06:01 yamt Exp $ */
2 1.1 veego
3 1.1 veego /*
4 1.1 veego * Copyright (c) 1995 Michael Teske
5 1.8 aymeric * All rights reserved.
6 1.1 veego *
7 1.1 veego * Redistribution and use in source and binary forms, with or without
8 1.1 veego * modification, are permitted provided that the following conditions
9 1.1 veego * are met:
10 1.1 veego * 1. Redistributions of source code must retain the above copyright
11 1.1 veego * notice, this list of conditions and the following disclaimer.
12 1.1 veego * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 veego * notice, this list of conditions and the following disclaimer in the
14 1.1 veego * documentation and/or other materials provided with the distribution.
15 1.1 veego * 3. All advertising materials mentioning features or use of this software
16 1.1 veego * must display the following acknowledgement:
17 1.1 veego * This product includes software developed by Ezra Story, by Kari
18 1.1 veego * Mettinen, and Michael Teske.
19 1.1 veego * 4. The name of the author may not be used to endorse or promote products
20 1.1 veego * derived from this software without specific prior written permission
21 1.1 veego *
22 1.1 veego * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
23 1.1 veego * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
24 1.1 veego * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
25 1.1 veego * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
26 1.1 veego * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
27 1.1 veego * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
28 1.1 veego * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
29 1.1 veego * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 1.1 veego * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 1.1 veego * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 1.1 veego */
33 1.7 is #include "opt_amigacons.h"
34 1.9 aymeric
35 1.9 aymeric #include <sys/cdefs.h>
36 1.25.12.1 yamt __KERNEL_RCSID(0, "$NetBSD: grf_cv3d.c,v 1.25.12.1 2012/04/17 00:06:01 yamt Exp $");
37 1.9 aymeric
38 1.25.12.1 yamt #include "ite.h"
39 1.25.12.1 yamt #include "wsdisplay.h"
40 1.1 veego #include "grfcv3d.h"
41 1.1 veego #if NGRFCV3D > 0
42 1.1 veego
43 1.1 veego /*
44 1.1 veego * Graphics routines for the CyberVision 64/3D board, using the S3 ViRGE.
45 1.1 veego *
46 1.1 veego * Modified for CV64/3D from Michael Teske's CV driver by Tobias Abt 10/97.
47 1.4 veego * Bugfixes by Bernd Ernesti 10/97.
48 1.2 veego * Many thanks to Richard Hartmann who gave us his board so we could make
49 1.2 veego * driver.
50 1.1 veego *
51 1.1 veego * TODO:
52 1.1 veego * - ZorroII support
53 1.1 veego * - Blitter support
54 1.1 veego * - Memcheck for 2MB boards (if they exists)
55 1.1 veego */
56 1.1 veego
57 1.1 veego /* Thanks to Frank Mariak for these infos
58 1.1 veego BOARDBASE
59 1.1 veego +0x4000000 Memorybase start
60 1.1 veego +0x4ffffff Memorybase end
61 1.1 veego +0x5000000 Img TransPort start
62 1.1 veego +0x5007fff Img TransPort end
63 1.1 veego +0x5008000 MMIO Regbase start
64 1.1 veego +0x500ffff MMIO Regbase end
65 1.1 veego +0x5800000 Img TransPort (rot) start
66 1.1 veego +0x5807fff Img TransPort (rot) end
67 1.1 veego +0x7000000 Img TransPort (rot) start
68 1.1 veego +0x7007fff Img TransPort (rot) end
69 1.1 veego +0x8000000 VCodeSwitch start
70 1.1 veego +0x8000fff VCodeSwitch end
71 1.1 veego +0xc000000 IO Regbase start
72 1.1 veego +0xc00ffff IO Regbase end
73 1.1 veego +0xc0e0000 PCI Cfg Base start
74 1.1 veego +0xc0e0fff PCI Cfg Base end
75 1.1 veego
76 1.1 veego Note: IO Regbase is needed fo wakeup of the board otherwise use
77 1.1 veego MMIO Regbase
78 1.1 veego */
79 1.1 veego
80 1.1 veego #include <sys/param.h>
81 1.1 veego #include <sys/errno.h>
82 1.1 veego #include <sys/ioctl.h>
83 1.1 veego #include <sys/device.h>
84 1.1 veego #include <sys/malloc.h>
85 1.1 veego #include <sys/systm.h>
86 1.25.12.1 yamt #include <sys/bus.h>
87 1.25.12.1 yamt #include <sys/kauth.h>
88 1.1 veego #include <machine/cpu.h>
89 1.1 veego #include <dev/cons.h>
90 1.25.12.1 yamt
91 1.25.12.1 yamt #if NWSDISPLAY > 0
92 1.25.12.1 yamt #include <dev/wscons/wsdisplayvar.h>
93 1.25.12.1 yamt #include <dev/wscons/wsconsio.h>
94 1.25.12.1 yamt #include <dev/wsfont/wsfont.h>
95 1.25.12.1 yamt #include <dev/rasops/rasops.h>
96 1.25.12.1 yamt #include <dev/wscons/wsdisplay_vconsvar.h>
97 1.25.12.1 yamt #endif
98 1.25.12.1 yamt
99 1.1 veego #include <amiga/dev/itevar.h>
100 1.1 veego #include <amiga/amiga/device.h>
101 1.1 veego #include <amiga/dev/grfioctl.h>
102 1.25.12.1 yamt #include <amiga/dev/grfws.h>
103 1.1 veego #include <amiga/dev/grfvar.h>
104 1.1 veego #include <amiga/dev/grf_cv3dreg.h>
105 1.1 veego #include <amiga/dev/zbusvar.h>
106 1.1 veego
107 1.25.12.1 yamt
108 1.22 is /*
109 1.22 is * finish all bus operations, flush pipelines
110 1.22 is */
111 1.22 is #if defined(__m68k__)
112 1.22 is #define cpu_sync() __asm volatile ("nop")
113 1.22 is #elif defined(__powerpc__)
114 1.22 is #define cpu_sync() __asm volatile ("sync; isync")
115 1.22 is #endif
116 1.22 is
117 1.8 aymeric int grfcv3dmatch(struct device *, struct cfdata *, void *);
118 1.8 aymeric void grfcv3dattach(struct device *, struct device *, void *);
119 1.8 aymeric int grfcv3dprint(void *, const char *);
120 1.8 aymeric
121 1.20 christos static int cv3d_has_4mb(volatile void *);
122 1.8 aymeric static unsigned short cv3d_compute_clock(unsigned long);
123 1.8 aymeric void cv3d_boardinit(struct grf_softc *);
124 1.8 aymeric int cv3d_getvmode(struct grf_softc *, struct grfvideo_mode *);
125 1.8 aymeric int cv3d_setvmode(struct grf_softc *, unsigned int);
126 1.8 aymeric int cv3d_blank(struct grf_softc *, int *);
127 1.8 aymeric int cv3d_mode(register struct grf_softc *, u_long, void *, u_long, int);
128 1.8 aymeric int cv3d_ioctl(register struct grf_softc *gp, u_long cmd, void *data);
129 1.8 aymeric int cv3d_setmonitor(struct grf_softc *, struct grfvideo_mode *);
130 1.8 aymeric int cv3d_getcmap(struct grf_softc *, struct grf_colormap *);
131 1.8 aymeric int cv3d_putcmap(struct grf_softc *, struct grf_colormap *);
132 1.8 aymeric int cv3d_toggle(struct grf_softc *);
133 1.8 aymeric int cv3d_mondefok(struct grfvideo_mode *);
134 1.8 aymeric int cv3d_load_mon(struct grf_softc *, struct grfcv3dtext_mode *);
135 1.8 aymeric void cv3d_inittextmode(struct grf_softc *);
136 1.20 christos static inline void cv3dscreen(int, volatile void *);
137 1.20 christos static inline void cv3d_gfx_on_off(int, volatile void *);
138 1.1 veego
139 1.1 veego #ifdef CV3D_HARDWARE_CURSOR
140 1.8 aymeric int cv3d_getspritepos(struct grf_softc *, struct grf_position *);
141 1.8 aymeric int cv3d_setspritepos(struct grf_softc *, struct grf_position *);
142 1.8 aymeric int cv3d_getspriteinfo(struct grf_softc *,struct grf_spriteinfo *);
143 1.8 aymeric void cv3d_setup_hwc(struct grf_softc *);
144 1.8 aymeric int cv3d_setspriteinfo(struct grf_softc *,struct grf_spriteinfo *);
145 1.8 aymeric int cv3d_getspritemax(struct grf_softc *,struct grf_position *);
146 1.1 veego #endif /* CV3D_HARDWARE_CURSOR */
147 1.1 veego
148 1.25.12.1 yamt
149 1.1 veego /* Graphics display definitions.
150 1.1 veego * These are filled by 'grfconfig' using GRFIOCSETMON.
151 1.1 veego */
152 1.1 veego #define monitor_def_max 24
153 1.1 veego static struct grfvideo_mode monitor_def[24] = {
154 1.1 veego {0}, {0}, {0}, {0}, {0}, {0}, {0}, {0},
155 1.1 veego {0}, {0}, {0}, {0}, {0}, {0}, {0}, {0},
156 1.1 veego {0}, {0}, {0}, {0}, {0}, {0}, {0}, {0}
157 1.1 veego };
158 1.1 veego static struct grfvideo_mode *monitor_current = &monitor_def[0];
159 1.1 veego #define MAXPIXELCLOCK 135000000 /* safety */
160 1.1 veego
161 1.1 veego int cv3d_zorroIII = 0; /* CV64/3D in ZorroII or ZorroIII mode */
162 1.1 veego unsigned char cv3d_pass_toggle; /* passthru status tracker */
163 1.1 veego
164 1.1 veego /* Console display definition.
165 1.1 veego * Default hardcoded text mode. This grf_cv3d is set up to
166 1.1 veego * use one text mode only, and this is it. You may use
167 1.1 veego * grfconfig to change the mode after boot.
168 1.1 veego */
169 1.1 veego
170 1.1 veego /* Console font */
171 1.1 veego #ifdef KFONT_8X11
172 1.1 veego #define S3FONT kernel_font_8x11
173 1.1 veego #define S3FONTY 11
174 1.1 veego #else
175 1.1 veego #define S3FONT kernel_font_8x8
176 1.1 veego #define S3FONTY 8
177 1.1 veego #endif
178 1.1 veego extern unsigned char S3FONT[];
179 1.1 veego
180 1.1 veego /*
181 1.1 veego * Define default console mode
182 1.1 veego * (Internally, we still have to use hvalues/8!)
183 1.1 veego */
184 1.1 veego struct grfcv3dtext_mode cv3dconsole_mode = {
185 1.1 veego {255, "", 25000000, 640, 480, 4, 640/8, 680/8, 768/8, 800/8,
186 1.1 veego 481, 491, 493, 525, 0},
187 1.1 veego 8, S3FONTY, 80, 480 / S3FONTY, S3FONT, 32, 255
188 1.1 veego };
189 1.1 veego
190 1.1 veego /* Console colors */
191 1.1 veego unsigned char cv3dconscolors[16][3] = { /* background, foreground, hilite */
192 1.1 veego /* R G B */
193 1.1 veego {0x30, 0x30, 0x30},
194 1.1 veego {0x00, 0x00, 0x00},
195 1.1 veego {0x80, 0x00, 0x00},
196 1.1 veego {0x00, 0x80, 0x00},
197 1.1 veego {0x00, 0x00, 0x80},
198 1.1 veego {0x80, 0x80, 0x00},
199 1.1 veego {0x00, 0x80, 0x80},
200 1.1 veego {0x80, 0x00, 0x80},
201 1.1 veego {0xff, 0xff, 0xff},
202 1.1 veego {0x40, 0x40, 0x40},
203 1.1 veego {0xff, 0x00, 0x00},
204 1.1 veego {0x00, 0xff, 0x00},
205 1.1 veego {0x00, 0x00, 0xff},
206 1.1 veego {0xff, 0xff, 0x00},
207 1.1 veego {0x00, 0xff, 0xff},
208 1.1 veego {0x00, 0x00, 0xff}
209 1.1 veego };
210 1.1 veego
211 1.1 veego static unsigned char clocks[]={
212 1.1 veego 0x13, 0x61, 0x6b, 0x6d, 0x51, 0x69, 0x54, 0x69,
213 1.1 veego 0x4f, 0x68, 0x6b, 0x6b, 0x18, 0x61, 0x7b, 0x6c,
214 1.1 veego 0x51, 0x67, 0x24, 0x62, 0x56, 0x67, 0x77, 0x6a,
215 1.1 veego 0x1d, 0x61, 0x53, 0x66, 0x6b, 0x68, 0x79, 0x69,
216 1.1 veego 0x7c, 0x69, 0x7f, 0x69, 0x22, 0x61, 0x54, 0x65,
217 1.1 veego 0x56, 0x65, 0x58, 0x65, 0x67, 0x66, 0x41, 0x63,
218 1.1 veego 0x27, 0x61, 0x13, 0x41, 0x37, 0x62, 0x6b, 0x4d,
219 1.1 veego 0x23, 0x43, 0x51, 0x49, 0x79, 0x66, 0x54, 0x49,
220 1.1 veego 0x7d, 0x66, 0x34, 0x56, 0x4f, 0x63, 0x1f, 0x42,
221 1.1 veego 0x6b, 0x4b, 0x7e, 0x4d, 0x18, 0x41, 0x2a, 0x43,
222 1.1 veego 0x7b, 0x4c, 0x74, 0x4b, 0x51, 0x47, 0x65, 0x49,
223 1.1 veego 0x24, 0x42, 0x68, 0x49, 0x56, 0x47, 0x75, 0x4a,
224 1.1 veego 0x77, 0x4a, 0x31, 0x43, 0x1d, 0x41, 0x71, 0x49,
225 1.1 veego 0x53, 0x46, 0x29, 0x42, 0x6b, 0x48, 0x1f, 0x41,
226 1.1 veego 0x79, 0x49, 0x6f, 0x48, 0x7c, 0x49, 0x38, 0x43,
227 1.1 veego 0x7f, 0x49, 0x5d, 0x46, 0x22, 0x41, 0x53, 0x45,
228 1.1 veego 0x54, 0x45, 0x55, 0x45, 0x56, 0x45, 0x57, 0x45,
229 1.1 veego 0x58, 0x45, 0x25, 0x41, 0x67, 0x46, 0x5b, 0x45,
230 1.1 veego 0x41, 0x43, 0x78, 0x47, 0x27, 0x41, 0x51, 0x44,
231 1.1 veego 0x13, 0x21, 0x7d, 0x47, 0x37, 0x42, 0x71, 0x46,
232 1.1 veego 0x6b, 0x2d, 0x14, 0x21, 0x23, 0x23, 0x7d, 0x2f,
233 1.1 veego 0x51, 0x29, 0x61, 0x2b, 0x79, 0x46, 0x1d, 0x22,
234 1.1 veego 0x54, 0x29, 0x45, 0x27, 0x7d, 0x46, 0x7f, 0x46,
235 1.1 veego 0x4f, 0x43, 0x2f, 0x41, 0x1f, 0x22, 0x6a, 0x2b,
236 1.1 veego 0x6b, 0x2b, 0x5b, 0x29, 0x7e, 0x2d, 0x65, 0x44,
237 1.1 veego 0x18, 0x21, 0x5e, 0x29, 0x2a, 0x23, 0x45, 0x26,
238 1.1 veego 0x7b, 0x2c, 0x19, 0x21, 0x74, 0x2b, 0x75, 0x2b,
239 1.1 veego 0x51, 0x27, 0x3f, 0x25, 0x65, 0x29, 0x40, 0x25,
240 1.1 veego 0x24, 0x22, 0x41, 0x25, 0x68, 0x29, 0x42, 0x25,
241 1.1 veego 0x56, 0x27, 0x7e, 0x2b, 0x75, 0x2a, 0x1c, 0x21,
242 1.1 veego 0x77, 0x2a, 0x4f, 0x26, 0x31, 0x23, 0x6f, 0x29,
243 1.1 veego 0x1d, 0x21, 0x32, 0x23, 0x71, 0x29, 0x72, 0x29,
244 1.1 veego 0x53, 0x26, 0x69, 0x28, 0x29, 0x22, 0x75, 0x29,
245 1.1 veego 0x6b, 0x28, 0x1f, 0x21, 0x1f, 0x21, 0x6d, 0x28,
246 1.1 veego 0x79, 0x29, 0x2b, 0x22, 0x6f, 0x28, 0x59, 0x26,
247 1.1 veego 0x7c, 0x29, 0x7d, 0x29, 0x38, 0x23, 0x21, 0x21,
248 1.1 veego 0x7f, 0x29, 0x39, 0x23, 0x5d, 0x26, 0x75, 0x28,
249 1.1 veego 0x22, 0x21, 0x77, 0x28, 0x53, 0x25, 0x6c, 0x27,
250 1.1 veego 0x54, 0x25, 0x61, 0x26, 0x55, 0x25, 0x30, 0x22,
251 1.1 veego 0x56, 0x25, 0x63, 0x26, 0x57, 0x25, 0x71, 0x27,
252 1.1 veego 0x58, 0x25, 0x7f, 0x28, 0x25, 0x21, 0x74, 0x27,
253 1.1 veego 0x67, 0x26, 0x40, 0x23, 0x5b, 0x25, 0x26, 0x21,
254 1.1 veego 0x41, 0x23, 0x34, 0x22, 0x78, 0x27, 0x6b, 0x26,
255 1.1 veego 0x27, 0x21, 0x35, 0x22, 0x51, 0x24, 0x7b, 0x27,
256 1.1 veego 0x13, 0x1, 0x13, 0x1, 0x7d, 0x27, 0x4c, 0x9,
257 1.1 veego 0x37, 0x22, 0x5b, 0xb, 0x71, 0x26, 0x5c, 0xb,
258 1.1 veego 0x6b, 0xd, 0x47, 0x23, 0x14, 0x1, 0x4f, 0x9,
259 1.1 veego 0x23, 0x3, 0x75, 0x26, 0x7d, 0xf, 0x1c, 0x2,
260 1.1 veego 0x51, 0x9, 0x59, 0x24, 0x61, 0xb, 0x69, 0x25,
261 1.1 veego 0x79, 0x26, 0x34, 0x5, 0x1d, 0x2, 0x6b, 0x25,
262 1.1 veego 0x54, 0x9, 0x35, 0x5, 0x45, 0x7, 0x6d, 0x25,
263 1.1 veego 0x7d, 0x26, 0x16, 0x1, 0x7f, 0x26, 0x77, 0xd,
264 1.1 veego 0x4f, 0x23, 0x78, 0xd, 0x2f, 0x21, 0x27, 0x3,
265 1.1 veego 0x1f, 0x2, 0x59, 0x9, 0x6a, 0xb, 0x73, 0x25,
266 1.1 veego 0x6b, 0xb, 0x63, 0x24, 0x5b, 0x9, 0x20, 0x2,
267 1.1 veego 0x7e, 0xd, 0x4b, 0x7, 0x65, 0x24, 0x43, 0x22,
268 1.1 veego 0x18, 0x1, 0x6f, 0xb, 0x5e, 0x9, 0x70, 0xb,
269 1.1 veego 0x2a, 0x3, 0x33, 0x4, 0x45, 0x6, 0x60, 0x9,
270 1.1 veego 0x7b, 0xc, 0x19, 0x1, 0x19, 0x1, 0x7d, 0xc,
271 1.1 veego 0x74, 0xb, 0x50, 0x7, 0x75, 0xb, 0x63, 0x9,
272 1.1 veego 0x51, 0x7, 0x23, 0x2, 0x3f, 0x5, 0x1a, 0x1,
273 1.1 veego 0x65, 0x9, 0x2d, 0x3, 0x40, 0x5, 0x0, 0x0,
274 1.1 veego };
275 1.1 veego
276 1.1 veego
277 1.1 veego /* Board Address of CV64/3D */
278 1.20 christos static volatile void *cv3d_boardaddr;
279 1.1 veego static int cv3d_fbsize;
280 1.1 veego
281 1.20 christos static volatile void *cv3d_memory_io_base;
282 1.20 christos static volatile void *cv3d_register_base;
283 1.20 christos static volatile void *cv3d_vcode_switch_base;
284 1.20 christos static volatile void *cv3d_special_register_base;
285 1.1 veego
286 1.1 veego /*
287 1.1 veego * Memory clock (binpatchable).
288 1.1 veego */
289 1.1 veego long cv3d_memclk = 55000000;
290 1.1 veego
291 1.25.12.1 yamt #if NWSDISPLAY > 0
292 1.25.12.1 yamt /* wsdisplay accessops, emulops */
293 1.25.12.1 yamt static void cv3d_wscursor(void *, int, int, int);
294 1.25.12.1 yamt static void cv3d_wsputchar(void *, int, int, u_int, long);
295 1.25.12.1 yamt static void cv3d_wscopycols(void *, int, int, int, int);
296 1.25.12.1 yamt static void cv3d_wserasecols(void *, int, int, int, long);
297 1.25.12.1 yamt static void cv3d_wscopyrows(void *, int, int, int);
298 1.25.12.1 yamt static void cv3d_wseraserows(void *, int, int, long);
299 1.25.12.1 yamt static int cv3d_wsallocattr(void *, int, int, int, long *);
300 1.25.12.1 yamt static int cv3d_wsmapchar(void *, int, unsigned int *);
301 1.25.12.1 yamt
302 1.25.12.1 yamt struct wsdisplay_accessops cv3d_accessops = {
303 1.25.12.1 yamt .ioctl = grf_wsioctl,
304 1.25.12.1 yamt .mmap = grf_wsmmap
305 1.25.12.1 yamt };
306 1.25.12.1 yamt
307 1.25.12.1 yamt static struct wsdisplay_emulops cv3d_textops = {
308 1.25.12.1 yamt .cursor = cv3d_wscursor,
309 1.25.12.1 yamt .mapchar = cv3d_wsmapchar,
310 1.25.12.1 yamt .putchar = cv3d_wsputchar,
311 1.25.12.1 yamt .copycols = cv3d_wscopycols,
312 1.25.12.1 yamt .copyrows = cv3d_wscopyrows,
313 1.25.12.1 yamt .erasecols = cv3d_wserasecols,
314 1.25.12.1 yamt .eraserows = cv3d_wseraserows,
315 1.25.12.1 yamt .allocattr = cv3d_wsallocattr
316 1.25.12.1 yamt };
317 1.25.12.1 yamt
318 1.25.12.1 yamt static struct ws_ao_ioctl cv3d_wsioctl = {
319 1.25.12.1 yamt grf_wsaoginfo,
320 1.25.12.1 yamt grf_wsaogetcmap,
321 1.25.12.1 yamt grf_wsaoputcmap,
322 1.25.12.1 yamt grf_wsaogvideo,
323 1.25.12.1 yamt grf_wsaosvideo,
324 1.25.12.1 yamt grf_wsaogmode,
325 1.25.12.1 yamt grf_wsaosmode,
326 1.25.12.1 yamt grf_wsaogtype
327 1.25.12.1 yamt };
328 1.25.12.1 yamt
329 1.25.12.1 yamt static struct wsscreen_descr cv3d_screen = {
330 1.25.12.1 yamt .name = "default",
331 1.25.12.1 yamt .textops = &cv3d_textops,
332 1.25.12.1 yamt .fontwidth = 8,
333 1.25.12.1 yamt .fontheight = S3FONTY,
334 1.25.12.1 yamt .capabilities = WSSCREEN_HILIT | WSSCREEN_REVERSE |
335 1.25.12.1 yamt WSSCREEN_BLINK | WSSCREEN_UNDERLINE
336 1.25.12.1 yamt };
337 1.25.12.1 yamt #endif /* NWSDISPLAY > 0 */
338 1.25.12.1 yamt
339 1.1 veego /* standard driver stuff */
340 1.13 thorpej CFATTACH_DECL(grfcv3d, sizeof(struct grf_softc),
341 1.13 thorpej grfcv3dmatch, grfcv3dattach, NULL, NULL);
342 1.1 veego
343 1.1 veego static struct cfdata *cfdata;
344 1.1 veego
345 1.1 veego #define CV3D_ULCURSOR 1 /* Underlined Cursor in textmode */
346 1.1 veego
347 1.1 veego /*
348 1.1 veego * Get frambuffer memory size.
349 1.1 veego * phase5 didn't provide the bit in CR36,
350 1.1 veego * so we have to do it this way.
351 1.1 veego * Return 0 for 2MB, 1 for 4MB
352 1.1 veego */
353 1.1 veego static int
354 1.20 christos cv3d_has_4mb(volatile void *fb)
355 1.1 veego {
356 1.1 veego #if 0 /* XXX */
357 1.1 veego volatile unsigned long *testfbw, *testfbr;
358 1.1 veego
359 1.1 veego /* write patterns in memory and test if they can be read */
360 1.1 veego testfbw = (volatile unsigned long *)fb;
361 1.1 veego testfbr = (volatile unsigned long *)(fb + 0x02000000);
362 1.1 veego *testfbw = 0x87654321;
363 1.1 veego if (*testfbr != 0x87654321)
364 1.1 veego return (0);
365 1.1 veego
366 1.1 veego /* upper memory region */
367 1.1 veego testfbw = (volatile unsigned long *)(fb + 0x00200000);
368 1.1 veego testfbr = (volatile unsigned long *)(fb + 0x02200000);
369 1.1 veego *testfbw = 0x87654321;
370 1.1 veego if (*testfbr != 0x87654321)
371 1.1 veego return (0);
372 1.1 veego *testfbw = 0xAAAAAAAA;
373 1.1 veego if (*testfbr != 0xAAAAAAAA)
374 1.1 veego return (0);
375 1.1 veego *testfbw = 0x55555555;
376 1.1 veego if (*testfbr != 0x55555555)
377 1.1 veego return (0);
378 1.1 veego #endif
379 1.1 veego return (1);
380 1.1 veego }
381 1.1 veego
382 1.1 veego int
383 1.8 aymeric grfcv3dmatch(struct device *pdp, struct cfdata *cfp, void *auxp)
384 1.1 veego {
385 1.1 veego #ifdef CV3DCONSOLE
386 1.1 veego static int cv3dcons_unit = -1;
387 1.1 veego #endif
388 1.1 veego struct zbus_args *zap;
389 1.1 veego
390 1.1 veego zap = auxp;
391 1.1 veego
392 1.1 veego if (amiga_realconfig == 0)
393 1.1 veego #ifdef CV3DCONSOLE
394 1.1 veego if (cv3dcons_unit != -1)
395 1.1 veego #endif
396 1.1 veego return (0);
397 1.1 veego
398 1.3 is /*
399 1.3 is * Distinct between ZorroII or ZorroIII mode.
400 1.3 is * Note that iszthreepa(x) is true for the Z2 bus on the DraCo;
401 1.3 is * therefore we check for the size instead.
402 1.3 is */
403 1.3 is cv3d_zorroIII = zap->size > 4*1024*1024;
404 1.1 veego
405 1.1 veego /* Lets be Paranoid: Test man and prod id */
406 1.1 veego if (zap->manid != 8512 || zap->prodid != 67)
407 1.1 veego return (0);
408 1.5 perry
409 1.5 perry #ifndef CV3DONZORRO2
410 1.5 perry if (!cv3d_zorroIII) {
411 1.5 perry return (0);
412 1.5 perry }
413 1.5 perry #endif
414 1.1 veego
415 1.1 veego cv3d_boardaddr = zap->va;
416 1.1 veego
417 1.1 veego #ifdef CV3DCONSOLE
418 1.1 veego if (amiga_realconfig == 0) {
419 1.1 veego cv3dcons_unit = cfp->cf_unit;
420 1.1 veego cfdata = cfp;
421 1.1 veego }
422 1.1 veego #endif
423 1.1 veego
424 1.1 veego return (1);
425 1.1 veego }
426 1.1 veego
427 1.1 veego void
428 1.8 aymeric grfcv3dattach(struct device *pdp, struct device *dp, void *auxp)
429 1.1 veego {
430 1.1 veego static struct grf_softc congrf;
431 1.1 veego struct zbus_args *zap;
432 1.1 veego struct grf_softc *gp;
433 1.1 veego static char attachflag = 0;
434 1.1 veego
435 1.1 veego zap = auxp;
436 1.1 veego
437 1.1 veego printf("\n");
438 1.1 veego
439 1.8 aymeric /*
440 1.1 veego * This function is called twice, once on console init (dp == NULL)
441 1.8 aymeric * and once on "normal" grf7 init.
442 1.1 veego */
443 1.1 veego
444 1.1 veego if (dp == NULL) /* console init */
445 1.1 veego gp = &congrf;
446 1.1 veego else
447 1.1 veego gp = (struct grf_softc *)dp;
448 1.1 veego
449 1.1 veego if (dp != NULL && congrf.g_regkva != 0) {
450 1.1 veego /*
451 1.1 veego * inited earlier, just copy (not device struct)
452 1.1 veego */
453 1.1 veego
454 1.25 cegger memcpy(&gp->g_display, &congrf.g_display,
455 1.1 veego (char *) &gp[1] - (char *) &gp->g_display);
456 1.1 veego } else {
457 1.3 is if (cv3d_zorroIII) {
458 1.2 veego gp->g_fbkva =
459 1.21 he (volatile char *)cv3d_boardaddr + 0x04800000;
460 1.1 veego cv3d_memory_io_base =
461 1.21 he (volatile char *)cv3d_boardaddr + 0x05000000;
462 1.1 veego cv3d_register_base =
463 1.21 he (volatile char *)cv3d_boardaddr + 0x05008000;
464 1.1 veego cv3d_vcode_switch_base =
465 1.21 he (volatile char *)cv3d_boardaddr + 0x08000000;
466 1.1 veego cv3d_special_register_base =
467 1.21 he (volatile char *)cv3d_boardaddr + 0x0C000000;
468 1.1 veego } else {
469 1.2 veego gp->g_fbkva =
470 1.21 he (volatile char *)cv3d_boardaddr + 0x00000000;
471 1.1 veego cv3d_memory_io_base =
472 1.21 he (volatile char *)cv3d_boardaddr + 0x003E0000;
473 1.1 veego cv3d_register_base =
474 1.21 he (volatile char *)cv3d_boardaddr + 0x003C8000;
475 1.1 veego cv3d_vcode_switch_base =
476 1.21 he (volatile char *)cv3d_boardaddr + 0x003A0000;
477 1.1 veego cv3d_special_register_base =
478 1.21 he (volatile char *)cv3d_boardaddr + 0x003C0000;
479 1.1 veego }
480 1.1 veego
481 1.20 christos gp->g_regkva = (volatile void *)cv3d_register_base;
482 1.1 veego
483 1.1 veego gp->g_unit = GRF_CV3D_UNIT;
484 1.1 veego gp->g_mode = cv3d_mode;
485 1.25.12.1 yamt #if NITE > 0
486 1.1 veego gp->g_conpri = grfcv3d_cnprobe();
487 1.25.12.1 yamt #endif
488 1.1 veego gp->g_flags = GF_ALIVE;
489 1.1 veego
490 1.1 veego /* wakeup the board */
491 1.1 veego cv3d_boardinit(gp);
492 1.1 veego
493 1.1 veego #ifdef CV3DCONSOLE
494 1.25.12.1 yamt #if NWSDISPLAY > 0
495 1.25.12.1 yamt gp->g_accessops = &cv3d_accessops;
496 1.25.12.1 yamt gp->g_emulops = &cv3d_textops;
497 1.25.12.1 yamt gp->g_defaultscreen = cv3d_screen;
498 1.25.12.1 yamt gp->g_screens[0] = &gp->g_defaultscreen;
499 1.25.12.1 yamt gp->g_wsioctl = &cv3d_wsioctl;
500 1.25.12.1 yamt #else
501 1.1 veego grfcv3d_iteinit(gp);
502 1.25.12.1 yamt #endif /* NWSDISPLAY > 0 */
503 1.25.12.1 yamt (void)cv3d_load_mon(gp, &cv3dconsole_mode);
504 1.1 veego #endif
505 1.1 veego }
506 1.1 veego
507 1.1 veego /*
508 1.1 veego * attach grf
509 1.1 veego */
510 1.1 veego if (amiga_config_found(cfdata, &gp->g_device, gp, grfcv3dprint)) {
511 1.1 veego if (dp != NULL)
512 1.3 is printf("%s: CyberVision64/3D with %dMB being used\n",
513 1.3 is dp->dv_xname, cv3d_fbsize / 0x100000);
514 1.1 veego attachflag = 1;
515 1.1 veego } else {
516 1.1 veego if (!attachflag)
517 1.1 veego /*printf("grfcv3d unattached!!\n")*/;
518 1.1 veego }
519 1.1 veego }
520 1.1 veego
521 1.1 veego int
522 1.8 aymeric grfcv3dprint(void *auxp, const char *pnp)
523 1.1 veego {
524 1.1 veego if (pnp)
525 1.14 thorpej aprint_normal("ite at %s: ", pnp);
526 1.1 veego return (UNCONF);
527 1.1 veego }
528 1.1 veego
529 1.1 veego
530 1.1 veego /*
531 1.1 veego * Computes M, N, and R values from
532 1.1 veego * given input frequency. It uses a table of
533 1.1 veego * precomputed values, to keep CPU time low.
534 1.1 veego *
535 1.1 veego * The return value consist of:
536 1.1 veego * lower byte: Bits 4-0: N Divider Value
537 1.1 veego * Bits 5-6: R Value for e.g. SR10 or SR12
538 1.1 veego * higher byte: Bits 0-6: M divider value for e.g. SR11 or SR13
539 1.1 veego */
540 1.1 veego
541 1.1 veego static unsigned short
542 1.8 aymeric cv3d_compute_clock(unsigned long freq)
543 1.1 veego {
544 1.1 veego static unsigned char *mnr, *save; /* M, N + R vals */
545 1.1 veego unsigned long work_freq, r;
546 1.1 veego unsigned short erg;
547 1.1 veego long diff, d2;
548 1.1 veego
549 1.1 veego if (freq < 12500000 || freq > MAXPIXELCLOCK) {
550 1.1 veego printf("grfcv3d: Illegal clock frequency: %ldMHz\n", freq/1000000);
551 1.1 veego printf("grfcv3d: Using default frequency: 25MHz\n");
552 1.1 veego printf("grfcv3d: See the manpage of grfconfig for more informations.\n");
553 1.1 veego freq = 25000000;
554 1.1 veego }
555 1.1 veego
556 1.1 veego mnr = clocks; /* there the vals are stored */
557 1.1 veego d2 = 0x7fffffff;
558 1.1 veego
559 1.1 veego while (*mnr) { /* mnr vals are 0-terminated */
560 1.1 veego work_freq = (0x37EE * (mnr[0] + 2)) / ((mnr[1] & 0x1F) + 2);
561 1.1 veego
562 1.1 veego r = (mnr[1] >> 5) & 0x03;
563 1.1 veego if (r != 0)
564 1.1 veego work_freq=work_freq >> r; /* r is the freq divider */
565 1.1 veego
566 1.1 veego work_freq *= 0x3E8; /* 2nd part of OSC */
567 1.1 veego
568 1.1 veego diff = abs(freq - work_freq);
569 1.1 veego
570 1.1 veego if (d2 >= diff) {
571 1.1 veego d2 = diff;
572 1.1 veego /* In save are the vals for minimal diff */
573 1.1 veego save = mnr;
574 1.1 veego }
575 1.1 veego mnr += 2;
576 1.1 veego }
577 1.1 veego erg = *((unsigned short *)save);
578 1.1 veego
579 1.1 veego return (erg);
580 1.1 veego }
581 1.1 veego
582 1.1 veego
583 1.1 veego void
584 1.8 aymeric cv3d_boardinit(struct grf_softc *gp)
585 1.1 veego {
586 1.21 he volatile void *ba;
587 1.21 he volatile char *special;
588 1.1 veego unsigned char test;
589 1.1 veego unsigned int clockpar;
590 1.1 veego int i;
591 1.1 veego struct grfinfo *gi;
592 1.1 veego
593 1.1 veego ba = gp->g_regkva;
594 1.1 veego
595 1.1 veego /* PCI config */
596 1.3 is if (cv3d_zorroIII) {
597 1.21 he special = ((volatile char*)cv3d_special_register_base +
598 1.21 he 0x000E0000);
599 1.1 veego } else {
600 1.21 he special = ((volatile char*)cv3d_special_register_base);
601 1.1 veego }
602 1.21 he *((volatile short *)(special + 0x10)) = 0;
603 1.21 he *((volatile long *)(special + 0x4)) = 0x02000003;
604 1.1 veego
605 1.1 veego /* Wakeup Chip */
606 1.1 veego vgawio(cv3d_boardaddr, SREG_VIDEO_SUBS_ENABLE, 1);
607 1.1 veego
608 1.2 veego vgaw(ba, SREG_VIDEO_SUBS_ENABLE, 0x01);
609 1.1 veego
610 1.1 veego vgaw(ba, GREG_MISC_OUTPUT_W, 0x03);
611 1.1 veego
612 1.1 veego WCrt(ba, CRT_ID_REGISTER_LOCK_1, 0x48); /* unlock S3 VGA regs */
613 1.1 veego WCrt(ba, CRT_ID_REGISTER_LOCK_2, 0xA5); /* unlock syscontrol */
614 1.1 veego
615 1.1 veego WCrt(ba, CRT_ID_EXT_MISC_CNTL_1, 0x02);
616 1.1 veego WCrt(ba, CRT_ID_EXT_MISC_CNTL_1, 0x00);
617 1.1 veego
618 1.1 veego WSeq(ba, SEQ_ID_UNLOCK_EXT, 0x06); /* Unlock extensions */
619 1.1 veego
620 1.1 veego /*
621 1.1 veego * bit 0=1: enable enhanced mode functions
622 1.16 wiz * bit 4=1: enable linear addressing
623 1.1 veego */
624 1.1 veego vgaw32(cv3d_memory_io_base, MR_ADVANCED_FUNCTION_CONTROL, 0x00000011);
625 1.1 veego
626 1.2 veego /* -hsync and -vsync */
627 1.2 veego vgaw(ba, GREG_MISC_OUTPUT_W, 0xC3);
628 1.1 veego
629 1.1 veego /* Reset. This does nothing, but everyone does it:) */
630 1.1 veego WSeq(ba, SEQ_ID_RESET, 0x03);
631 1.1 veego
632 1.1 veego WSeq(ba, SEQ_ID_CLOCKING_MODE, 0x01); /* 8 Dot Clock */
633 1.1 veego WSeq(ba, SEQ_ID_MAP_MASK, 0x0F); /* Enable write planes */
634 1.1 veego WSeq(ba, SEQ_ID_CHAR_MAP_SELECT, 0x00); /* Character Font */
635 1.1 veego
636 1.1 veego WSeq(ba, SEQ_ID_MEMORY_MODE, 0x02); /* Complete mem access */
637 1.1 veego WSeq(ba, SEQ_ID_MMIO_SELECT, 0x00);
638 1.8 aymeric
639 1.1 veego test = RSeq(ba, SEQ_ID_BUS_REQ_CNTL); /* Bus Request */
640 1.1 veego
641 1.1 veego /* enable 4MB fast Page Mode */
642 1.1 veego test = test | 0xC0;
643 1.1 veego WSeq(ba, SEQ_ID_BUS_REQ_CNTL, test);
644 1.1 veego
645 1.1 veego #if 0 /* XXX */
646 1.1 veego /* faster LUT write */
647 1.1 veego WSeq(ba, SEQ_ID_RAMDAC_CNTL, 0xC0);
648 1.1 veego #else
649 1.1 veego WSeq(ba, SEQ_ID_UNKNOWN6, 0x00);
650 1.1 veego WSeq(ba, SEQ_ID_SIGNAL_SELECT, 0x02);
651 1.1 veego #endif
652 1.1 veego
653 1.1 veego test = RSeq(ba, SEQ_ID_CLKSYN_CNTL_2); /* Clksyn2 read */
654 1.1 veego
655 1.1 veego /* immediately Clkload bit clear */
656 1.1 veego test = test & 0xDF;
657 1.1 veego
658 1.1 veego /* 2 MCLK Memory Write.... */
659 1.1 veego if (cv3d_memclk >= 55000000)
660 1.1 veego test |= 0x80;
661 1.1 veego
662 1.1 veego WSeq(ba, SEQ_ID_CLKSYN_CNTL_2, test);
663 1.1 veego
664 1.1 veego /* Memory CLK */
665 1.1 veego clockpar = cv3d_compute_clock(cv3d_memclk);
666 1.1 veego test = (clockpar & 0xFF00) >> 8;
667 1.1 veego WSeq(ba, SEQ_ID_MCLK_HI, test); /* PLL N-Divider Value */
668 1.1 veego
669 1.1 veego test = clockpar & 0xFF;
670 1.1 veego WSeq(ba, SEQ_ID_MCLK_LO, test); /* PLL M-Divider Value */
671 1.1 veego
672 1.1 veego /* We now load an 25 MHz, 31 kHz, 640x480 standard VGA Mode. */
673 1.1 veego /* DCLK */
674 1.1 veego WSeq(ba, SEQ_ID_DCLK_HI, 0x13);
675 1.1 veego WSeq(ba, SEQ_ID_DCLK_LO, 0x41);
676 1.1 veego
677 1.1 veego test = RSeq (ba, SEQ_ID_CLKSYN_CNTL_2);
678 1.1 veego test = test | 0x22;
679 1.1 veego
680 1.1 veego /* DCLK + MCLK Clock immediate load! */
681 1.1 veego WSeq(ba,SEQ_ID_CLKSYN_CNTL_2, test);
682 1.1 veego
683 1.1 veego /* DCLK load */
684 1.1 veego test = vgar(ba, 0x3cc);
685 1.1 veego test = test | 0x0c;
686 1.1 veego vgaw(ba, 0x3c2, test);
687 1.1 veego
688 1.1 veego /* Clear bit 5 again, prevent further loading. */
689 1.1 veego WSeq(ba, SEQ_ID_CLKSYN_CNTL_2, 0x02);
690 1.1 veego
691 1.1 veego WCrt(ba, CRT_ID_HOR_TOTAL, 0x5F);
692 1.1 veego WCrt(ba, CRT_ID_HOR_DISP_ENA_END, 0x4F);
693 1.1 veego WCrt(ba, CRT_ID_START_HOR_BLANK, 0x50);
694 1.1 veego WCrt(ba, CRT_ID_END_HOR_BLANK, 0x82);
695 1.1 veego WCrt(ba, CRT_ID_START_HOR_RETR, 0x54);
696 1.1 veego WCrt(ba, CRT_ID_END_HOR_RETR, 0x80);
697 1.1 veego WCrt(ba, CRT_ID_VER_TOTAL, 0xBF);
698 1.1 veego
699 1.1 veego WCrt(ba, CRT_ID_OVERFLOW, 0x1F); /* overflow reg */
700 1.1 veego
701 1.1 veego WCrt(ba, CRT_ID_PRESET_ROW_SCAN, 0x00); /* no panning */
702 1.1 veego
703 1.1 veego WCrt(ba, CRT_ID_MAX_SCAN_LINE, 0x40); /* vscan */
704 1.1 veego
705 1.1 veego WCrt(ba, CRT_ID_CURSOR_START, 0x00);
706 1.1 veego WCrt(ba, CRT_ID_CURSOR_END, 0x00);
707 1.1 veego
708 1.16 wiz /* Display start address */
709 1.1 veego WCrt(ba, CRT_ID_START_ADDR_HIGH, 0x00);
710 1.1 veego WCrt(ba, CRT_ID_START_ADDR_LOW, 0x00);
711 1.1 veego
712 1.1 veego /* Cursor location */
713 1.1 veego WCrt(ba, CRT_ID_CURSOR_LOC_HIGH, 0x00);
714 1.1 veego WCrt(ba, CRT_ID_CURSOR_LOC_LOW, 0x00);
715 1.1 veego
716 1.1 veego /* Vertical retrace */
717 1.1 veego WCrt(ba, CRT_ID_START_VER_RETR, 0x9C);
718 1.1 veego WCrt(ba, CRT_ID_END_VER_RETR, 0x0E);
719 1.1 veego
720 1.1 veego WCrt(ba, CRT_ID_VER_DISP_ENA_END, 0x8F);
721 1.1 veego WCrt(ba, CRT_ID_SCREEN_OFFSET, 0x50);
722 1.1 veego
723 1.1 veego WCrt(ba, CRT_ID_UNDERLINE_LOC, 0x00);
724 1.1 veego
725 1.1 veego WCrt(ba, CRT_ID_START_VER_BLANK, 0x96);
726 1.1 veego WCrt(ba, CRT_ID_END_VER_BLANK, 0xB9);
727 1.1 veego
728 1.1 veego WCrt(ba, CRT_ID_MODE_CONTROL, 0xE3);
729 1.1 veego
730 1.1 veego WCrt(ba, CRT_ID_LINE_COMPARE, 0xFF);
731 1.1 veego
732 1.1 veego WCrt(ba, CRT_ID_SYSTEM_CONFIG, 0x21);
733 1.1 veego WCrt(ba, CRT_ID_MEMORY_CONF, 0x04);
734 1.1 veego WCrt(ba, CRT_ID_BACKWAD_COMP_1, 0x00);
735 1.1 veego WCrt(ba, CRT_ID_BACKWAD_COMP_2, 0x02);
736 1.1 veego WCrt(ba, CRT_ID_BACKWAD_COMP_3, 0x10); /* FIFO enabled */
737 1.1 veego
738 1.1 veego /* Refresh count 1, High speed text font, enhanced color mode */
739 1.1 veego WCrt(ba, CRT_ID_MISC_1, 0x35);
740 1.1 veego
741 1.1 veego /* start fifo position */
742 1.2 veego WCrt(ba, CRT_ID_DISPLAY_FIFO, 0x5A);
743 1.1 veego
744 1.1 veego WCrt(ba, CRT_ID_EXT_MEM_CNTL_2, 0x02);
745 1.1 veego
746 1.2 veego WCrt(ba, CRT_ID_LAW_POS_LO, 0x40);
747 1.1 veego
748 1.1 veego WCrt(ba, CRT_ID_EXT_MISC_CNTL_1, 0x81);
749 1.1 veego WCrt(ba, CRT_ID_MISC_1, 0xB5);
750 1.1 veego WCrt(ba, CRT_ID_CONFIG_1, 0x0E);
751 1.1 veego
752 1.1 veego WGfx(ba, GCT_ID_SET_RESET, 0x00);
753 1.1 veego WGfx(ba, GCT_ID_ENABLE_SET_RESET, 0x00);
754 1.1 veego WGfx(ba, GCT_ID_COLOR_COMPARE, 0x00);
755 1.1 veego WGfx(ba, GCT_ID_DATA_ROTATE, 0x00);
756 1.1 veego WGfx(ba, GCT_ID_READ_MAP_SELECT, 0x00);
757 1.1 veego WGfx(ba, GCT_ID_GRAPHICS_MODE, 0x40);
758 1.1 veego WGfx(ba, GCT_ID_MISC, 0x01);
759 1.1 veego WGfx(ba, GCT_ID_COLOR_XCARE, 0x0F);
760 1.1 veego WGfx(ba, GCT_ID_BITMASK, 0xFF);
761 1.1 veego
762 1.1 veego /* colors for text mode */
763 1.1 veego for (i = 0; i <= 0xf; i++)
764 1.1 veego WAttr (ba, i, i);
765 1.1 veego
766 1.1 veego WAttr(ba, ACT_ID_ATTR_MODE_CNTL, 0x41);
767 1.1 veego WAttr(ba, ACT_ID_OVERSCAN_COLOR, 0x01);
768 1.1 veego WAttr(ba, ACT_ID_COLOR_PLANE_ENA, 0x0F);
769 1.1 veego WAttr(ba, ACT_ID_HOR_PEL_PANNING, 0x00);
770 1.2 veego WAttr(ba, ACT_ID_COLOR_SELECT, 0x00);
771 1.1 veego
772 1.2 veego vgawio(cv3d_boardaddr, VDAC_MASK, 0xFF); /* DAC Mask */
773 1.1 veego
774 1.1 veego /* colors initially set to greyscale */
775 1.1 veego
776 1.1 veego vgawio(cv3d_boardaddr, VDAC_ADDRESS_W, 0);
777 1.3 is
778 1.1 veego for (i = 255; i >= 0 ; i--) {
779 1.1 veego vgawio(cv3d_boardaddr, VDAC_DATA, i);
780 1.1 veego vgawio(cv3d_boardaddr, VDAC_DATA, i);
781 1.1 veego vgawio(cv3d_boardaddr, VDAC_DATA, i);
782 1.1 veego }
783 1.1 veego
784 1.1 veego /* GFx hardware cursor off */
785 1.1 veego WCrt(ba, CRT_ID_HWGC_MODE, 0x00);
786 1.1 veego
787 1.1 veego /* Set first to 4 MB, so test will work */
788 1.1 veego WCrt(ba, CRT_ID_LAW_CNTL, 0x13);
789 1.1 veego
790 1.1 veego /* find *correct* fbsize of z3 board */
791 1.2 veego if (cv3d_has_4mb(gp->g_fbkva)) {
792 1.1 veego cv3d_fbsize = 1024 * 1024 * 4;
793 1.1 veego WCrt(ba, CRT_ID_LAW_CNTL, 0x13); /* 4 MB */
794 1.1 veego } else {
795 1.1 veego cv3d_fbsize = 1024 * 1024 * 2;
796 1.1 veego WCrt(ba, CRT_ID_LAW_CNTL, 0x12); /* 2 MB */
797 1.1 veego }
798 1.1 veego
799 1.1 veego /* Initialize graphics engine */
800 1.1 veego GfxBusyWait(cv3d_memory_io_base);
801 1.1 veego vgaw32(cv3d_memory_io_base, BLT_COMMAND_SET, CMD_NOP);
802 1.1 veego vgaw32(cv3d_memory_io_base, BLT_CLIP_LEFT_RIGHT, 0x000007ff);
803 1.1 veego vgaw32(cv3d_memory_io_base, BLT_CLIP_TOP_BOTTOM, 0x000007ff);
804 1.1 veego vgaw32(cv3d_memory_io_base, L2D_COMMAND_SET, CMD_NOP);
805 1.1 veego vgaw32(cv3d_memory_io_base, L2D_CLIP_LEFT_RIGHT, 0x000007ff);
806 1.1 veego vgaw32(cv3d_memory_io_base, L2D_CLIP_TOP_BOTTOM, 0x000007ff);
807 1.1 veego vgaw32(cv3d_memory_io_base, P2D_COMMAND_SET, CMD_NOP);
808 1.1 veego vgaw32(cv3d_memory_io_base, P2D_CLIP_LEFT_RIGHT, 0x000007ff);
809 1.1 veego vgaw32(cv3d_memory_io_base, P2D_CLIP_TOP_BOTTOM, 0x000007ff);
810 1.1 veego
811 1.2 veego /* Enable Video Display (Set Bit 5) */
812 1.2 veego WAttr(ba, 0x33, 0);
813 1.1 veego
814 1.3 is
815 1.1 veego gi = &gp->g_display;
816 1.21 he gi->gd_regaddr = (void *) kvtop (__UNVOLATILE(ba));
817 1.1 veego gi->gd_regsize = 64 * 1024;
818 1.21 he gi->gd_fbaddr = (void *) kvtop (__UNVOLATILE(gp->g_fbkva));
819 1.1 veego gi->gd_fbsize = cv3d_fbsize;
820 1.1 veego }
821 1.1 veego
822 1.1 veego
823 1.1 veego int
824 1.8 aymeric cv3d_getvmode(struct grf_softc *gp, struct grfvideo_mode *vm)
825 1.1 veego {
826 1.1 veego struct grfvideo_mode *gv;
827 1.1 veego
828 1.1 veego #ifdef CV3DCONSOLE
829 1.1 veego /* Handle grabbing console mode */
830 1.1 veego if (vm->mode_num == 255) {
831 1.25 cegger memcpy(vm, &cv3dconsole_mode, sizeof(struct grfvideo_mode));
832 1.1 veego /* XXX so grfconfig can tell us the correct text dimensions. */
833 1.1 veego vm->depth = cv3dconsole_mode.fy;
834 1.1 veego } else
835 1.1 veego #endif
836 1.1 veego {
837 1.1 veego if (vm->mode_num == 0)
838 1.1 veego vm->mode_num = (monitor_current - monitor_def) + 1;
839 1.1 veego if (vm->mode_num < 1 || vm->mode_num > monitor_def_max)
840 1.1 veego return (EINVAL);
841 1.1 veego gv = monitor_def + (vm->mode_num - 1);
842 1.1 veego if (gv->mode_num == 0)
843 1.1 veego return (EINVAL);
844 1.1 veego
845 1.25 cegger memcpy(vm, gv, sizeof(struct grfvideo_mode));
846 1.1 veego }
847 1.1 veego
848 1.1 veego /* adjust internal values to pixel values */
849 1.1 veego
850 1.1 veego vm->hblank_start *= 8;
851 1.1 veego vm->hsync_start *= 8;
852 1.1 veego vm->hsync_stop *= 8;
853 1.1 veego vm->htotal *= 8;
854 1.1 veego
855 1.1 veego return (0);
856 1.1 veego }
857 1.1 veego
858 1.1 veego
859 1.1 veego int
860 1.8 aymeric cv3d_setvmode(struct grf_softc *gp, unsigned mode)
861 1.1 veego {
862 1.1 veego
863 1.1 veego if (!mode || (mode > monitor_def_max) ||
864 1.1 veego monitor_def[mode - 1].mode_num == 0)
865 1.1 veego return (EINVAL);
866 1.1 veego
867 1.1 veego monitor_current = monitor_def + (mode - 1);
868 1.1 veego
869 1.1 veego return (0);
870 1.1 veego }
871 1.1 veego
872 1.1 veego
873 1.1 veego int
874 1.8 aymeric cv3d_blank(struct grf_softc *gp, int *on)
875 1.1 veego {
876 1.20 christos volatile void *ba;
877 1.1 veego
878 1.1 veego ba = gp->g_regkva;
879 1.1 veego cv3d_gfx_on_off(*on > 0 ? 0 : 1, ba);
880 1.1 veego return (0);
881 1.1 veego }
882 1.1 veego
883 1.1 veego
884 1.1 veego /*
885 1.1 veego * Change the mode of the display.
886 1.1 veego * Return a UNIX error number or 0 for success.
887 1.1 veego */
888 1.1 veego int
889 1.8 aymeric cv3d_mode(register struct grf_softc *gp, u_long cmd, void *arg, u_long a2,
890 1.8 aymeric int a3)
891 1.1 veego {
892 1.1 veego int error;
893 1.1 veego
894 1.1 veego switch (cmd) {
895 1.1 veego case GM_GRFON:
896 1.1 veego error = cv3d_load_mon (gp,
897 1.1 veego (struct grfcv3dtext_mode *) monitor_current) ? 0 : EINVAL;
898 1.1 veego return (error);
899 1.1 veego
900 1.1 veego case GM_GRFOFF:
901 1.1 veego #ifndef CV3DCONSOLE
902 1.1 veego cv3dscreen(1, cv3d_vcode_switch_base);
903 1.1 veego #else
904 1.1 veego cv3d_load_mon(gp, &cv3dconsole_mode);
905 1.25.12.1 yamt #if NITE > 0
906 1.1 veego ite_reinit(gp->g_itedev);
907 1.1 veego #endif
908 1.25.12.1 yamt #endif
909 1.1 veego return (0);
910 1.1 veego
911 1.1 veego case GM_GRFCONFIG:
912 1.1 veego return (0);
913 1.1 veego
914 1.1 veego case GM_GRFGETVMODE:
915 1.1 veego return (cv3d_getvmode (gp, (struct grfvideo_mode *) arg));
916 1.1 veego
917 1.1 veego case GM_GRFSETVMODE:
918 1.1 veego error = cv3d_setvmode (gp, *(unsigned *) arg);
919 1.1 veego if (!error && (gp->g_flags & GF_GRFON))
920 1.1 veego cv3d_load_mon(gp,
921 1.1 veego (struct grfcv3dtext_mode *) monitor_current);
922 1.1 veego return (error);
923 1.1 veego
924 1.1 veego case GM_GRFGETNUMVM:
925 1.1 veego *(int *)arg = monitor_def_max;
926 1.1 veego return (0);
927 1.1 veego
928 1.1 veego case GM_GRFIOCTL:
929 1.1 veego return (cv3d_ioctl (gp, a2, arg));
930 1.1 veego
931 1.1 veego default:
932 1.1 veego break;
933 1.1 veego }
934 1.1 veego
935 1.10 atatat return (EPASSTHROUGH);
936 1.1 veego }
937 1.1 veego
938 1.1 veego
939 1.1 veego int
940 1.8 aymeric cv3d_ioctl(register struct grf_softc *gp, u_long cmd, void *data)
941 1.1 veego {
942 1.1 veego switch (cmd) {
943 1.1 veego #ifdef CV3D_HARDWARE_CURSOR
944 1.1 veego case GRFIOCGSPRITEPOS:
945 1.1 veego return(cv3d_getspritepos (gp, (struct grf_position *) data));
946 1.1 veego
947 1.1 veego case GRFIOCSSPRITEPOS:
948 1.1 veego return(cv3d_setspritepos (gp, (struct grf_position *) data));
949 1.1 veego
950 1.1 veego case GRFIOCSSPRITEINF:
951 1.1 veego return(cv3d_setspriteinfo (gp, (struct grf_spriteinfo *) data));
952 1.1 veego
953 1.1 veego case GRFIOCGSPRITEINF:
954 1.1 veego return(cv3d_getspriteinfo (gp, (struct grf_spriteinfo *) data));
955 1.1 veego
956 1.1 veego case GRFIOCGSPRITEMAX:
957 1.1 veego return(cv3d_getspritemax (gp, (struct grf_position *) data));
958 1.1 veego #else /* CV3D_HARDWARE_CURSOR */
959 1.1 veego case GRFIOCGSPRITEPOS:
960 1.1 veego case GRFIOCSSPRITEPOS:
961 1.1 veego case GRFIOCSSPRITEINF:
962 1.1 veego case GRFIOCGSPRITEINF:
963 1.1 veego case GRFIOCGSPRITEMAX:
964 1.1 veego break;
965 1.1 veego #endif /* CV3D_HARDWARE_CURSOR */
966 1.1 veego
967 1.1 veego case GRFIOCGETCMAP:
968 1.1 veego return (cv3d_getcmap (gp, (struct grf_colormap *) data));
969 1.1 veego
970 1.1 veego case GRFIOCPUTCMAP:
971 1.1 veego return (cv3d_putcmap (gp, (struct grf_colormap *) data));
972 1.1 veego
973 1.1 veego case GRFIOCBITBLT:
974 1.1 veego break;
975 1.1 veego
976 1.1 veego case GRFTOGGLE:
977 1.1 veego return (cv3d_toggle (gp));
978 1.1 veego
979 1.1 veego case GRFIOCSETMON:
980 1.1 veego return (cv3d_setmonitor (gp, (struct grfvideo_mode *)data));
981 1.1 veego
982 1.1 veego case GRFIOCBLANK:
983 1.1 veego return (cv3d_blank (gp, (int *)data));
984 1.1 veego }
985 1.10 atatat return (EPASSTHROUGH);
986 1.1 veego }
987 1.1 veego
988 1.1 veego
989 1.1 veego int
990 1.8 aymeric cv3d_setmonitor(struct grf_softc *gp, struct grfvideo_mode *gv)
991 1.1 veego {
992 1.1 veego struct grfvideo_mode *md;
993 1.1 veego
994 1.1 veego if (!cv3d_mondefok(gv))
995 1.1 veego return (EINVAL);
996 1.1 veego
997 1.1 veego #ifdef CV3DCONSOLE
998 1.1 veego /* handle interactive setting of console mode */
999 1.1 veego if (gv->mode_num == 255) {
1000 1.25 cegger memcpy(&cv3dconsole_mode.gv, gv, sizeof(struct grfvideo_mode));
1001 1.1 veego cv3dconsole_mode.gv.hblank_start /= 8;
1002 1.1 veego cv3dconsole_mode.gv.hsync_start /= 8;
1003 1.1 veego cv3dconsole_mode.gv.hsync_stop /= 8;
1004 1.1 veego cv3dconsole_mode.gv.htotal /= 8;
1005 1.1 veego cv3dconsole_mode.rows = gv->disp_height / cv3dconsole_mode.fy;
1006 1.1 veego cv3dconsole_mode.cols = gv->disp_width / cv3dconsole_mode.fx;
1007 1.1 veego if (!(gp->g_flags & GF_GRFON))
1008 1.1 veego cv3d_load_mon(gp, &cv3dconsole_mode);
1009 1.25.12.1 yamt #if NITE > 0
1010 1.1 veego ite_reinit(gp->g_itedev);
1011 1.25.12.1 yamt #endif
1012 1.1 veego return (0);
1013 1.1 veego }
1014 1.1 veego #endif
1015 1.1 veego
1016 1.1 veego md = monitor_def + (gv->mode_num - 1);
1017 1.1 veego
1018 1.1 veego /*
1019 1.1 veego * Prevent user from crashing the system by using
1020 1.1 veego * grfconfig while in X
1021 1.1 veego */
1022 1.1 veego if (gp->g_flags & GF_GRFON)
1023 1.1 veego if (md == monitor_current) {
1024 1.1 veego printf("grfcv3d: Changing the used mode not allowed!\n");
1025 1.1 veego return (EINVAL);
1026 1.1 veego }
1027 1.1 veego
1028 1.25 cegger memcpy(md, gv, sizeof(struct grfvideo_mode));
1029 1.1 veego
1030 1.1 veego /* adjust pixel oriented values to internal rep. */
1031 1.1 veego
1032 1.1 veego md->hblank_start /= 8;
1033 1.1 veego md->hsync_start /= 8;
1034 1.1 veego md->hsync_stop /= 8;
1035 1.1 veego md->htotal /= 8;
1036 1.1 veego
1037 1.1 veego return (0);
1038 1.1 veego }
1039 1.1 veego
1040 1.1 veego
1041 1.1 veego int
1042 1.8 aymeric cv3d_getcmap(struct grf_softc *gfp, struct grf_colormap *cmap)
1043 1.1 veego {
1044 1.20 christos volatile void *ba;
1045 1.1 veego u_char red[256], green[256], blue[256], *rp, *gp, *bp;
1046 1.1 veego short x;
1047 1.1 veego int error;
1048 1.1 veego
1049 1.1 veego ba = gfp->g_regkva;
1050 1.1 veego if (cmap->count == 0 || cmap->index >= 256)
1051 1.1 veego return (0);
1052 1.1 veego
1053 1.11 itojun if (cmap->count > 256 - cmap->index)
1054 1.1 veego cmap->count = 256 - cmap->index;
1055 1.1 veego
1056 1.1 veego /* first read colors out of the chip, then copyout to userspace */
1057 1.1 veego vgawio(cv3d_boardaddr, VDAC_ADDRESS_W, cmap->index);
1058 1.1 veego x = cmap->count - 1;
1059 1.1 veego
1060 1.1 veego rp = red + cmap->index;
1061 1.1 veego gp = green + cmap->index;
1062 1.1 veego bp = blue + cmap->index;
1063 1.1 veego
1064 1.1 veego do {
1065 1.1 veego *rp++ = vgario(cv3d_special_register_base, VDAC_DATA) << 2;
1066 1.1 veego *gp++ = vgario(cv3d_special_register_base, VDAC_DATA) << 2;
1067 1.1 veego *bp++ = vgario(cv3d_special_register_base, VDAC_DATA) << 2;
1068 1.1 veego } while (x-- > 0);
1069 1.1 veego
1070 1.1 veego if (!(error = copyout (red + cmap->index, cmap->red, cmap->count))
1071 1.1 veego && !(error = copyout (green + cmap->index, cmap->green, cmap->count))
1072 1.1 veego && !(error = copyout (blue + cmap->index, cmap->blue, cmap->count)))
1073 1.1 veego return (0);
1074 1.1 veego
1075 1.1 veego return (error);
1076 1.1 veego }
1077 1.1 veego
1078 1.1 veego
1079 1.1 veego int
1080 1.8 aymeric cv3d_putcmap(struct grf_softc *gfp, struct grf_colormap *cmap)
1081 1.1 veego {
1082 1.20 christos volatile void *ba;
1083 1.1 veego u_char red[256], green[256], blue[256], *rp, *gp, *bp;
1084 1.1 veego short x;
1085 1.1 veego int error;
1086 1.1 veego
1087 1.1 veego ba = gfp->g_regkva;
1088 1.1 veego if (cmap->count == 0 || cmap->index >= 256)
1089 1.1 veego return (0);
1090 1.1 veego
1091 1.1 veego if (cmap->index + cmap->count > 256)
1092 1.1 veego cmap->count = 256 - cmap->index;
1093 1.1 veego
1094 1.1 veego /* first copy the colors into kernelspace */
1095 1.1 veego if (!(error = copyin (cmap->red, red + cmap->index, cmap->count))
1096 1.1 veego && !(error = copyin (cmap->green, green + cmap->index, cmap->count))
1097 1.1 veego && !(error = copyin (cmap->blue, blue + cmap->index, cmap->count))) {
1098 1.1 veego vgawio(cv3d_boardaddr, VDAC_ADDRESS_W, cmap->index);
1099 1.1 veego x = cmap->count - 1;
1100 1.1 veego
1101 1.1 veego rp = red + cmap->index;
1102 1.1 veego gp = green + cmap->index;
1103 1.1 veego bp = blue + cmap->index;
1104 1.1 veego
1105 1.1 veego do {
1106 1.1 veego vgawio(cv3d_boardaddr, VDAC_DATA, *rp++ >> 2);
1107 1.1 veego vgawio(cv3d_boardaddr, VDAC_DATA, *gp++ >> 2);
1108 1.1 veego vgawio(cv3d_boardaddr, VDAC_DATA, *bp++ >> 2);
1109 1.1 veego } while (x-- > 0);
1110 1.1 veego return (0);
1111 1.1 veego } else
1112 1.1 veego return (error);
1113 1.1 veego }
1114 1.1 veego
1115 1.1 veego
1116 1.1 veego int
1117 1.8 aymeric cv3d_toggle(struct grf_softc *gp)
1118 1.1 veego {
1119 1.20 christos volatile void *ba;
1120 1.1 veego
1121 1.1 veego ba = gp->g_regkva;
1122 1.1 veego #ifndef CV3DCONSOLE
1123 1.1 veego cv3d_pass_toggle = 1;
1124 1.1 veego #endif /* !CV3DCONSOLE */
1125 1.1 veego
1126 1.1 veego if (cv3d_pass_toggle) {
1127 1.1 veego cv3dscreen(0, cv3d_vcode_switch_base);
1128 1.1 veego cv3d_pass_toggle = 0;
1129 1.1 veego } else {
1130 1.1 veego cv3dscreen(1, cv3d_vcode_switch_base);
1131 1.1 veego cv3d_pass_toggle = 1;
1132 1.1 veego }
1133 1.1 veego
1134 1.1 veego return (0);
1135 1.1 veego }
1136 1.1 veego
1137 1.1 veego
1138 1.1 veego int
1139 1.8 aymeric cv3d_mondefok(struct grfvideo_mode *gv)
1140 1.1 veego {
1141 1.1 veego unsigned long maxpix;
1142 1.1 veego
1143 1.1 veego if (gv->mode_num < 1 || gv->mode_num > monitor_def_max) {
1144 1.1 veego if (gv->mode_num != 255 || gv->depth != 4)
1145 1.1 veego return (0);
1146 1.1 veego }
1147 1.1 veego
1148 1.1 veego switch(gv->depth) {
1149 1.1 veego case 4:
1150 1.1 veego maxpix = MAXPIXELCLOCK - 55000000;
1151 1.1 veego break;
1152 1.1 veego case 8:
1153 1.1 veego maxpix = MAXPIXELCLOCK;
1154 1.1 veego break;
1155 1.1 veego case 15:
1156 1.1 veego case 16:
1157 1.1 veego #ifdef CV3D_AGGRESSIVE_TIMING
1158 1.1 veego maxpix = MAXPIXELCLOCK - 35000000;
1159 1.1 veego #else
1160 1.1 veego maxpix = MAXPIXELCLOCK - 55000000;
1161 1.1 veego #endif
1162 1.1 veego break;
1163 1.1 veego case 24:
1164 1.1 veego case 32:
1165 1.1 veego #ifdef CV3D_AGGRESSIVE_TIMING
1166 1.1 veego maxpix = MAXPIXELCLOCK - 75000000;
1167 1.1 veego #else
1168 1.1 veego maxpix = MAXPIXELCLOCK - 85000000;
1169 1.1 veego #endif
1170 1.1 veego break;
1171 1.1 veego default:
1172 1.1 veego printf("grfcv3d: Illegal depth in mode %d\n",
1173 1.1 veego (int) gv->mode_num);
1174 1.1 veego return (0);
1175 1.1 veego }
1176 1.1 veego
1177 1.1 veego if (gv->pixel_clock > maxpix) {
1178 1.1 veego printf("grfcv3d: Pixelclock too high in mode %d\n",
1179 1.1 veego (int) gv->mode_num);
1180 1.1 veego return (0);
1181 1.1 veego }
1182 1.1 veego
1183 1.1 veego if (gv->mode_num == 255) { /* console mode */
1184 1.1 veego if ((gv->disp_width / 8) > MAXCOLS) {
1185 1.1 veego printf ("grfcv3d: Too many columns for console\n");
1186 1.1 veego return (0);
1187 1.1 veego } else if ((gv->disp_height / S3FONTY) > MAXROWS) {
1188 1.1 veego printf ("grfcv3d: Too many rows for console\n");
1189 1.1 veego return (0);
1190 1.1 veego }
1191 1.1 veego }
1192 1.1 veego
1193 1.1 veego if (gv->disp_flags & GRF_FLAGS_SYNC_ON_GREEN) {
1194 1.1 veego printf("grfcv3d: sync-on-green is not supported\n");
1195 1.1 veego return (0);
1196 1.1 veego }
1197 1.1 veego
1198 1.1 veego return (1);
1199 1.1 veego }
1200 1.1 veego
1201 1.1 veego
1202 1.1 veego int
1203 1.8 aymeric cv3d_load_mon(struct grf_softc *gp, struct grfcv3dtext_mode *md)
1204 1.1 veego {
1205 1.1 veego struct grfvideo_mode *gv;
1206 1.1 veego struct grfinfo *gi;
1207 1.21 he volatile void *ba, *fb;
1208 1.1 veego unsigned short mnr;
1209 1.1 veego unsigned short HT, HDE, HBS, HBE, HSS, HSE, VDE, VBS, VBE, VSS,
1210 1.1 veego VSE, VT;
1211 1.2 veego int cr50, cr66, sr15, sr18, clock_mode, test;
1212 1.1 veego int hmul; /* Multiplier for hor. Values */
1213 1.2 veego int fb_flag = 2; /* default value for 8bit memory access */
1214 1.1 veego unsigned char hvsync_pulse;
1215 1.1 veego char TEXT, CONSOLE;
1216 1.1 veego
1217 1.1 veego /* identity */
1218 1.1 veego gv = &md->gv;
1219 1.1 veego
1220 1.1 veego TEXT = (gv->depth == 4);
1221 1.1 veego CONSOLE = (gv->mode_num == 255);
1222 1.1 veego
1223 1.1 veego if (!cv3d_mondefok(gv)) {
1224 1.1 veego printf("grfcv3d: Monitor definition not ok\n");
1225 1.1 veego return (0);
1226 1.1 veego }
1227 1.1 veego
1228 1.1 veego ba = gp->g_regkva;
1229 1.1 veego fb = gp->g_fbkva;
1230 1.1 veego
1231 1.1 veego /* turn gfx off, don't mess up the display */
1232 1.1 veego cv3d_gfx_on_off(1, ba);
1233 1.1 veego
1234 1.19 wiz /* provide all needed information in grf device-independent locations */
1235 1.20 christos gp->g_data = (void *) gv;
1236 1.1 veego gi = &gp->g_display;
1237 1.1 veego gi->gd_colors = 1 << gv->depth;
1238 1.1 veego gi->gd_planes = gv->depth;
1239 1.1 veego gi->gd_fbwidth = gv->disp_width;
1240 1.1 veego gi->gd_fbheight = gv->disp_height;
1241 1.1 veego gi->gd_fbx = 0;
1242 1.1 veego gi->gd_fby = 0;
1243 1.1 veego if (CONSOLE) {
1244 1.1 veego gi->gd_dwidth = md->fx * md->cols;
1245 1.1 veego gi->gd_dheight = md->fy * md->rows;
1246 1.1 veego } else {
1247 1.1 veego gi->gd_dwidth = gv->disp_width;
1248 1.1 veego gi->gd_dheight = gv->disp_height;
1249 1.1 veego }
1250 1.1 veego gi->gd_dx = 0;
1251 1.1 veego gi->gd_dy = 0;
1252 1.1 veego
1253 1.1 veego /* get display mode parameters */
1254 1.1 veego switch (gv->depth) {
1255 1.1 veego case 15:
1256 1.1 veego case 16:
1257 1.1 veego hmul = 2;
1258 1.1 veego break;
1259 1.1 veego default:
1260 1.1 veego hmul = 1;
1261 1.1 veego break;
1262 1.1 veego }
1263 1.1 veego
1264 1.1 veego HBS = gv->hblank_start * hmul;
1265 1.1 veego HSS = gv->hsync_start * hmul;
1266 1.1 veego HSE = gv->hsync_stop * hmul;
1267 1.1 veego HBE = gv->htotal * hmul - 6;
1268 1.2 veego HT = gv->htotal * hmul - 5;
1269 1.1 veego VBS = gv->vblank_start - 1;
1270 1.1 veego VSS = gv->vsync_start;
1271 1.1 veego VSE = gv->vsync_stop;
1272 1.1 veego VBE = gv->vtotal - 3;
1273 1.1 veego VT = gv->vtotal - 2;
1274 1.1 veego
1275 1.2 veego /*
1276 1.2 veego * Disable enhanced Mode for text display
1277 1.2 veego *
1278 1.2 veego * XXX You need to set this bit in CRT_ID_EXT_MISC_CNTL_1
1279 1.2 veego * _and_ MR_ADVANCED_FUNCTION_CONTROL, because the same
1280 1.2 veego * function exists in both registers.
1281 1.2 veego */
1282 1.2 veego cr66 = RCrt(ba, CRT_ID_EXT_MISC_CNTL_1);
1283 1.2 veego if (TEXT) {
1284 1.2 veego cr66 &= ~0x01;
1285 1.2 veego vgaw32(cv3d_memory_io_base, MR_ADVANCED_FUNCTION_CONTROL,
1286 1.2 veego 0x00000010);
1287 1.2 veego } else {
1288 1.2 veego cr66 |= 0x01;
1289 1.2 veego vgaw32(cv3d_memory_io_base, MR_ADVANCED_FUNCTION_CONTROL,
1290 1.2 veego 0x00000011);
1291 1.2 veego }
1292 1.2 veego WCrt(ba, CRT_ID_EXT_MISC_CNTL_1, cr66);
1293 1.1 veego
1294 1.1 veego if (TEXT)
1295 1.1 veego HDE = ((gv->disp_width + md->fx - 1) / md->fx) - 1;
1296 1.1 veego else
1297 1.1 veego HDE = (gv->disp_width + 3) * hmul / 8 - 1; /*HBS;*/
1298 1.1 veego VDE = gv->disp_height - 1;
1299 1.1 veego
1300 1.1 veego /* adjustments */
1301 1.1 veego
1302 1.1 veego if (gv->disp_flags & GRF_FLAGS_LACE) {
1303 1.1 veego VDE = VDE / 2;
1304 1.1 veego VBS = VBS / 2;
1305 1.1 veego VSS = VSS / 2;
1306 1.1 veego VSE = VSE / 2;
1307 1.1 veego VBE = VBE / 2;
1308 1.1 veego VT = VT / 2;
1309 1.1 veego }
1310 1.1 veego
1311 1.1 veego /* Horizontal/Vertical Sync Pulse */
1312 1.1 veego /*
1313 1.1 veego * GREG_MISC_OUTPUT_W Register:
1314 1.1 veego * bit description (0/1)
1315 1.1 veego * 0 Monochrome/Color emulation
1316 1.1 veego * 1 Disable/Enable access of the display memory from the CPU
1317 1.1 veego * 5 Select the low/high 64K page of memory
1318 1.1 veego * 6 Select a positive/negative horizontal retrace sync pulse
1319 1.1 veego * 7 Select a positive/negative vertical retrace sync pulse
1320 1.1 veego */
1321 1.1 veego hvsync_pulse = vgar(ba, GREG_MISC_OUTPUT_R);
1322 1.1 veego if (gv->disp_flags & GRF_FLAGS_PHSYNC)
1323 1.1 veego hvsync_pulse &= ~0x40;
1324 1.1 veego else
1325 1.1 veego hvsync_pulse |= 0x40;
1326 1.1 veego if (gv->disp_flags & GRF_FLAGS_PVSYNC)
1327 1.1 veego hvsync_pulse &= ~0x80;
1328 1.1 veego else
1329 1.1 veego hvsync_pulse |= 0x80;
1330 1.1 veego vgaw(ba, GREG_MISC_OUTPUT_W, hvsync_pulse);
1331 1.1 veego
1332 1.1 veego /* GFX hardware cursor off */
1333 1.1 veego WCrt(ba, CRT_ID_HWGC_MODE, 0x00);
1334 1.1 veego WCrt(ba, CRT_ID_EXT_DAC_CNTL, 0x00);
1335 1.1 veego
1336 1.1 veego WSeq(ba, SEQ_ID_MEMORY_MODE, (TEXT || (gv->depth == 1)) ? 0x06 : 0x0e);
1337 1.1 veego WGfx(ba, GCT_ID_READ_MAP_SELECT, 0x00);
1338 1.1 veego WSeq(ba, SEQ_ID_MAP_MASK, (gv->depth == 1) ? 0x01 : 0xff);
1339 1.1 veego WSeq(ba, SEQ_ID_CHAR_MAP_SELECT, 0x00);
1340 1.1 veego
1341 1.1 veego /* Set clock */
1342 1.1 veego
1343 1.1 veego mnr = cv3d_compute_clock(gv->pixel_clock);
1344 1.1 veego WSeq(ba, SEQ_ID_DCLK_HI, ((mnr & 0xFF00) >> 8));
1345 1.1 veego WSeq(ba, SEQ_ID_DCLK_LO, (mnr & 0xFF));
1346 1.1 veego
1347 1.1 veego /* load display parameters into board */
1348 1.1 veego
1349 1.1 veego WCrt(ba, CRT_ID_EXT_HOR_OVF,
1350 1.1 veego ((HT & 0x100) ? 0x01 : 0x00) |
1351 1.1 veego ((HDE & 0x100) ? 0x02 : 0x00) |
1352 1.1 veego ((HBS & 0x100) ? 0x04 : 0x00) |
1353 1.1 veego /* ((HBE & 0x40) ? 0x08 : 0x00) | */ /* Later... */
1354 1.1 veego ((HSS & 0x100) ? 0x10 : 0x00) |
1355 1.1 veego /* ((HSE & 0x20) ? 0x20 : 0x00) | */
1356 1.1 veego (((HT-5) & 0x100) ? 0x40 : 0x00) );
1357 1.1 veego
1358 1.1 veego WCrt(ba, CRT_ID_EXT_VER_OVF,
1359 1.1 veego 0x40 | /* Line compare */
1360 1.1 veego ((VT & 0x400) ? 0x01 : 0x00) |
1361 1.1 veego ((VDE & 0x400) ? 0x02 : 0x00) |
1362 1.1 veego ((VBS & 0x400) ? 0x04 : 0x00) |
1363 1.1 veego ((VSS & 0x400) ? 0x10 : 0x00) );
1364 1.1 veego
1365 1.1 veego WCrt(ba, CRT_ID_HOR_TOTAL, HT);
1366 1.1 veego WCrt(ba, CRT_ID_DISPLAY_FIFO, HT - 5);
1367 1.1 veego
1368 1.1 veego WCrt(ba, CRT_ID_HOR_DISP_ENA_END, ((HDE >= HBS) ? (HBS - 1) : HDE));
1369 1.1 veego WCrt(ba, CRT_ID_START_HOR_BLANK, HBS);
1370 1.1 veego WCrt(ba, CRT_ID_END_HOR_BLANK, ((HBE & 0x1f) | 0x80));
1371 1.1 veego WCrt(ba, CRT_ID_START_HOR_RETR, HSS);
1372 1.1 veego WCrt(ba, CRT_ID_END_HOR_RETR,
1373 1.1 veego (HSE & 0x1f) |
1374 1.1 veego ((HBE & 0x20) ? 0x80 : 0x00) );
1375 1.1 veego WCrt(ba, CRT_ID_VER_TOTAL, VT);
1376 1.1 veego WCrt(ba, CRT_ID_OVERFLOW,
1377 1.1 veego 0x10 |
1378 1.1 veego ((VT & 0x100) ? 0x01 : 0x00) |
1379 1.1 veego ((VDE & 0x100) ? 0x02 : 0x00) |
1380 1.1 veego ((VSS & 0x100) ? 0x04 : 0x00) |
1381 1.1 veego ((VBS & 0x100) ? 0x08 : 0x00) |
1382 1.1 veego ((VT & 0x200) ? 0x20 : 0x00) |
1383 1.1 veego ((VDE & 0x200) ? 0x40 : 0x00) |
1384 1.1 veego ((VSS & 0x200) ? 0x80 : 0x00) );
1385 1.1 veego
1386 1.1 veego WCrt(ba, CRT_ID_MAX_SCAN_LINE,
1387 1.1 veego 0x40 | /* TEXT ? 0x00 ??? */
1388 1.1 veego ((gv->disp_flags & GRF_FLAGS_DBLSCAN) ? 0x80 : 0x00) |
1389 1.1 veego ((VBS & 0x200) ? 0x20 : 0x00) |
1390 1.1 veego (TEXT ? ((md->fy - 1) & 0x1f) : 0x00));
1391 1.1 veego
1392 1.1 veego WCrt(ba, CRT_ID_MODE_CONTROL, 0xE3);
1393 1.1 veego
1394 1.1 veego /* text cursor */
1395 1.1 veego
1396 1.1 veego if (TEXT) {
1397 1.1 veego #if CV3D_ULCURSOR
1398 1.1 veego WCrt(ba, CRT_ID_CURSOR_START, (md->fy & 0x1f) - 2);
1399 1.1 veego WCrt(ba, CRT_ID_CURSOR_END, (md->fy & 0x1f) - 1);
1400 1.1 veego #else
1401 1.1 veego WCrt(ba, CRT_ID_CURSOR_START, 0x00);
1402 1.1 veego WCrt(ba, CRT_ID_CURSOR_END, md->fy & 0x1f);
1403 1.1 veego #endif
1404 1.1 veego WCrt(ba, CRT_ID_UNDERLINE_LOC, (md->fy - 1) & 0x1f);
1405 1.1 veego
1406 1.1 veego WCrt(ba, CRT_ID_CURSOR_LOC_HIGH, 0x00);
1407 1.1 veego WCrt(ba, CRT_ID_CURSOR_LOC_LOW, 0x00);
1408 1.1 veego }
1409 1.1 veego
1410 1.1 veego WCrt(ba, CRT_ID_START_ADDR_HIGH, 0x00);
1411 1.1 veego WCrt(ba, CRT_ID_START_ADDR_LOW, 0x00);
1412 1.1 veego
1413 1.1 veego WCrt(ba, CRT_ID_START_VER_RETR, VSS);
1414 1.1 veego WCrt(ba, CRT_ID_END_VER_RETR, (VSE & 0x0f));
1415 1.1 veego WCrt(ba, CRT_ID_VER_DISP_ENA_END, VDE);
1416 1.1 veego WCrt(ba, CRT_ID_START_VER_BLANK, VBS);
1417 1.1 veego WCrt(ba, CRT_ID_END_VER_BLANK, VBE);
1418 1.1 veego
1419 1.1 veego WCrt(ba, CRT_ID_LINE_COMPARE, 0xff);
1420 1.1 veego WCrt(ba, CRT_ID_LACE_RETR_START, HT / 2);
1421 1.1 veego WCrt(ba, CRT_ID_LACE_CONTROL,
1422 1.1 veego ((gv->disp_flags & GRF_FLAGS_LACE) ? 0x20 : 0x00));
1423 1.1 veego
1424 1.1 veego WGfx(ba, GCT_ID_GRAPHICS_MODE,
1425 1.1 veego ((TEXT || (gv->depth == 1)) ? 0x00 : 0x40));
1426 1.1 veego WGfx(ba, GCT_ID_MISC, (TEXT ? 0x04 : 0x01));
1427 1.1 veego
1428 1.1 veego WSeq (ba, SEQ_ID_MEMORY_MODE,
1429 1.1 veego ((TEXT || (gv->depth == 1)) ? 0x06 : 0x02));
1430 1.1 veego
1431 1.1 veego vgawio(cv3d_boardaddr, VDAC_MASK, 0xff);
1432 1.1 veego
1433 1.1 veego /* Blank border */
1434 1.1 veego test = RCrt(ba, CRT_ID_BACKWAD_COMP_2);
1435 1.1 veego WCrt(ba, CRT_ID_BACKWAD_COMP_2, (test | 0x20));
1436 1.1 veego
1437 1.1 veego sr15 = RSeq(ba, SEQ_ID_CLKSYN_CNTL_2);
1438 1.1 veego sr15 &= ~0x10;
1439 1.1 veego sr18 = RSeq(ba, SEQ_ID_RAMDAC_CNTL);
1440 1.1 veego sr18 &= ~0x80;
1441 1.1 veego clock_mode = 0x00;
1442 1.1 veego cr50 = 0x00;
1443 1.1 veego
1444 1.1 veego test = RCrt(ba, CRT_ID_EXT_MISC_CNTL_2);
1445 1.1 veego test &= 0xd;
1446 1.1 veego
1447 1.1 veego switch (gv->depth) {
1448 1.1 veego case 1:
1449 1.1 veego case 4: /* text */
1450 1.2 veego fb_flag = 2;
1451 1.1 veego HDE = gv->disp_width / 16;
1452 1.1 veego break;
1453 1.1 veego case 8:
1454 1.2 veego fb_flag = 2;
1455 1.1 veego if (gv->pixel_clock > 80000000) {
1456 1.2 veego /*
1457 1.2 veego * CR67 bit 1 is undocumented but needed to prevent
1458 1.2 veego * a white line on the left side of the screen.
1459 1.2 veego */
1460 1.2 veego clock_mode = 0x10 | 0x02;
1461 1.1 veego sr15 |= 0x10;
1462 1.1 veego sr18 |= 0x80;
1463 1.1 veego }
1464 1.1 veego HDE = gv->disp_width / 8;
1465 1.1 veego cr50 |= 0x00;
1466 1.1 veego break;
1467 1.1 veego case 15:
1468 1.2 veego fb_flag = 1;
1469 1.1 veego clock_mode = 0x30;
1470 1.1 veego HDE = gv->disp_width / 4;
1471 1.1 veego cr50 |= 0x10;
1472 1.1 veego break;
1473 1.1 veego case 16:
1474 1.2 veego fb_flag = 1;
1475 1.1 veego clock_mode = 0x50;
1476 1.1 veego HDE = gv->disp_width / 4;
1477 1.1 veego cr50 |= 0x10;
1478 1.1 veego break;
1479 1.1 veego case 24: /* this is really 32 Bit on CV64/3D */
1480 1.1 veego case 32:
1481 1.2 veego fb_flag = 0;
1482 1.1 veego clock_mode = 0xd0;
1483 1.1 veego HDE = (gv->disp_width / 2);
1484 1.1 veego cr50 |= 0x30;
1485 1.1 veego break;
1486 1.1 veego }
1487 1.1 veego
1488 1.3 is if (cv3d_zorroIII) {
1489 1.21 he gp->g_fbkva = (volatile char *)cv3d_boardaddr + 0x04000000 +
1490 1.2 veego (0x00400000 * fb_flag);
1491 1.2 veego } else {
1492 1.2 veego /* XXX This is totaly untested */
1493 1.2 veego Select_Zorro2_FrameBuffer(fb_flag);
1494 1.2 veego }
1495 1.2 veego
1496 1.1 veego WCrt(ba, CRT_ID_EXT_MISC_CNTL_2, clock_mode | test);
1497 1.1 veego WSeq(ba, SEQ_ID_CLKSYN_CNTL_2, sr15);
1498 1.1 veego WSeq(ba, SEQ_ID_RAMDAC_CNTL, sr18);
1499 1.1 veego WCrt(ba, CRT_ID_SCREEN_OFFSET, HDE);
1500 1.1 veego
1501 1.1 veego WCrt(ba, CRT_ID_MISC_1, (TEXT ? 0x05 : 0x35));
1502 1.1 veego
1503 1.1 veego test = RCrt(ba, CRT_ID_EXT_SYS_CNTL_2);
1504 1.1 veego test &= ~0x30;
1505 1.1 veego /* HDE Overflow in bits 4-5 */
1506 1.1 veego test |= (HDE >> 4) & 0x30;
1507 1.1 veego WCrt(ba, CRT_ID_EXT_SYS_CNTL_2, test);
1508 1.1 veego
1509 1.1 veego #if 0 /* XXX */
1510 1.1 veego /* Set up graphics engine */
1511 1.1 veego switch (gv->disp_width) {
1512 1.1 veego case 1024:
1513 1.1 veego cr50 |= 0x00;
1514 1.1 veego break;
1515 1.1 veego case 640:
1516 1.1 veego cr50 |= 0x40;
1517 1.1 veego break;
1518 1.1 veego case 800:
1519 1.1 veego cr50 |= 0x80;
1520 1.1 veego break;
1521 1.1 veego case 1280:
1522 1.1 veego cr50 |= 0xc0;
1523 1.1 veego break;
1524 1.1 veego case 1152:
1525 1.1 veego cr50 |= 0x01;
1526 1.1 veego break;
1527 1.1 veego case 1600:
1528 1.1 veego cr50 |= 0x81;
1529 1.1 veego break;
1530 1.1 veego default: /* XXX The Xserver has to handle this */
1531 1.1 veego break;
1532 1.1 veego }
1533 1.1 veego
1534 1.1 veego WCrt(ba, CRT_ID_EXT_SYS_CNTL_1, cr50);
1535 1.1 veego #endif
1536 1.1 veego
1537 1.1 veego delay(100000);
1538 1.1 veego WAttr(ba, ACT_ID_ATTR_MODE_CNTL, (TEXT ? 0x08 : 0x41));
1539 1.1 veego delay(100000);
1540 1.1 veego WAttr(ba, ACT_ID_COLOR_PLANE_ENA,
1541 1.1 veego (gv->depth == 1) ? 0x01 : 0x0f);
1542 1.1 veego delay(100000);
1543 1.1 veego
1544 1.1 veego /* text initialization */
1545 1.1 veego
1546 1.1 veego if (TEXT) {
1547 1.1 veego cv3d_inittextmode(gp);
1548 1.1 veego }
1549 1.1 veego
1550 1.1 veego if (CONSOLE) {
1551 1.1 veego int i;
1552 1.1 veego vgawio(cv3d_boardaddr, VDAC_ADDRESS_W, 0);
1553 1.1 veego for (i = 0; i < 16; i++) {
1554 1.1 veego vgawio(cv3d_boardaddr, VDAC_DATA, cv3dconscolors[i][0]);
1555 1.1 veego vgawio(cv3d_boardaddr, VDAC_DATA, cv3dconscolors[i][1]);
1556 1.1 veego vgawio(cv3d_boardaddr, VDAC_DATA, cv3dconscolors[i][2]);
1557 1.1 veego }
1558 1.1 veego }
1559 1.1 veego
1560 1.1 veego /* Set display enable flag */
1561 1.2 veego WAttr(ba, 0x33, 0);
1562 1.1 veego
1563 1.1 veego /* turn gfx on again */
1564 1.1 veego cv3d_gfx_on_off(0, ba);
1565 1.1 veego
1566 1.1 veego /* Pass-through */
1567 1.1 veego cv3dscreen(0, cv3d_vcode_switch_base);
1568 1.1 veego
1569 1.1 veego return (1);
1570 1.1 veego }
1571 1.1 veego
1572 1.1 veego
1573 1.1 veego void
1574 1.8 aymeric cv3d_inittextmode(struct grf_softc *gp)
1575 1.1 veego {
1576 1.1 veego struct grfcv3dtext_mode *tm = (struct grfcv3dtext_mode *)gp->g_data;
1577 1.21 he volatile void *ba, *fb;
1578 1.21 he volatile unsigned char *c;
1579 1.21 he unsigned char *f, y;
1580 1.1 veego unsigned short z;
1581 1.1 veego
1582 1.1 veego ba = gp->g_regkva;
1583 1.1 veego fb = gp->g_fbkva;
1584 1.1 veego
1585 1.1 veego /* load text font into beginning of display memory.
1586 1.1 veego * Each character cell is 32 bytes long (enough for 4 planes)
1587 1.16 wiz * In linear addressing text mode, the memory is organized
1588 1.1 veego * so, that the Bytes of all 4 planes are interleaved.
1589 1.1 veego * 1st byte plane 0, 1st byte plane 1, 1st byte plane 2,
1590 1.1 veego * 1st byte plane 3, 2nd byte plane 0, 2nd byte plane 1,...
1591 1.1 veego * The font is loaded in plane 2.
1592 1.1 veego */
1593 1.1 veego
1594 1.21 he c = (volatile unsigned char *) fb;
1595 1.1 veego
1596 1.1 veego /* clear screen */
1597 1.1 veego for (z = 0; z < tm->cols * tm->rows * 3; z++) {
1598 1.1 veego *c++ = 0x20;
1599 1.1 veego *c++ = 0x07;
1600 1.1 veego *c++ = 0;
1601 1.1 veego *c++ = 0;
1602 1.1 veego }
1603 1.1 veego
1604 1.21 he c = (volatile unsigned char *)fb + (32 * tm->fdstart * 4 + 2);
1605 1.1 veego f = tm->fdata;
1606 1.1 veego for (z = tm->fdstart; z <= tm->fdend; z++, c += (32 - tm->fy) * 4)
1607 1.1 veego for (y = 0; y < tm->fy; y++) {
1608 1.1 veego *c = *f++;
1609 1.1 veego c += 4;
1610 1.1 veego }
1611 1.1 veego
1612 1.1 veego /* print out a little init msg */
1613 1.21 he c = (volatile unsigned char *)fb + (tm->cols - 9) * 4;
1614 1.1 veego *c++ = 'C';
1615 1.2 veego *c++ = 0x0c;
1616 1.1 veego c +=2;
1617 1.1 veego *c++ = 'V';
1618 1.2 veego *c++ = 0x0c;
1619 1.1 veego c +=2;
1620 1.1 veego *c++ = '6';
1621 1.2 veego *c++ = 0x0b;
1622 1.1 veego c +=2;
1623 1.1 veego *c++ = '4';
1624 1.2 veego *c++ = 0x0f;
1625 1.2 veego c +=2;
1626 1.1 veego *c++ = '/';
1627 1.1 veego *c++ = 0x0e;
1628 1.1 veego c +=2;
1629 1.1 veego *c++ = '3';
1630 1.2 veego *c++ = 0x0a;
1631 1.1 veego c +=2;
1632 1.1 veego *c++ = 'D';
1633 1.2 veego *c++ = 0x0a;
1634 1.1 veego }
1635 1.1 veego
1636 1.1 veego /*
1637 1.1 veego * Monitor Switch
1638 1.1 veego * 0 = CyberVision Signal
1639 1.1 veego * 1 = Amiga Signal,
1640 1.1 veego * ba = boardaddr
1641 1.1 veego */
1642 1.18 perry static inline void
1643 1.20 christos cv3dscreen(int toggle, volatile void *ba)
1644 1.1 veego {
1645 1.21 he *((volatile short *)(ba)) = (toggle & 1);
1646 1.1 veego }
1647 1.1 veego
1648 1.1 veego
1649 1.1 veego /* 0 = on, 1= off */
1650 1.1 veego /* ba= registerbase */
1651 1.18 perry static inline void
1652 1.20 christos cv3d_gfx_on_off(int toggle, volatile void *ba)
1653 1.1 veego {
1654 1.1 veego int r;
1655 1.1 veego
1656 1.1 veego toggle &= 0x1;
1657 1.1 veego toggle = toggle << 5;
1658 1.1 veego
1659 1.1 veego r = RSeq(ba, SEQ_ID_CLOCKING_MODE);
1660 1.1 veego r &= ~0x20; /* set Bit 5 to 0 */
1661 1.1 veego
1662 1.1 veego WSeq(ba, SEQ_ID_CLOCKING_MODE, r | toggle);
1663 1.1 veego }
1664 1.1 veego
1665 1.1 veego
1666 1.1 veego #ifdef CV3D_HARDWARE_CURSOR
1667 1.1 veego
1668 1.1 veego static unsigned char cv3d_hotx = 0, cv3d_hoty = 0;
1669 1.1 veego static char cv_cursor_on = 0;
1670 1.1 veego
1671 1.1 veego #define HWC_OFF (cv3d_fbsize - 1024*2)
1672 1.1 veego #define HWC_SIZE 1024
1673 1.1 veego
1674 1.1 veego /* Hardware Cursor handling routines */
1675 1.1 veego
1676 1.1 veego int
1677 1.8 aymeric cv3d_getspritepos(struct grf_softc *gp, struct grf_position *pos)
1678 1.1 veego {
1679 1.1 veego int hi,lo;
1680 1.20 christos volatile void *ba = gp->g_regkva;
1681 1.1 veego
1682 1.1 veego hi = RCrt(ba, CRT_ID_HWGC_ORIGIN_Y_HI);
1683 1.1 veego lo = RCrt(ba, CRT_ID_HWGC_ORIGIN_Y_LO);
1684 1.1 veego
1685 1.1 veego pos->y = (hi << 8) + lo;
1686 1.1 veego hi = RCrt(ba, CRT_ID_HWGC_ORIGIN_X_HI);
1687 1.1 veego lo = RCrt(ba, CRT_ID_HWGC_ORIGIN_X_LO);
1688 1.1 veego pos->x = (hi << 8) + lo;
1689 1.1 veego return (0);
1690 1.1 veego }
1691 1.1 veego
1692 1.1 veego
1693 1.1 veego int
1694 1.8 aymeric cv3d_setspritepos(struct grf_softc *gp, struct grf_position *pos)
1695 1.1 veego {
1696 1.20 christos volatile void *ba = gp->g_regkva;
1697 1.1 veego short x, y;
1698 1.1 veego static short savex, savey;
1699 1.1 veego short xoff, yoff;
1700 1.1 veego
1701 1.1 veego if (pos) {
1702 1.1 veego x = pos->x;
1703 1.1 veego y = pos->y;
1704 1.1 veego savex = x;
1705 1.1 veego savey= y;
1706 1.1 veego } else { /* restore cursor */
1707 1.1 veego x = savex;
1708 1.1 veego y = savey;
1709 1.1 veego }
1710 1.1 veego x -= cv3d_hotx;
1711 1.1 veego y -= cv3d_hoty;
1712 1.1 veego if (x < 0) {
1713 1.1 veego xoff = ((-x) & 0xFE);
1714 1.1 veego x = 0;
1715 1.1 veego } else {
1716 1.1 veego xoff = 0;
1717 1.1 veego }
1718 1.1 veego
1719 1.1 veego if (y < 0) {
1720 1.1 veego yoff = ((-y) & 0xFE);
1721 1.1 veego y = 0;
1722 1.1 veego } else {
1723 1.1 veego yoff = 0;
1724 1.1 veego }
1725 1.1 veego
1726 1.1 veego WCrt(ba, CRT_ID_HWGC_ORIGIN_X_HI, (x >> 8));
1727 1.1 veego WCrt(ba, CRT_ID_HWGC_ORIGIN_X_LO, (x & 0xff));
1728 1.1 veego
1729 1.1 veego WCrt(ba, CRT_ID_HWGC_ORIGIN_Y_LO, (y & 0xff));
1730 1.1 veego WCrt(ba, CRT_ID_HWGC_DSTART_X, xoff);
1731 1.1 veego WCrt(ba, CRT_ID_HWGC_DSTART_Y, yoff);
1732 1.1 veego WCrt(ba, CRT_ID_HWGC_ORIGIN_Y_HI, (y >> 8));
1733 1.1 veego
1734 1.1 veego return(0);
1735 1.1 veego }
1736 1.1 veego
1737 1.18 perry static inline short
1738 1.8 aymeric M2I(short val)
1739 1.8 aymeric {
1740 1.1 veego return ( ((val & 0xff00) >> 8) | ((val & 0xff) << 8));
1741 1.1 veego }
1742 1.1 veego
1743 1.1 veego int
1744 1.8 aymeric cv3d_getspriteinfo(struct grf_softc *gp, struct grf_spriteinfo *info)
1745 1.1 veego {
1746 1.20 christos volatile void *ba, fb;
1747 1.1 veego
1748 1.1 veego ba = gp->g_regkva;
1749 1.1 veego fb = gp->g_fbkva;
1750 1.1 veego
1751 1.1 veego if (info->set & GRFSPRSET_ENABLE)
1752 1.1 veego info->enable = RCrt(ba, CRT_ID_HWGC_MODE) & 0x01;
1753 1.1 veego
1754 1.1 veego if (info->set & GRFSPRSET_POS)
1755 1.1 veego cv3d_getspritepos (gp, &info->pos);
1756 1.1 veego
1757 1.1 veego #if 0 /* XXX */
1758 1.1 veego if (info->set & GRFSPRSET_SHAPE) {
1759 1.1 veego u_char image[512], mask[512];
1760 1.1 veego volatile u_long *hwp;
1761 1.1 veego u_char *imp, *mp;
1762 1.1 veego short row;
1763 1.1 veego info->size.x = 64;
1764 1.1 veego info->size.y = 64;
1765 1.1 veego for (row = 0, hwp = (u_long *)(fb + HWC_OFF),
1766 1.1 veego mp = mask, imp = image;
1767 1.1 veego row < 64;
1768 1.1 veego row++) {
1769 1.1 veego u_long bp10, bp20, bp11, bp21;
1770 1.1 veego bp10 = *hwp++;
1771 1.1 veego bp20 = *hwp++;
1772 1.1 veego bp11 = *hwp++;
1773 1.1 veego bp21 = *hwp++;
1774 1.1 veego M2I (bp10);
1775 1.1 veego M2I (bp20);
1776 1.1 veego M2I (bp11);
1777 1.1 veego M2I (bp21);
1778 1.1 veego *imp++ = (~bp10) & bp11;
1779 1.1 veego *imp++ = (~bp20) & bp21;
1780 1.1 veego *mp++ = (~bp10) | (bp10 & ~bp11);
1781 1.1 veego *mp++ = (~bp20) & (bp20 & ~bp21);
1782 1.1 veego }
1783 1.1 veego copyout (image, info->image, sizeof (image));
1784 1.1 veego copyout (mask, info->mask, sizeof (mask));
1785 1.1 veego }
1786 1.1 veego #endif
1787 1.1 veego return(0);
1788 1.1 veego }
1789 1.1 veego
1790 1.1 veego
1791 1.1 veego void
1792 1.8 aymeric cv3d_setup_hwc(struct grf_softc *gp)
1793 1.1 veego {
1794 1.20 christos volatile void *ba = gp->g_regkva;
1795 1.20 christos volatile void *hwc;
1796 1.1 veego int test;
1797 1.1 veego
1798 1.1 veego if (gp->g_display.gd_planes <= 4)
1799 1.1 veego cv3d_cursor_on = 0; /* don't enable hwc in text modes */
1800 1.1 veego if (cv3d_cursor_on == 0)
1801 1.1 veego return;
1802 1.1 veego
1803 1.1 veego /* reset colour stack */
1804 1.22 is #if !defined(__m68k__)
1805 1.1 veego test = RCrt(ba, CRT_ID_HWGC_MODE);
1806 1.22 is cpu_sync();
1807 1.1 veego #else
1808 1.1 veego /* do it in assembler, the above does't seem to work */
1809 1.18 perry __asm volatile ("moveb #0x45, %1@(0x3d4); \
1810 1.1 veego moveb %1@(0x3d5),%0" : "=r" (test) : "a" (ba));
1811 1.1 veego #endif
1812 1.1 veego
1813 1.1 veego WCrt (ba, CRT_ID_HWGC_FG_STACK, 0);
1814 1.1 veego
1815 1.1 veego hwc = ba + CRT_ADDRESS_W;
1816 1.1 veego *hwc = 0;
1817 1.1 veego *hwc = 0;
1818 1.1 veego
1819 1.22 is #if !defined(__m68k__)
1820 1.1 veego test = RCrt(ba, CRT_ID_HWGC_MODE);
1821 1.22 is cpu_sync();
1822 1.1 veego #else
1823 1.1 veego /* do it in assembler, the above does't seem to work */
1824 1.18 perry __asm volatile ("moveb #0x45, %1@(0x3d4); \
1825 1.1 veego moveb %1@(0x3d5),%0" : "=r" (test) : "a" (ba));
1826 1.1 veego #endif
1827 1.1 veego switch (gp->g_display.gd_planes) {
1828 1.1 veego case 8:
1829 1.1 veego WCrt (ba, CRT_ID_HWGC_BG_STACK, 0x1);
1830 1.1 veego *hwc = 1;
1831 1.1 veego break;
1832 1.1 veego default:
1833 1.1 veego WCrt (ba, CRT_ID_HWGC_BG_STACK, 0xff);
1834 1.1 veego *hwc = 0xff;
1835 1.1 veego *hwc = 0xff;
1836 1.1 veego }
1837 1.1 veego
1838 1.1 veego test = HWC_OFF / HWC_SIZE;
1839 1.1 veego WCrt (ba, CRT_ID_HWGC_START_AD_HI, (test >> 8));
1840 1.1 veego WCrt (ba, CRT_ID_HWGC_START_AD_LO, (test & 0xff));
1841 1.1 veego
1842 1.1 veego WCrt (ba, CRT_ID_HWGC_DSTART_X , 0);
1843 1.1 veego WCrt (ba, CRT_ID_HWGC_DSTART_Y , 0);
1844 1.1 veego
1845 1.1 veego WCrt (ba, CRT_ID_EXT_DAC_CNTL, 0x10); /* Cursor X11 Mode */
1846 1.1 veego /*
1847 1.1 veego * Put it into Windoze Mode or you'll see sometimes a white stripe
1848 1.1 veego * on the right side (in double clocking modes with a screen bigger
1849 1.1 veego * > 1023 pixels).
1850 1.1 veego */
1851 1.1 veego WCrt (ba, CRT_ID_EXT_DAC_CNTL, 0x00); /* Cursor Windoze Mode */
1852 1.1 veego
1853 1.1 veego WCrt (ba, CRT_ID_HWGC_MODE, 0x01);
1854 1.1 veego }
1855 1.1 veego
1856 1.1 veego
1857 1.1 veego /*
1858 1.1 veego * This was the reason why you shouldn't use the HWC in the Kernel:(
1859 1.1 veego * Obsoleted now by use of interrupts :-)
1860 1.1 veego */
1861 1.1 veego
1862 1.1 veego #define VerticalRetraceWait(ba) \
1863 1.1 veego { \
1864 1.1 veego while (vgar(ba, GREG_INPUT_STATUS1_R) == 0x00) ; \
1865 1.1 veego while ((vgar(ba, GREG_INPUT_STATUS1_R) & 0x08) == 0x08) ; \
1866 1.1 veego while ((vgar(ba, GREG_INPUT_STATUS1_R) & 0x08) == 0x00) ; \
1867 1.1 veego }
1868 1.1 veego
1869 1.1 veego
1870 1.1 veego int
1871 1.8 aymeric cv3d_setspriteinfo(struct grf_softc *gp, struct grf_spriteinfo *info)
1872 1.1 veego {
1873 1.20 christos volatile void *ba, fb;
1874 1.1 veego int depth = gp->g_display.gd_planes;
1875 1.1 veego
1876 1.1 veego ba = gp->g_regkva;
1877 1.1 veego fb = gp->g_fbkva;
1878 1.1 veego
1879 1.1 veego if (info->set & GRFSPRSET_SHAPE) {
1880 1.1 veego /*
1881 1.1 veego * For an explanation of these weird actions here, see above
1882 1.1 veego * when reading the shape. We set the shape directly into
1883 1.1 veego * the video memory, there's no reason to keep 1k on the
1884 1.1 veego * kernel stack just as template
1885 1.1 veego */
1886 1.1 veego u_char *image, *mask;
1887 1.1 veego volatile u_short *hwp;
1888 1.1 veego u_char *imp, *mp;
1889 1.1 veego unsigned short row;
1890 1.1 veego
1891 1.1 veego /* Cursor off */
1892 1.1 veego WCrt (ba, CRT_ID_HWGC_MODE, 0x00);
1893 1.1 veego
1894 1.1 veego /*
1895 1.1 veego * The Trio64 crashes if the cursor data is written
1896 1.1 veego * while the cursor is displayed.
1897 1.1 veego * Sadly, turning the cursor off is not enough.
1898 1.1 veego * What we have to do is:
1899 1.1 veego * 1. Wait for vertical retrace, to make sure no-one
1900 1.1 veego * has moved the cursor in this sync period (because
1901 1.1 veego * another write then would have no effect, argh!).
1902 1.1 veego * 2. Move the cursor off-screen
1903 1.1 veego * 3. Another wait for v. retrace to make sure the cursor
1904 1.1 veego * is really off.
1905 1.1 veego * 4. Write the data, finally.
1906 1.1 veego * (thanks to Harald Koenig for this tip!)
1907 1.1 veego */
1908 1.1 veego
1909 1.1 veego /*
1910 1.1 veego * Remark 06/06/96: Update in interrupt obsoletes this,
1911 1.1 veego * but the warning should stay there!
1912 1.1 veego */
1913 1.1 veego
1914 1.1 veego VerticalRetraceWait(ba);
1915 1.1 veego
1916 1.1 veego WCrt (ba, CRT_ID_HWGC_ORIGIN_X_HI, 0x7);
1917 1.1 veego WCrt (ba, CRT_ID_HWGC_ORIGIN_X_LO, 0xff);
1918 1.1 veego WCrt (ba, CRT_ID_HWGC_ORIGIN_Y_LO, 0xff);
1919 1.1 veego WCrt (ba, CRT_ID_HWGC_DSTART_X, 0x3f);
1920 1.1 veego WCrt (ba, CRT_ID_HWGC_DSTART_Y, 0x3f);
1921 1.1 veego WCrt (ba, CRT_ID_HWGC_ORIGIN_Y_HI, 0x7);
1922 1.1 veego
1923 1.1 veego if (info->size.y > 64)
1924 1.1 veego info->size.y = 64;
1925 1.1 veego if (info->size.x > 64)
1926 1.1 veego info->size.x = 64;
1927 1.1 veego if (info->size.x < 32)
1928 1.1 veego info->size.x = 32;
1929 1.1 veego
1930 1.1 veego image = malloc(HWC_SIZE, M_TEMP, M_WAITOK);
1931 1.1 veego mask = image + HWC_SIZE/2;
1932 1.1 veego
1933 1.1 veego copyin(info->image, image, info->size.y * info->size.x / 8);
1934 1.1 veego copyin(info->mask, mask, info->size.y * info->size.x / 8);
1935 1.1 veego
1936 1.1 veego hwp = (u_short *)(fb +HWC_OFF);
1937 1.1 veego
1938 1.1 veego /* This is necessary in order not to crash the board */
1939 1.1 veego VerticalRetraceWait(ba);
1940 1.1 veego
1941 1.1 veego /*
1942 1.1 veego * setting it is slightly more difficult, because we can't
1943 1.1 veego * force the application to not pass a *smaller* than
1944 1.1 veego * supported bitmap
1945 1.1 veego */
1946 1.1 veego
1947 1.1 veego for (row = 0, mp = mask, imp = image;
1948 1.1 veego row < info->size.y; row++) {
1949 1.1 veego u_short im1, im2, im3, im4, m1, m2, m3, m4;
1950 1.1 veego
1951 1.1 veego m1 = ~(*(unsigned short *)mp);
1952 1.1 veego im1 = *(unsigned short *)imp & *(unsigned short *)mp;
1953 1.1 veego mp += 2;
1954 1.1 veego imp += 2;
1955 1.1 veego
1956 1.1 veego m2 = ~(*(unsigned short *)mp);
1957 1.1 veego im2 = *(unsigned short *)imp & *(unsigned short *)mp;
1958 1.1 veego mp += 2;
1959 1.1 veego imp += 2;
1960 1.1 veego
1961 1.1 veego if (info->size.x > 32) {
1962 1.1 veego m3 = ~(*(unsigned short *)mp);
1963 1.1 veego im3 = *(unsigned short *)imp & *(unsigned short *)mp;
1964 1.1 veego mp += 2;
1965 1.1 veego imp += 2;
1966 1.1 veego m4 = ~(*(unsigned short *)mp);
1967 1.1 veego im4 = *(unsigned short *)imp & *(unsigned short *)mp;
1968 1.1 veego mp += 2;
1969 1.1 veego imp += 2;
1970 1.1 veego } else {
1971 1.1 veego m3 = 0xffff;
1972 1.1 veego im3 = 0;
1973 1.1 veego m4 = 0xffff;
1974 1.1 veego im4 = 0;
1975 1.1 veego }
1976 1.1 veego
1977 1.1 veego switch (depth) {
1978 1.1 veego case 8:
1979 1.1 veego *hwp++ = m1;
1980 1.1 veego *hwp++ = im1;
1981 1.1 veego *hwp++ = m2;
1982 1.1 veego *hwp++ = im2;
1983 1.1 veego *hwp++ = m3;
1984 1.1 veego *hwp++ = im3;
1985 1.1 veego *hwp++ = m4;
1986 1.1 veego *hwp++ = im4;
1987 1.1 veego break;
1988 1.1 veego case 15:
1989 1.1 veego case 16:
1990 1.1 veego *hwp++ = M2I(m1);
1991 1.1 veego *hwp++ = M2I(im1);
1992 1.1 veego *hwp++ = M2I(m2);
1993 1.1 veego *hwp++ = M2I(im2);
1994 1.1 veego *hwp++ = M2I(m3);
1995 1.1 veego *hwp++ = M2I(im3);
1996 1.1 veego *hwp++ = M2I(m4);
1997 1.1 veego *hwp++ = M2I(im4);
1998 1.1 veego break;
1999 1.1 veego case 24:
2000 1.1 veego case 32:
2001 1.1 veego *hwp++ = M2I(im1);
2002 1.1 veego *hwp++ = M2I(m1);
2003 1.1 veego *hwp++ = M2I(im2);
2004 1.1 veego *hwp++ = M2I(m2);
2005 1.1 veego *hwp++ = M2I(im3);
2006 1.1 veego *hwp++ = M2I(m3);
2007 1.1 veego *hwp++ = M2I(im4);
2008 1.1 veego *hwp++ = M2I(m4);
2009 1.1 veego break;
2010 1.1 veego }
2011 1.1 veego }
2012 1.1 veego
2013 1.1 veego if (depth < 24) {
2014 1.1 veego for (; row < 64; row++) {
2015 1.1 veego *hwp++ = 0xffff;
2016 1.1 veego *hwp++ = 0x0000;
2017 1.1 veego *hwp++ = 0xffff;
2018 1.1 veego *hwp++ = 0x0000;
2019 1.1 veego *hwp++ = 0xffff;
2020 1.1 veego *hwp++ = 0x0000;
2021 1.1 veego *hwp++ = 0xffff;
2022 1.1 veego *hwp++ = 0x0000;
2023 1.1 veego }
2024 1.1 veego } else {
2025 1.1 veego for (; row < 64; row++) {
2026 1.1 veego *hwp++ = 0x0000;
2027 1.1 veego *hwp++ = 0xffff;
2028 1.1 veego *hwp++ = 0x0000;
2029 1.1 veego *hwp++ = 0xffff;
2030 1.1 veego *hwp++ = 0x0000;
2031 1.1 veego *hwp++ = 0xffff;
2032 1.1 veego *hwp++ = 0x0000;
2033 1.1 veego *hwp++ = 0xffff;
2034 1.1 veego }
2035 1.1 veego }
2036 1.1 veego
2037 1.1 veego free(image, M_TEMP);
2038 1.1 veego /* cv3d_setup_hwc(gp); */
2039 1.1 veego cv3d_hotx = info->hot.x;
2040 1.1 veego cv3d_hoty = info->hot.y;
2041 1.1 veego
2042 1.1 veego /* One must not write twice per vertical blank :-( */
2043 1.1 veego VerticalRetraceWait(ba);
2044 1.1 veego cv3d_setspritepos(gp, &info->pos);
2045 1.1 veego }
2046 1.1 veego if (info->set & GRFSPRSET_CMAP) {
2047 1.20 christos volatile void *hwc;
2048 1.1 veego int test;
2049 1.1 veego
2050 1.1 veego /* reset colour stack */
2051 1.1 veego test = RCrt(ba, CRT_ID_HWGC_MODE);
2052 1.22 is cpu_sync();
2053 1.1 veego switch (depth) {
2054 1.1 veego case 8:
2055 1.1 veego case 15:
2056 1.1 veego case 16:
2057 1.1 veego WCrt (ba, CRT_ID_HWGC_FG_STACK, 0);
2058 1.1 veego hwc = ba + CRT_ADDRESS_W;
2059 1.1 veego *hwc = 0;
2060 1.1 veego break;
2061 1.1 veego case 32:
2062 1.1 veego case 24:
2063 1.1 veego WCrt (ba, CRT_ID_HWGC_FG_STACK, 0);
2064 1.1 veego hwc = ba + CRT_ADDRESS_W;
2065 1.1 veego *hwc = 0;
2066 1.1 veego *hwc = 0;
2067 1.1 veego break;
2068 1.1 veego }
2069 1.1 veego
2070 1.1 veego test = RCrt(ba, CRT_ID_HWGC_MODE);
2071 1.22 is cpu_sync();
2072 1.1 veego switch (depth) {
2073 1.1 veego case 8:
2074 1.1 veego WCrt (ba, CRT_ID_HWGC_BG_STACK, 1);
2075 1.1 veego hwc = ba + CRT_ADDRESS_W;
2076 1.1 veego *hwc = 1;
2077 1.1 veego break;
2078 1.1 veego case 15:
2079 1.1 veego case 16:
2080 1.1 veego WCrt (ba, CRT_ID_HWGC_BG_STACK, 0xff);
2081 1.1 veego hwc = ba + CRT_ADDRESS_W;
2082 1.1 veego *hwc = 0xff;
2083 1.1 veego break;
2084 1.1 veego case 32:
2085 1.1 veego case 24:
2086 1.1 veego WCrt (ba, CRT_ID_HWGC_BG_STACK, 0xff);
2087 1.1 veego hwc = ba + CRT_ADDRESS_W;
2088 1.1 veego *hwc = 0xff;
2089 1.1 veego *hwc = 0xff;
2090 1.1 veego break;
2091 1.1 veego }
2092 1.1 veego }
2093 1.1 veego
2094 1.1 veego if (info->set & GRFSPRSET_ENABLE) {
2095 1.1 veego if (info->enable) {
2096 1.1 veego cv3d_cursor_on = 1;
2097 1.1 veego cv3d_setup_hwc(gp);
2098 1.1 veego /* WCrt(ba, CRT_ID_HWGC_MODE, 0x01); */
2099 1.1 veego } else
2100 1.1 veego WCrt(ba, CRT_ID_HWGC_MODE, 0x00);
2101 1.1 veego }
2102 1.1 veego if (info->set & GRFSPRSET_POS)
2103 1.1 veego cv3d_setspritepos(gp, &info->pos);
2104 1.1 veego if (info->set & GRFSPRSET_HOT) {
2105 1.1 veego
2106 1.1 veego cv3d_hotx = info->hot.x;
2107 1.1 veego cv3d_hoty = info->hot.y;
2108 1.1 veego cv3d_setspritepos (gp, &info->pos);
2109 1.1 veego }
2110 1.1 veego return(0);
2111 1.1 veego }
2112 1.1 veego
2113 1.1 veego
2114 1.1 veego int
2115 1.8 aymeric cv3d_getspritemax(struct grf_softc *gp, struct grf_position *pos)
2116 1.1 veego {
2117 1.1 veego
2118 1.1 veego pos->x = 64;
2119 1.1 veego pos->y = 64;
2120 1.1 veego return(0);
2121 1.1 veego }
2122 1.1 veego
2123 1.1 veego #endif /* CV3D_HARDWARE_CURSOR */
2124 1.1 veego
2125 1.25.12.1 yamt #if NWSDISPLAY > 0
2126 1.25.12.1 yamt
2127 1.25.12.1 yamt static void
2128 1.25.12.1 yamt cv3d_wscursor(void *c, int on, int row, int col)
2129 1.25.12.1 yamt {
2130 1.25.12.1 yamt struct rasops_info *ri;
2131 1.25.12.1 yamt struct vcons_screen *scr;
2132 1.25.12.1 yamt struct grf_softc *gp;
2133 1.25.12.1 yamt volatile void *ba;
2134 1.25.12.1 yamt int offs;
2135 1.25.12.1 yamt
2136 1.25.12.1 yamt ri = c;
2137 1.25.12.1 yamt scr = ri->ri_hw;
2138 1.25.12.1 yamt gp = scr->scr_cookie;
2139 1.25.12.1 yamt ba = gp->g_regkva;
2140 1.25.12.1 yamt
2141 1.25.12.1 yamt if ((ri->ri_flg & RI_CURSOR) && !on) {
2142 1.25.12.1 yamt /* cursor was visible, but we want to remove it */
2143 1.25.12.1 yamt /*WCrt(ba, CRT_ID_CURSOR_START, | 0x20);*/
2144 1.25.12.1 yamt ri->ri_flg &= ~RI_CURSOR;
2145 1.25.12.1 yamt }
2146 1.25.12.1 yamt
2147 1.25.12.1 yamt ri->ri_crow = row;
2148 1.25.12.1 yamt ri->ri_ccol = col;
2149 1.25.12.1 yamt
2150 1.25.12.1 yamt if (on) {
2151 1.25.12.1 yamt /* move cursor to new location */
2152 1.25.12.1 yamt if (!(ri->ri_flg & RI_CURSOR)) {
2153 1.25.12.1 yamt /*WCrt(ba, CRT_ID_CURSOR_START, | 0x20);*/
2154 1.25.12.1 yamt ri->ri_flg |= RI_CURSOR;
2155 1.25.12.1 yamt }
2156 1.25.12.1 yamt offs = gp->g_rowoffset[row] + col;
2157 1.25.12.1 yamt WCrt(ba, CRT_ID_CURSOR_LOC_LOW, offs & 0xff);
2158 1.25.12.1 yamt WCrt(ba, CRT_ID_CURSOR_LOC_HIGH, offs >> 8);
2159 1.25.12.1 yamt }
2160 1.25.12.1 yamt }
2161 1.25.12.1 yamt
2162 1.25.12.1 yamt static void
2163 1.25.12.1 yamt cv3d_wsputchar(void *cookie, int row, int col, u_int ch, long attr)
2164 1.25.12.1 yamt {
2165 1.25.12.1 yamt struct rasops_info *ri;
2166 1.25.12.1 yamt struct vcons_screen *scr;
2167 1.25.12.1 yamt struct grf_softc *gp;
2168 1.25.12.1 yamt volatile unsigned char *cp;
2169 1.25.12.1 yamt
2170 1.25.12.1 yamt ri = cookie;
2171 1.25.12.1 yamt scr = ri->ri_hw;
2172 1.25.12.1 yamt gp = scr->scr_cookie;
2173 1.25.12.1 yamt cp = gp->g_fbkva;
2174 1.25.12.1 yamt cp += (gp->g_rowoffset[row] + col) << 2;
2175 1.25.12.1 yamt *cp++ = ch;
2176 1.25.12.1 yamt *cp = attr;
2177 1.25.12.1 yamt }
2178 1.25.12.1 yamt
2179 1.25.12.1 yamt static void
2180 1.25.12.1 yamt cv3d_wscopycols(void *c, int row, int srccol, int dstcol, int ncols)
2181 1.25.12.1 yamt {
2182 1.25.12.1 yamt struct rasops_info *ri;
2183 1.25.12.1 yamt struct vcons_screen *scr;
2184 1.25.12.1 yamt struct grf_softc *gp;
2185 1.25.12.1 yamt volatile uint16_t *src, *dst;
2186 1.25.12.1 yamt
2187 1.25.12.1 yamt KASSERT(ncols > 0);
2188 1.25.12.1 yamt ri = c;
2189 1.25.12.1 yamt scr = ri->ri_hw;
2190 1.25.12.1 yamt gp = scr->scr_cookie;
2191 1.25.12.1 yamt src = dst = gp->g_fbkva;
2192 1.25.12.1 yamt src += (gp->g_rowoffset[row] + srccol) << 1;
2193 1.25.12.1 yamt dst += (gp->g_rowoffset[row] + dstcol) << 1;
2194 1.25.12.1 yamt if (src < dst) {
2195 1.25.12.1 yamt /* need to copy backwards */
2196 1.25.12.1 yamt src += (ncols - 1) << 1;
2197 1.25.12.1 yamt dst += (ncols - 1) << 1;
2198 1.25.12.1 yamt while (ncols--) {
2199 1.25.12.1 yamt *dst = *src;
2200 1.25.12.1 yamt src -= 2;
2201 1.25.12.1 yamt dst -= 2;
2202 1.25.12.1 yamt }
2203 1.25.12.1 yamt } else
2204 1.25.12.1 yamt while (ncols--) {
2205 1.25.12.1 yamt *dst = *src;
2206 1.25.12.1 yamt src += 2;
2207 1.25.12.1 yamt dst += 2;
2208 1.25.12.1 yamt }
2209 1.25.12.1 yamt }
2210 1.25.12.1 yamt
2211 1.25.12.1 yamt static void
2212 1.25.12.1 yamt cv3d_wserasecols(void *c, int row, int startcol, int ncols, long fillattr)
2213 1.25.12.1 yamt {
2214 1.25.12.1 yamt struct rasops_info *ri;
2215 1.25.12.1 yamt struct vcons_screen *scr;
2216 1.25.12.1 yamt struct grf_softc *gp;
2217 1.25.12.1 yamt volatile uint16_t *cp;
2218 1.25.12.1 yamt uint16_t val;
2219 1.25.12.1 yamt
2220 1.25.12.1 yamt ri = c;
2221 1.25.12.1 yamt scr = ri->ri_hw;
2222 1.25.12.1 yamt gp = scr->scr_cookie;
2223 1.25.12.1 yamt cp = gp->g_fbkva;
2224 1.25.12.1 yamt val = 0x2000 | fillattr;
2225 1.25.12.1 yamt cp += (gp->g_rowoffset[row] + startcol) << 1;
2226 1.25.12.1 yamt while (ncols--) {
2227 1.25.12.1 yamt *cp = val;
2228 1.25.12.1 yamt cp += 2;
2229 1.25.12.1 yamt }
2230 1.25.12.1 yamt }
2231 1.25.12.1 yamt
2232 1.25.12.1 yamt static void
2233 1.25.12.1 yamt cv3d_wscopyrows(void *c, int srcrow, int dstrow, int nrows)
2234 1.25.12.1 yamt {
2235 1.25.12.1 yamt struct rasops_info *ri;
2236 1.25.12.1 yamt struct vcons_screen *scr;
2237 1.25.12.1 yamt struct grf_softc *gp;
2238 1.25.12.1 yamt volatile uint16_t *src, *dst;
2239 1.25.12.1 yamt int n;
2240 1.25.12.1 yamt
2241 1.25.12.1 yamt KASSERT(nrows > 0);
2242 1.25.12.1 yamt ri = c;
2243 1.25.12.1 yamt scr = ri->ri_hw;
2244 1.25.12.1 yamt gp = scr->scr_cookie;
2245 1.25.12.1 yamt src = dst = gp->g_fbkva;
2246 1.25.12.1 yamt n = ri->ri_cols * nrows;
2247 1.25.12.1 yamt if (src < dst) {
2248 1.25.12.1 yamt /* need to copy backwards */
2249 1.25.12.1 yamt src += gp->g_rowoffset[srcrow + nrows] << 1;
2250 1.25.12.1 yamt dst += gp->g_rowoffset[dstrow + nrows] << 1;
2251 1.25.12.1 yamt while (n--) {
2252 1.25.12.1 yamt src -= 2;
2253 1.25.12.1 yamt dst -= 2;
2254 1.25.12.1 yamt *dst = *src;
2255 1.25.12.1 yamt }
2256 1.25.12.1 yamt } else {
2257 1.25.12.1 yamt src += gp->g_rowoffset[srcrow] << 1;
2258 1.25.12.1 yamt dst += gp->g_rowoffset[dstrow] << 1;
2259 1.25.12.1 yamt while (n--) {
2260 1.25.12.1 yamt *dst = *src;
2261 1.25.12.1 yamt src += 2;
2262 1.25.12.1 yamt dst += 2;
2263 1.25.12.1 yamt }
2264 1.25.12.1 yamt }
2265 1.25.12.1 yamt }
2266 1.25.12.1 yamt
2267 1.25.12.1 yamt static void
2268 1.25.12.1 yamt cv3d_wseraserows(void *c, int row, int nrows, long fillattr)
2269 1.25.12.1 yamt {
2270 1.25.12.1 yamt struct rasops_info *ri;
2271 1.25.12.1 yamt struct vcons_screen *scr;
2272 1.25.12.1 yamt struct grf_softc *gp;
2273 1.25.12.1 yamt volatile uint16_t *cp;
2274 1.25.12.1 yamt int n;
2275 1.25.12.1 yamt uint16_t val;
2276 1.25.12.1 yamt
2277 1.25.12.1 yamt ri = c;
2278 1.25.12.1 yamt scr = ri->ri_hw;
2279 1.25.12.1 yamt gp = scr->scr_cookie;
2280 1.25.12.1 yamt cp = gp->g_fbkva;
2281 1.25.12.1 yamt val = 0x2000 | fillattr;
2282 1.25.12.1 yamt cp += gp->g_rowoffset[row] << 1;
2283 1.25.12.1 yamt n = ri->ri_cols * nrows;
2284 1.25.12.1 yamt while (n--) {
2285 1.25.12.1 yamt *cp = val;
2286 1.25.12.1 yamt cp += 2;
2287 1.25.12.1 yamt }
2288 1.25.12.1 yamt }
2289 1.25.12.1 yamt
2290 1.25.12.1 yamt /* our font does not support unicode extensions */
2291 1.25.12.1 yamt static int
2292 1.25.12.1 yamt cv3d_wsmapchar(void *c, int ch, unsigned int *cp)
2293 1.25.12.1 yamt {
2294 1.25.12.1 yamt
2295 1.25.12.1 yamt if (ch > 0 && ch < 256) {
2296 1.25.12.1 yamt *cp = ch;
2297 1.25.12.1 yamt return 5;
2298 1.25.12.1 yamt }
2299 1.25.12.1 yamt *cp = ' ';
2300 1.25.12.1 yamt return 0;
2301 1.25.12.1 yamt }
2302 1.25.12.1 yamt
2303 1.25.12.1 yamt static int
2304 1.25.12.1 yamt cv3d_wsallocattr(void *c, int fg, int bg, int flg, long *attr)
2305 1.25.12.1 yamt {
2306 1.25.12.1 yamt
2307 1.25.12.1 yamt /* XXX color support? */
2308 1.25.12.1 yamt *attr = (flg & WSATTR_REVERSE) ? 0x70 : 0x07;
2309 1.25.12.1 yamt if (flg & WSATTR_UNDERLINE) *attr = 0x01;
2310 1.25.12.1 yamt if (flg & WSATTR_HILIT) *attr |= 0x08;
2311 1.25.12.1 yamt if (flg & WSATTR_BLINK) *attr |= 0x80;
2312 1.25.12.1 yamt return 0;
2313 1.25.12.1 yamt }
2314 1.25.12.1 yamt
2315 1.25.12.1 yamt #endif /* NWSDISPLAY > 0 */
2316 1.25.12.1 yamt
2317 1.1 veego #endif /* NGRFCV3D */
2318