Home | History | Annotate | Line # | Download | only in dev
grf_cv3dreg.h revision 1.1
      1  1.1  veego /*	$NetBSD: grf_cv3dreg.h,v 1.1 1997/10/19 18:55:23 veego Exp $	*/
      2  1.1  veego 
      3  1.1  veego /*
      4  1.1  veego  * Copyright (c) 1995 Michael Teske
      5  1.1  veego  * All rights reserved.
      6  1.1  veego  *
      7  1.1  veego  * Redistribution and use in source and binary forms, with or without
      8  1.1  veego  * modification, are permitted provided that the following conditions
      9  1.1  veego  * are met:
     10  1.1  veego  * 1. Redistributions of source code must retain the above copyright
     11  1.1  veego  *    notice, this list of conditions and the following disclaimer.
     12  1.1  veego  * 2. Redistributions in binary form must reproduce the above copyright
     13  1.1  veego  *    notice, this list of conditions and the following disclaimer in the
     14  1.1  veego  *    documentation and/or other materials provided with the distribution.
     15  1.1  veego  * 3. All advertising materials mentioning features or use of this software
     16  1.1  veego  *    must display the following acknowledgement:
     17  1.1  veego  *      This product includes software developed by Ezra Story and  by Kari
     18  1.1  veego  *      Mettinen.
     19  1.1  veego  * 4. The name of the author may not be used to endorse or promote products
     20  1.1  veego  *    derived from this software without specific prior written permission
     21  1.1  veego  *
     22  1.1  veego  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     23  1.1  veego  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     24  1.1  veego  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     25  1.1  veego  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     26  1.1  veego  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     27  1.1  veego  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     28  1.1  veego  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     29  1.1  veego  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     30  1.1  veego  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     31  1.1  veego  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     32  1.1  veego  */
     33  1.1  veego 
     34  1.1  veego #ifndef _GRF_CV3DREG_H
     35  1.1  veego #define _GRF_CV3DREG_H
     36  1.1  veego 
     37  1.1  veego /*
     38  1.1  veego  * This is derived from ciruss driver source
     39  1.1  veego  */
     40  1.1  veego 
     41  1.1  veego /* Extension to grfvideo_mode to support text modes.
     42  1.1  veego  * This can be passed to both text & gfx functions
     43  1.1  veego  * without worry.  If gv.depth == 4, then the extended
     44  1.1  veego  * fields for a text mode are present.
     45  1.1  veego  */
     46  1.1  veego 
     47  1.1  veego struct grfcv3dtext_mode {
     48  1.1  veego 	struct grfvideo_mode gv;
     49  1.1  veego 	unsigned short	fx;	/* font x dimension */
     50  1.1  veego 	unsigned short	fy;	/* font y dimension */
     51  1.1  veego 	unsigned short	cols;	/* screen dimensions */
     52  1.1  veego 	unsigned short	rows;
     53  1.1  veego 	void		*fdata;	/* font data */
     54  1.1  veego 	unsigned short	fdstart;
     55  1.1  veego 	unsigned short	fdend;
     56  1.1  veego };
     57  1.1  veego 
     58  1.1  veego /* maximum console size */
     59  1.1  veego #define MAXROWS 200
     60  1.1  veego #define MAXCOLS 200
     61  1.1  veego 
     62  1.1  veego /* read VGA register */
     63  1.1  veego #define vgar(ba, reg) (*((volatile caddr_t)(((caddr_t)ba)+(reg ^ 3))))
     64  1.1  veego 
     65  1.1  veego /* write VGA register */
     66  1.1  veego #define vgaw(ba, reg, val) \
     67  1.1  veego 	*((volatile caddr_t)(((caddr_t)ba)+(reg ^ 3))) = ((val) & 0xff)
     68  1.1  veego 
     69  1.1  veego /* MMIO access */
     70  1.1  veego #define BYTEACCIO(x)	( ((x) & 0x3ffc) | (((x) & 3)^3) | (((x) & 3) <<14) )
     71  1.1  veego 
     72  1.1  veego #define vgario(ba, reg) \
     73  1.1  veego 	(*((volatile caddr_t)(((caddr_t)ba) + ( BYTEACCIO(reg) ))))
     74  1.1  veego 
     75  1.1  veego #define vgawio(ba, reg, val) \
     76  1.1  veego 	do { \
     77  1.1  veego 		if (cv3d_zorroIII != 1) { \
     78  1.1  veego 		        *((volatile caddr_t)(((caddr_t)cv3d_vcode_switch_base) + \
     79  1.1  veego 			    0x04)) = (0x01 & 0xffff); \
     80  1.1  veego 			asm volatile ("nop"); \
     81  1.1  veego 		} \
     82  1.1  veego 		*((volatile caddr_t)(((caddr_t)cv3d_special_register_base) + \
     83  1.1  veego 		    ( BYTEACCIO(reg) & 0xffff ))) = ((val) & 0xff); \
     84  1.1  veego 		if (cv3d_zorroIII != 1) { \
     85  1.1  veego 		        *((volatile caddr_t)(((caddr_t)cv3d_vcode_switch_base) + \
     86  1.1  veego 			    0x04)) = (0x02 & 0xffff); \
     87  1.1  veego 			asm volatile ("nop"); \
     88  1.1  veego 		} \
     89  1.1  veego 	} while (0)
     90  1.1  veego 
     91  1.1  veego /* read 32 Bit VGA register */
     92  1.1  veego #define vgar32(ba, reg) ( *((unsigned long *) (((volatile caddr_t)ba)+reg)) )
     93  1.1  veego 
     94  1.1  veego /* write 32 Bit VGA register */
     95  1.1  veego #define vgaw32(ba, reg, val) \
     96  1.1  veego 	*((unsigned long *) (((volatile caddr_t)ba)+reg)) = val
     97  1.1  veego 
     98  1.1  veego /* read 16 Bit VGA register */
     99  1.1  veego #define vgar16(ba, reg) ( *((unsigned short *) (((volatile caddr_t)ba)+reg)) )
    100  1.1  veego 
    101  1.1  veego /* write 16 Bit VGA register */
    102  1.1  veego #define vgaw16(ba, reg, val) \
    103  1.1  veego 	*((unsigned short *) (((volatile caddr_t)ba)+reg)) = val
    104  1.1  veego 
    105  1.1  veego int grfcv3d_cnprobe __P((void));
    106  1.1  veego void grfcv3d_iteinit __P((struct grf_softc *));
    107  1.1  veego static __inline void GfxBusyWait __P((volatile caddr_t));
    108  1.1  veego static __inline void GfxFifoWait __P((volatile caddr_t));
    109  1.1  veego static __inline unsigned char RAttr __P((volatile caddr_t, short));
    110  1.1  veego static __inline unsigned char RSeq __P((volatile caddr_t, short));
    111  1.1  veego static __inline unsigned char RCrt __P((volatile caddr_t, short));
    112  1.1  veego static __inline unsigned char RGfx __P((volatile caddr_t, short));
    113  1.1  veego 
    114  1.1  veego 
    115  1.1  veego /*
    116  1.1  veego  * defines for the used register addresses (mw)
    117  1.1  veego  *
    118  1.1  veego  * NOTE: there are some registers that have different addresses when
    119  1.1  veego  *       in mono or color mode. We only support color mode, and thus
    120  1.1  veego  *       some addresses won't work in mono-mode!
    121  1.1  veego  *
    122  1.1  veego  * General and VGA-registers taken from retina driver. Fixed a few
    123  1.1  veego  * bugs in it. (SR and GR read address is Port + 1, NOT Port)
    124  1.1  veego  *
    125  1.1  veego  */
    126  1.1  veego 
    127  1.1  veego /* General Registers: */
    128  1.1  veego #define GREG_MISC_OUTPUT_R	0x03CC
    129  1.1  veego #define GREG_MISC_OUTPUT_W	0x03C2
    130  1.1  veego #define GREG_FEATURE_CONTROL_R	0x03CA
    131  1.1  veego #define GREG_FEATURE_CONTROL_W	0x03DA
    132  1.1  veego #define GREG_INPUT_STATUS0_R	0x03C2
    133  1.1  veego #define GREG_INPUT_STATUS1_R	0x03DA
    134  1.1  veego 
    135  1.1  veego /* Setup Registers: */
    136  1.1  veego #define SREG_OPTION_SELECT	0x0102
    137  1.1  veego #define SREG_VIDEO_SUBS_ENABLE	0x03C3	/* Trio64: 0x46E8 */
    138  1.1  veego 
    139  1.1  veego /* Attribute Controller: */
    140  1.1  veego #define ACT_ADDRESS		0x03C0
    141  1.1  veego #define ACT_ADDRESS_R		0x03C1
    142  1.1  veego #define ACT_ADDRESS_W		0x03C0
    143  1.1  veego #define ACT_ADDRESS_RESET	0x03DA
    144  1.1  veego #define ACT_ID_PALETTE0		0x00
    145  1.1  veego #define ACT_ID_PALETTE1		0x01
    146  1.1  veego #define ACT_ID_PALETTE2		0x02
    147  1.1  veego #define ACT_ID_PALETTE3		0x03
    148  1.1  veego #define ACT_ID_PALETTE4		0x04
    149  1.1  veego #define ACT_ID_PALETTE5		0x05
    150  1.1  veego #define ACT_ID_PALETTE6		0x06
    151  1.1  veego #define ACT_ID_PALETTE7		0x07
    152  1.1  veego #define ACT_ID_PALETTE8		0x08
    153  1.1  veego #define ACT_ID_PALETTE9		0x09
    154  1.1  veego #define ACT_ID_PALETTE10	0x0A
    155  1.1  veego #define ACT_ID_PALETTE11	0x0B
    156  1.1  veego #define ACT_ID_PALETTE12	0x0C
    157  1.1  veego #define ACT_ID_PALETTE13	0x0D
    158  1.1  veego #define ACT_ID_PALETTE14	0x0E
    159  1.1  veego #define ACT_ID_PALETTE15	0x0F
    160  1.1  veego #define ACT_ID_ATTR_MODE_CNTL	0x10
    161  1.1  veego #define ACT_ID_OVERSCAN_COLOR	0x11
    162  1.1  veego #define ACT_ID_COLOR_PLANE_ENA	0x12
    163  1.1  veego #define ACT_ID_HOR_PEL_PANNING	0x13
    164  1.1  veego #define ACT_ID_COLOR_SELECT	0x14
    165  1.1  veego 
    166  1.1  veego /* Graphics Controller: */
    167  1.1  veego #define GCT_ADDRESS		0x03CE
    168  1.1  veego #define GCT_ADDRESS_R		0x03CF
    169  1.1  veego #define GCT_ADDRESS_W		0x03CF
    170  1.1  veego #define GCT_ID_SET_RESET	0x00
    171  1.1  veego #define GCT_ID_ENABLE_SET_RESET	0x01
    172  1.1  veego #define GCT_ID_COLOR_COMPARE	0x02
    173  1.1  veego #define GCT_ID_DATA_ROTATE	0x03
    174  1.1  veego #define GCT_ID_READ_MAP_SELECT	0x04
    175  1.1  veego #define GCT_ID_GRAPHICS_MODE	0x05
    176  1.1  veego #define GCT_ID_MISC		0x06
    177  1.1  veego #define GCT_ID_COLOR_XCARE	0x07
    178  1.1  veego #define GCT_ID_BITMASK		0x08
    179  1.1  veego 
    180  1.1  veego /* Sequencer: */
    181  1.1  veego #define SEQ_ADDRESS		0x03C4
    182  1.1  veego #define SEQ_ADDRESS_R		0x03C5
    183  1.1  veego #define SEQ_ADDRESS_W		0x03C5
    184  1.1  veego #define SEQ_ID_RESET		0x00
    185  1.1  veego #define SEQ_ID_CLOCKING_MODE	0x01
    186  1.1  veego #define SEQ_ID_MAP_MASK		0x02
    187  1.1  veego #define SEQ_ID_CHAR_MAP_SELECT	0x03
    188  1.1  veego #define SEQ_ID_MEMORY_MODE	0x04
    189  1.1  veego #define SEQ_ID_UNKNOWN1		0x05
    190  1.1  veego #define SEQ_ID_UNKNOWN2		0x06
    191  1.1  veego #define SEQ_ID_UNKNOWN3		0x07
    192  1.1  veego /* S3 extensions */
    193  1.1  veego #define SEQ_ID_UNLOCK_EXT	0x08
    194  1.1  veego #define SEQ_ID_MMIO_SELECT	0x09	/* Trio64: SEQ_ID_EXT_SEQ_REG9 */
    195  1.1  veego #define SEQ_ID_BUS_REQ_CNTL	0x0A
    196  1.1  veego #define SEQ_ID_EXT_MISC_SEQ	0x0B
    197  1.1  veego #define SEQ_ID_UNKNOWN4		0x0C
    198  1.1  veego #define SEQ_ID_EXT_SEQ		0x0D
    199  1.1  veego #define SEQ_ID_UNKNOWN5		0x0E
    200  1.1  veego #define SEQ_ID_UNKNOWN6		0x0F
    201  1.1  veego #define SEQ_ID_MCLK_LO		0x10
    202  1.1  veego #define SEQ_ID_MCLK_HI		0x11
    203  1.1  veego #define SEQ_ID_DCLK_LO		0x12
    204  1.1  veego #define SEQ_ID_DCLK_HI		0x13
    205  1.1  veego #define SEQ_ID_CLKSYN_CNTL_1	0x14
    206  1.1  veego #define SEQ_ID_CLKSYN_CNTL_2	0x15
    207  1.1  veego #define SEQ_ID_CLKSYN_TEST_HI	0x16	/* reserved for S3 testing of the */
    208  1.1  veego #define SEQ_ID_CLKSYN_TEST_LO	0x17	/*   internal clock synthesizer   */
    209  1.1  veego #define SEQ_ID_RAMDAC_CNTL	0x18
    210  1.1  veego #define SEQ_ID_MORE_MAGIC	0x1A	/* not available on the Virge */
    211  1.1  veego #define SEQ_ID_SIGNAL_SELECT	0x1C
    212  1.1  veego 
    213  1.1  veego /* CRT Controller: */
    214  1.1  veego #define CRT_ADDRESS		0x03D4
    215  1.1  veego #define CRT_ADDRESS_R		0x03D5
    216  1.1  veego #define CRT_ADDRESS_W		0x03D5
    217  1.1  veego #define CRT_ID_HOR_TOTAL	0x00
    218  1.1  veego #define CRT_ID_HOR_DISP_ENA_END	0x01
    219  1.1  veego #define CRT_ID_START_HOR_BLANK	0x02
    220  1.1  veego #define CRT_ID_END_HOR_BLANK	0x03
    221  1.1  veego #define CRT_ID_START_HOR_RETR	0x04
    222  1.1  veego #define CRT_ID_END_HOR_RETR	0x05
    223  1.1  veego #define CRT_ID_VER_TOTAL	0x06
    224  1.1  veego #define CRT_ID_OVERFLOW		0x07
    225  1.1  veego #define CRT_ID_PRESET_ROW_SCAN	0x08
    226  1.1  veego #define CRT_ID_MAX_SCAN_LINE	0x09
    227  1.1  veego #define CRT_ID_CURSOR_START	0x0A
    228  1.1  veego #define CRT_ID_CURSOR_END	0x0B
    229  1.1  veego #define CRT_ID_START_ADDR_HIGH	0x0C
    230  1.1  veego #define CRT_ID_START_ADDR_LOW	0x0D
    231  1.1  veego #define CRT_ID_CURSOR_LOC_HIGH	0x0E
    232  1.1  veego #define CRT_ID_CURSOR_LOC_LOW	0x0F
    233  1.1  veego #define CRT_ID_START_VER_RETR	0x10
    234  1.1  veego #define CRT_ID_END_VER_RETR	0x11
    235  1.1  veego #define CRT_ID_VER_DISP_ENA_END	0x12
    236  1.1  veego #define CRT_ID_SCREEN_OFFSET	0x13
    237  1.1  veego #define CRT_ID_UNDERLINE_LOC	0x14
    238  1.1  veego #define CRT_ID_START_VER_BLANK	0x15
    239  1.1  veego #define CRT_ID_END_VER_BLANK	0x16
    240  1.1  veego #define CRT_ID_MODE_CONTROL	0x17
    241  1.1  veego #define CRT_ID_LINE_COMPARE	0x18
    242  1.1  veego #define CRT_ID_GD_LATCH_RBACK	0x22
    243  1.1  veego #define CRT_ID_ACT_TOGGLE_RBACK	0x24
    244  1.1  veego #define CRT_ID_ACT_INDEX_RBACK	0x26
    245  1.1  veego /* S3 extensions: S3 VGA Registers */
    246  1.1  veego #define CRT_ID_DEVICE_HIGH	0x2D
    247  1.1  veego #define CRT_ID_DEVICE_LOW	0x2E
    248  1.1  veego #define CRT_ID_REVISION 	0x2F
    249  1.1  veego #define CRT_ID_CHIP_ID_REV	0x30
    250  1.1  veego #define CRT_ID_MEMORY_CONF	0x31
    251  1.1  veego #define CRT_ID_BACKWAD_COMP_1	0x32
    252  1.1  veego #define CRT_ID_BACKWAD_COMP_2	0x33
    253  1.1  veego #define CRT_ID_BACKWAD_COMP_3	0x34
    254  1.1  veego #define CRT_ID_REGISTER_LOCK	0x35
    255  1.1  veego #define CRT_ID_CONFIG_1 	0x36
    256  1.1  veego #define CRT_ID_CONFIG_2 	0x37
    257  1.1  veego #define CRT_ID_REGISTER_LOCK_1	0x38
    258  1.1  veego #define CRT_ID_REGISTER_LOCK_2	0x39
    259  1.1  veego #define CRT_ID_MISC_1		0x3A
    260  1.1  veego #define CRT_ID_DISPLAY_FIFO	0x3B
    261  1.1  veego #define CRT_ID_LACE_RETR_START	0x3C
    262  1.1  veego /* S3 extensions: System Control Registers  */
    263  1.1  veego #define CRT_ID_SYSTEM_CONFIG	0x40
    264  1.1  veego #define CRT_ID_BIOS_FLAG	0x41
    265  1.1  veego #define CRT_ID_LACE_CONTROL	0x42
    266  1.1  veego #define CRT_ID_EXT_MODE 	0x43
    267  1.1  veego #define CRT_ID_HWGC_MODE	0x45	/* HWGC = Hardware Graphics Cursor */
    268  1.1  veego #define CRT_ID_HWGC_ORIGIN_X_HI	0x46
    269  1.1  veego #define CRT_ID_HWGC_ORIGIN_X_LO	0x47
    270  1.1  veego #define CRT_ID_HWGC_ORIGIN_Y_HI	0x48
    271  1.1  veego #define CRT_ID_HWGC_ORIGIN_Y_LO	0x49
    272  1.1  veego #define CRT_ID_HWGC_FG_STACK	0x4A
    273  1.1  veego #define CRT_ID_HWGC_BG_STACK	0x4B
    274  1.1  veego #define CRT_ID_HWGC_START_AD_HI	0x4C
    275  1.1  veego #define CRT_ID_HWGC_START_AD_LO	0x4D
    276  1.1  veego #define CRT_ID_HWGC_DSTART_X	0x4E
    277  1.1  veego #define CRT_ID_HWGC_DSTART_Y	0x4F
    278  1.1  veego /* S3 extensions: System Extension Registers  */
    279  1.1  veego #define CRT_ID_EXT_SYS_CNTL_1	0x50
    280  1.1  veego #define CRT_ID_EXT_SYS_CNTL_2	0x51
    281  1.1  veego #define CRT_ID_EXT_BIOS_FLAG_1	0x52
    282  1.1  veego #define CRT_ID_EXT_MEM_CNTL_1	0x53
    283  1.1  veego #define CRT_ID_EXT_MEM_CNTL_2	0x54
    284  1.1  veego #define CRT_ID_EXT_DAC_CNTL	0x55
    285  1.1  veego #define CRT_ID_EX_SYNC_1	0x56
    286  1.1  veego #define CRT_ID_EX_SYNC_2	0x57
    287  1.1  veego #define CRT_ID_LAW_CNTL		0x58	/* LAW = Linear Address Window */
    288  1.1  veego #define CRT_ID_LAW_POS_HI	0x59
    289  1.1  veego #define CRT_ID_LAW_POS_LO	0x5A
    290  1.1  veego #define CRT_ID_GOUT_PORT	0x5C
    291  1.1  veego #define CRT_ID_EXT_HOR_OVF	0x5D
    292  1.1  veego #define CRT_ID_EXT_VER_OVF	0x5E
    293  1.1  veego #define CRT_ID_EXT_MEM_CNTL_3	0x60
    294  1.1  veego #define CRT_ID_EXT_MEM_CNTL_4	0x61	/* only available on the Virge */
    295  1.1  veego #define CRT_ID_EX_SYNC_3	0x63	/* not available on the Virge */
    296  1.1  veego #define CRT_ID_EXT_MISC_CNTL	0x65
    297  1.1  veego #define CRT_ID_EXT_MISC_CNTL_1	0x66
    298  1.1  veego #define CRT_ID_EXT_MISC_CNTL_2	0x67
    299  1.1  veego #define CRT_ID_CONFIG_3 	0x68
    300  1.1  veego #define CRT_ID_EXT_SYS_CNTL_3	0x69
    301  1.1  veego #define CRT_ID_EXT_SYS_CNTL_4	0x6A
    302  1.1  veego #define CRT_ID_EXT_BIOS_FLAG_3	0x6B
    303  1.1  veego #define CRT_ID_EXT_BIOS_FLAG_4	0x6C
    304  1.1  veego #define CRT_ID_EXT_BIOS_FLAG_5	0x6D	/* only available on the Virge */
    305  1.1  veego #define CRT_ID_RAMDAC_SIG_TEST	0x6E	/* only available on the Virge */
    306  1.1  veego #define CRT_ID_CONFIG_4 	0x6F	/* only available on the Virge */
    307  1.1  veego 
    308  1.1  veego /* Streams Processor */
    309  1.1  veego #define SP_PRIMARY_CONTROL		0x8180
    310  1.1  veego #define SP_COLOR_CHROMA_KEY_CONTROL	0x8184
    311  1.1  veego #define SP_SECONDARY_CONTROL		0x8190
    312  1.1  veego #define SP_CHROMA_KEY_UPPER_BOUND	0x8194
    313  1.1  veego #define SP_SECONDARY_CONSTANTS		0x8198
    314  1.1  veego #define SP_BLEND_CONTROL		0x81A0
    315  1.1  veego #define SP_PRIMARY_ADDRESS_0		0x81C0
    316  1.1  veego #define SP_PRIMARY_ADDRESS_1		0x81C4
    317  1.1  veego #define SP_PRIMARY_STRIDE		0x81C8
    318  1.1  veego #define SP_DOUBLE_BUFFER_LPB_SUPPORT	0x81CC
    319  1.1  veego #define SP_SECONDARY_ADDRESS_0		0x81D0
    320  1.1  veego #define SP_SECONDARY_ADDRESS_1		0x81D4
    321  1.1  veego #define SP_SECONDARY_STRIDE		0x81D8
    322  1.1  veego #define SP_OPAQUE_OVERLAY_CONTROL	0x81DC
    323  1.1  veego #define SP_K1_VERTICAL_SCALE_FACTOR	0x81E0
    324  1.1  veego #define SP_K2_VERTICAL_SCALE_FACTOR	0x81E4
    325  1.1  veego #define SP_DDA_VERTICAL_ACCUMULATOR	0x81E8
    326  1.1  veego #define SP_FIFO_CONTROL			0x81EC
    327  1.1  veego #define SP_PRIMARY_WINDOW_TOP_LEFT	0x81F0
    328  1.1  veego #define SP_PRIMARY_WINDOW_SIZE		0x81F4
    329  1.1  veego #define SP_SECONDARY_WINDOW_TOP_LEFT	0x81F8
    330  1.1  veego #define SP_SECONDARY_WINDOW_SIZE	0x81FC
    331  1.1  veego 
    332  1.1  veego /* Memory Port Controller */
    333  1.1  veego #define MPC_FIFO_CONTROL		0x8200
    334  1.1  veego #define MPC_MIU_CONTROL			0x8204
    335  1.1  veego #define MPC_STREAMS_TIMEOUT		0x8208
    336  1.1  veego #define MPC_MISC_TIMEOUT		0x820C
    337  1.1  veego #define MPC_DMA_READ_BASE_ADDRESS	0x8220
    338  1.1  veego #define MPC_DMA_READ_STRIDE_WIDTH	0x8224
    339  1.1  veego 
    340  1.1  veego /* Miscellaneous Registers */
    341  1.1  veego #define MR_SUBSYSTEM_STATUS_CNTL	0x8504
    342  1.1  veego #define MR_ADVANCED_FUNCTION_CONTROL	0x850C
    343  1.1  veego 
    344  1.1  veego /* S3d Engine */
    345  1.1  veego #define S3D_BIT_BLT_RECT_FILL		0xA400
    346  1.1  veego #define S3D_LINE_2D			0xA800
    347  1.1  veego #define S3D_POLYGON_2D			0xAC00
    348  1.1  veego #define S3D_LINE_3D			0xB000
    349  1.1  veego #define S3D_TRIANGLE_3D			0xB400
    350  1.1  veego 
    351  1.1  veego #define BLT_ADDRESS			0xA4D4
    352  1.1  veego #define BLT_SOURCE_ADDRESS		0xA4D4
    353  1.1  veego #define BLT_DEST_ADDRESS		0xA4D8
    354  1.1  veego #define BLT_CLIP_LEFT_RIGHT		0xA4DC
    355  1.1  veego #define BLT_CLIP_LEFT			BLT_CLIP_LEFT_RIGHT
    356  1.1  veego #define BLT_CLIP_RIGHT			0xA4DE
    357  1.1  veego #define BLT_CLIP_TOP_BOTTOM		0xA4E0
    358  1.1  veego #define BLT_CLIP_BOTTOM			BLT_CLIP_TOP_BOTTOM
    359  1.1  veego #define BLT_CLIP_TOP			0xA4E2
    360  1.1  veego #define BLT_DEST_SOURCE_PITCH		0xA4E4
    361  1.1  veego #define BLT_SOURCE_PITCH		BLT_DEST_SOURCE_PITCH
    362  1.1  veego #define BLT_DEST_PITCH			0xA4E6
    363  1.1  veego #define BLT_MONO_PATTERN		0xA4E8
    364  1.1  veego #define BLT_MONO_PATTERN_0		BLT_MONO_PATTERN
    365  1.1  veego #define BLT_MONO_PATTERN_1		0xA4EC
    366  1.1  veego #define BLT_PATTERN_BG_COLOR		0xA4F0
    367  1.1  veego #define BLT_PATTERN_BG_COLOR_TRUE_COLOR	BLT_PATTERN_BG_COLOR
    368  1.1  veego #define BLT_PATTERN_BG_COLOR_ALPHA	BLT_PATTERN_BG_COLOR
    369  1.1  veego #define BLT_PATTERN_BG_COLOR_RED	0xA4F1
    370  1.1  veego #define BLT_PATTERN_BG_COLOR_HI_COLOR	0xA4F2
    371  1.1  veego #define BLT_PATTERN_BG_COLOR_GREEN	BLT_PATTERN_BG_COLOR_HI_COLOR
    372  1.1  veego #define BLT_PATTERN_BG_COLOR_INDEX	0xA4F3
    373  1.1  veego #define BLT_PATTERN_BG_COLOR_BLUE	BLT_PATTERN_BG_COLOR_INDEX
    374  1.1  veego #define BLT_PATTERN_FG_COLOR		0xA4F4
    375  1.1  veego #define BLT_PATTERN_FG_COLOR_TRUE_COLOR	BLT_PATTERN_FG_COLOR
    376  1.1  veego #define BLT_PATTERN_FG_COLOR_ALPHA	BLT_PATTERN_FG_COLOR
    377  1.1  veego #define BLT_PATTERN_FG_COLOR_RED	0xA4F5
    378  1.1  veego #define BLT_PATTERN_FG_COLOR_HI_COLOR	0xA4F6
    379  1.1  veego #define BLT_PATTERN_FG_COLOR_GREEN	BLT_PATTERN_FG_COLOR_HI_COLOR
    380  1.1  veego #define BLT_PATTERN_FG_COLOR_INDEX	0xA4F7
    381  1.1  veego #define BLT_PATTERN_FG_COLOR_BLUE	BLT_PATTERN_FG_COLOR_INDEX
    382  1.1  veego #define BLT_SOURCE_BG_COLOR		0xA4F8
    383  1.1  veego #define BLT_SOURCE_BG_COLOR_TRUE_COLOR	BLT_SOURCE_BG_COLOR
    384  1.1  veego #define BLT_SOURCE_BG_COLOR_ALPHA	BLT_SOURCE_BG_COLOR
    385  1.1  veego #define BLT_SOURCE_BG_COLOR_RED		0xA4F9
    386  1.1  veego #define BLT_SOURCE_BG_COLOR_HI_COLOR	0xA4FA
    387  1.1  veego #define BLT_SOURCE_BG_COLOR_GREEN	BLT_SOURCE_BG_COLOR_HI_COLOR
    388  1.1  veego #define BLT_SOURCE_BG_COLOR_INDEX	0xA4FB
    389  1.1  veego #define BLT_SOURCE_BG_COLOR_BLUE	BLT_SOURCE_BG_COLOR_INDEX
    390  1.1  veego #define BLT_SOURCE_FG_COLOR		0xA4FC
    391  1.1  veego #define BLT_SOURCE_FG_COLOR_TRUE_COLOR	BLT_SOURCE_FG_COLOR
    392  1.1  veego #define BLT_SOURCE_FG_COLOR_ALPHA	BLT_SOURCE_FG_COLOR
    393  1.1  veego #define BLT_SOURCE_FG_COLOR_RED		0xA4FD
    394  1.1  veego #define BLT_SOURCE_FG_COLOR_HI_COLOR	0xA4FE
    395  1.1  veego #define BLT_SOURCE_FG_COLOR_GREEN	BLT_SOURCE_FG_COLOR_HI_COLOR
    396  1.1  veego #define BLT_SOURCE_FG_COLOR_INDEX	0xA4FF
    397  1.1  veego #define BLT_SOURCE_FG_COLOR_BLUE	BLT_SOURCE_FG_COLOR_INDEX
    398  1.1  veego #define BLT_COMMAND_SET			0xA500
    399  1.1  veego #define BLT_WIDTH_HEIGHT		0xA504
    400  1.1  veego #define BLT_HEIGHT			BLT_WIDTH_HEIGHT
    401  1.1  veego #define BLT_WIDTH 			0xA506
    402  1.1  veego #define BLT_SOURCE_XY			0xA508
    403  1.1  veego #define BLT_SOURCE_Y			BLT_SOURCE_XY
    404  1.1  veego #define BLT_SOURCE_X			0xA50A
    405  1.1  veego #define BLT_DESTINATION_XY		0xA50C
    406  1.1  veego #define BLT_DESTINATION_Y 		BLT_DESTINATION_XY
    407  1.1  veego #define BLT_DESTINATION_X		0xA50E
    408  1.1  veego 
    409  1.1  veego #define L2D_ADDRESS			0xA8D4
    410  1.1  veego #define L2D_SOURCE_ADDRESS		0xA8D4
    411  1.1  veego #define L2D_DEST_ADDRESS		0xA8D8
    412  1.1  veego #define L2D_CLIP_LEFT_RIGHT		0xA8DC
    413  1.1  veego #define L2D_CLIP_LEFT			L2D_CLIP_LEFT_RIGHT
    414  1.1  veego #define L2D_CLIP_RIGHT			0xA8DE
    415  1.1  veego #define L2D_CLIP_TOP_BOTTOM		0xA8E0
    416  1.1  veego #define L2D_CLIP_BOTTOM			L2D_CLIP_TOP_BOTTOM
    417  1.1  veego #define L2D_CLIP_TOP			0xA8E2
    418  1.1  veego #define L2D_DEST_SOURCE_PITCH		0xA8E4
    419  1.1  veego #define L2D_SOURCE_PITCH		L2D_DEST_SOURCE_PITCH
    420  1.1  veego #define L2D_DEST_PITCH			0xA8E6
    421  1.1  veego #define L2D_PAD_0			0xA8E8
    422  1.1  veego #define L2D_PATTERN_FG_COLOR_TRUE_COLOR	0xA8F4
    423  1.1  veego #define L2D_PATTERN_FG_COLOR_ALPHA	L2D_PATTERN_FG_COLOR_TRUECOLOR
    424  1.1  veego #define L2D_PATTERN_FG_COLOR_RED	0xA8F5
    425  1.1  veego #define L2D_PATTERN_FG_COLOR_HI_COLOR	0xA8F6
    426  1.1  veego #define L2D_PATTERN_FG_COLOR_GREEN	L2D_PATTERN_FG_COLOR_HICOLOR
    427  1.1  veego #define L2D_PATTERN_FG_COLOR_INDEX	0xA8F7
    428  1.1  veego #define L2D_PATTERN_FG_COLOR_BLUE	L2D_PATTERN_FG_COLOR_INDEX
    429  1.1  veego #define L2D_PAD_1			0xA8F8
    430  1.1  veego #define L2D_COMMAND_SET			0xA900
    431  1.1  veego #define L2D_PAD_2			0xA904
    432  1.1  veego #define L2D_END_0_END_1			0xA96C
    433  1.1  veego #define L2D_END_1			L2D_END_0_END_1
    434  1.1  veego #define L2D_END_0			0xA96E
    435  1.1  veego #define L2D_DX				0xA970
    436  1.1  veego #define L2D_X_START			0xA974
    437  1.1  veego #define L2D_Y_START			0xA978
    438  1.1  veego #define L2D_Y_COUNT			0xA97C
    439  1.1  veego 
    440  1.1  veego #define P2D_ADDRESS			0xACD4
    441  1.1  veego #define P2D_SOURCE_ADDRESS		0xACD4
    442  1.1  veego #define P2D_DEST_ADDRESS		0xACD8
    443  1.1  veego #define P2D_CLIP_LEFT_RIGHT		0xACDC
    444  1.1  veego #define P2D_CLIP_LEFT			P2D_CLIP_LEFT_RIGHT
    445  1.1  veego #define P2D_CLIP_RIGHT			0xACDE
    446  1.1  veego #define P2D_CLIP_TOP_BOTTOM		0xACE0
    447  1.1  veego #define P2D_CLIP_BOTTOM			P2D_CLIP_TOP_BOTTOM
    448  1.1  veego #define P2D_CLIP_TOP			0xACE2
    449  1.1  veego #define P2D_DEST_SOURCE_PITCH		0xACE4
    450  1.1  veego #define P2D_SOURCE_PITCH		P2D_DEST_SOURCE_PITCH
    451  1.1  veego #define P2D_DEST_PITCH			0xACE6
    452  1.1  veego #define P2D_MONO_PATTERN		0xACE8
    453  1.1  veego #define P2D_PATTERN_BG_COLOR_TRUE_COLOR	0xACF0
    454  1.1  veego #define P2D_PATTERN_BG_COLOR_ALPHA	P2D_PATTERN_BG_COLOR_TRUE_COLOR
    455  1.1  veego #define P2D_PATTERN_BG_COLOR_RED	0xACF1
    456  1.1  veego #define P2D_PATTERN_BG_COLOR_HI_COLOR	0xACF2
    457  1.1  veego #define P2D_PATTERN_BG_COLOR_GREEN	P2D_PATTERN_BG_COLOR_HI_COLOR
    458  1.1  veego #define P2D_PATTERN_BG_COLOR_INDEX	0xACF3
    459  1.1  veego #define P2D_PATTERN_BG_COLOR_BLUE	P2D_PATTERN_BG_COLOR_INDEX
    460  1.1  veego #define P2D_PATTERN_FG_COLOR_TRUE_COLOR	0xACF4
    461  1.1  veego #define P2D_PATTERN_FG_COLOR_ALPHA	P2D_PATTERN_FG_COLOR_TRUE_COLOR
    462  1.1  veego #define P2D_PATTERN_FG_COLOR_RED	0xACF5
    463  1.1  veego #define P2D_PATTERN_FG_COLOR_HI_COLOR	0xACF6
    464  1.1  veego #define P2D_PATTERN_FG_COLOR_GREEN	P2D_PATTERN_FG_COLOR_HI_COLOR
    465  1.1  veego #define P2D_PATTERN_FG_COLOR_INDEX	0xACF7
    466  1.1  veego #define P2D_PATTERN_FG_COLOR_BLUE	P2D_PATTERN_FG_COLOR_INDEX
    467  1.1  veego #define P2D_PAD_1			0xACF8
    468  1.1  veego #define P2D_COMMAND_SET			0xAD00
    469  1.1  veego #define P2D_PAD_2			0xAD04
    470  1.1  veego #define P2D_RIGHT_DX			0xAD68
    471  1.1  veego #define P2D_RIGHT_X_START		0xAD6C
    472  1.1  veego #define P2D_LEFT_DX			0xAD70
    473  1.1  veego #define P2D_LEFT_X_START		0xAD74
    474  1.1  veego #define P2D_Y_START			0xAD78
    475  1.1  veego #define P2D_Y_COUNT			0xAD7C
    476  1.1  veego 
    477  1.1  veego #define CMD_NOP			(7 << 27)	/* %1111 << 27 */
    478  1.1  veego #define CMD_LINE		(3 << 27)	/* %0011 << 27 */
    479  1.1  veego #define CMD_RECT		(4 << 27)	/* %0010 << 27 */
    480  1.1  veego #define CMD_POLYGON		(5 << 27)	/* %0101 << 27 */
    481  1.1  veego #define CMD_BITBLT		(0 << 27)	/* %0000 << 27 */
    482  1.1  veego 
    483  1.1  veego #define CMD_SKIP_TRANSFER_BYTES_1	(1 << 12)	/* %01 << 12 */
    484  1.1  veego #define CMD_SKIP_TRANSFER_BYTES_2	(2 << 12)	/* %10 << 12 */
    485  1.1  veego #define CMD_SKIP_TRANSFER_BYTES_3	(3 << 12)	/* %11 << 12 */
    486  1.1  veego 
    487  1.1  veego #define CMD_TRANSFER_ALIGNMENT_BYTE	(0 << 10)	/* %00 << 10 */
    488  1.1  veego #define CMD_TRANSFER_ALIGNMENT_WORD	(1 << 10)	/* %01 << 10 */
    489  1.1  veego #define CMD_TRANSFER_ALIGNMENT_DOUBLEWORD	(2 << 10)	/* %10 << 10 */
    490  1.1  veego 
    491  1.1  veego #define CMD_CHUNKY	(0 << 2)	/* %00 << 2 */
    492  1.1  veego #define CMD_HI_COLOR	(1 << 2)	/* %01 << 2 */
    493  1.1  veego #define CMD_TRUE_COLOR	(2 << 2)	/* %10 << 2 */
    494  1.1  veego 
    495  1.1  veego #define ROP_FALSE	0x00
    496  1.1  veego #define ROP_NOR		0x10
    497  1.1  veego #define ROP_ONLYDST	0x20
    498  1.1  veego #define ROP_NOTSRC	0x30
    499  1.1  veego #define ROP_ONLYSRC	0x40
    500  1.1  veego #define ROP_NOTDST	0x50
    501  1.1  veego #define ROP_EOR		0x60
    502  1.1  veego #define ROP_NAND	0x70
    503  1.1  veego #define ROP_AND		0x80
    504  1.1  veego #define ROP_NEOR	0x90
    505  1.1  veego #define ROP_DST		0xA0
    506  1.1  veego #define ROP_NOTONLYSRC	0xB0
    507  1.1  veego #define ROP_SRC		0xC0
    508  1.1  veego #define ROP_NOTONLYDST	0xD0
    509  1.1  veego #define ROP_OR		0xE0
    510  1.1  veego #define ROP_TRUE	0xF0
    511  1.1  veego 
    512  1.1  veego /* Pass-through */
    513  1.1  veego #if 0	/* XXX */
    514  1.1  veego #define PASS_ADDRESS		0x
    515  1.1  veego #define PASS_ADDRESS_W		0x
    516  1.1  veego #endif
    517  1.1  veego 
    518  1.1  veego /* Video DAC */
    519  1.1  veego #define VDAC_ADDRESS		0x03C8
    520  1.1  veego #define VDAC_ADDRESS_W		0x03C8
    521  1.1  veego #define VDAC_ADDRESS_R		0x03C7
    522  1.1  veego #define VDAC_STATE		0x03C7
    523  1.1  veego #define VDAC_DATA		0x03C9
    524  1.1  veego #define VDAC_MASK		0x03C6
    525  1.1  veego 
    526  1.1  veego 
    527  1.1  veego #define WGfx(ba, idx, val) \
    528  1.1  veego 	do { vgaw(ba, GCT_ADDRESS, idx); vgaw(ba, GCT_ADDRESS_W , val); } while (0)
    529  1.1  veego 
    530  1.1  veego #define WSeq(ba, idx, val) \
    531  1.1  veego 	do { vgaw(ba, SEQ_ADDRESS, idx); vgaw(ba, SEQ_ADDRESS_W , val); } while (0)
    532  1.1  veego 
    533  1.1  veego #define WCrt(ba, idx, val) \
    534  1.1  veego 	do { vgaw(ba, CRT_ADDRESS, idx); vgaw(ba, CRT_ADDRESS_W , val); } while (0)
    535  1.1  veego 
    536  1.1  veego #define WAttr(ba, idx, val) \
    537  1.1  veego 	do {	\
    538  1.1  veego 		unsigned char tmp;\
    539  1.1  veego 		tmp = vgar(ba, ACT_ADDRESS_RESET);\
    540  1.1  veego 		vgaw(ba, ACT_ADDRESS_W, idx);\
    541  1.1  veego 		vgaw(ba, ACT_ADDRESS_W, val);\
    542  1.1  veego 	} while (0)
    543  1.1  veego 
    544  1.1  veego 
    545  1.1  veego #define SetTextPlane(ba, m) \
    546  1.1  veego 	do { \
    547  1.1  veego 		WGfx(ba, GCT_ID_READ_MAP_SELECT, m & 3 );\
    548  1.1  veego 		WSeq(ba, SEQ_ID_MAP_MASK, (1 << (m & 3)));\
    549  1.1  veego 	} while (0)
    550  1.1  veego 
    551  1.1  veego 
    552  1.1  veego /* Gfx engine busy wait */
    553  1.1  veego 
    554  1.1  veego static __inline void
    555  1.1  veego GfxBusyWait (ba)
    556  1.1  veego 	volatile caddr_t ba;
    557  1.1  veego {
    558  1.1  veego 	int test;
    559  1.1  veego 
    560  1.1  veego 	do {
    561  1.1  veego 		test = vgar32(ba, MR_SUBSYSTEM_STATUS_CNTL);
    562  1.1  veego 		asm volatile ("nop");
    563  1.1  veego 	} while (!(test & (1 << 13)));
    564  1.1  veego }
    565  1.1  veego 
    566  1.1  veego 
    567  1.1  veego static __inline void
    568  1.1  veego GfxFifoWait(ba)
    569  1.1  veego 	volatile caddr_t ba;
    570  1.1  veego {
    571  1.1  veego #if 0	/* XXX */
    572  1.1  veego 	int test;
    573  1.1  veego 
    574  1.1  veego 	do {
    575  1.1  veego 		test = vgar32(ba, MR_SUBSYSTEM_STATUS_CNTL);
    576  1.1  veego 	} while (test & 0x0f);
    577  1.1  veego #endif
    578  1.1  veego }
    579  1.1  veego 
    580  1.1  veego 
    581  1.1  veego /* Special wakeup/passthrough registers on graphics boards
    582  1.1  veego  *
    583  1.1  veego  * The methods have diverged a bit for each board, so
    584  1.1  veego  * WPass(P) has been converted into a set of specific
    585  1.1  veego  * __inline functions.
    586  1.1  veego  */
    587  1.1  veego 
    588  1.1  veego static __inline unsigned char
    589  1.1  veego RAttr(ba, idx)
    590  1.1  veego 	volatile caddr_t ba;
    591  1.1  veego 	short idx;
    592  1.1  veego {
    593  1.1  veego 
    594  1.1  veego 	vgaw(ba, ACT_ADDRESS_W, idx);
    595  1.1  veego 	delay(0);
    596  1.1  veego 	return vgar(ba, ACT_ADDRESS_R);
    597  1.1  veego }
    598  1.1  veego 
    599  1.1  veego static __inline unsigned char
    600  1.1  veego RSeq(ba, idx)
    601  1.1  veego 	volatile caddr_t ba;
    602  1.1  veego 	short idx;
    603  1.1  veego {
    604  1.1  veego 	vgaw(ba, SEQ_ADDRESS, idx);
    605  1.1  veego 	return vgar(ba, SEQ_ADDRESS_R);
    606  1.1  veego }
    607  1.1  veego 
    608  1.1  veego static __inline unsigned char
    609  1.1  veego RCrt(ba, idx)
    610  1.1  veego 	volatile caddr_t ba;
    611  1.1  veego 	short idx;
    612  1.1  veego {
    613  1.1  veego 	vgaw(ba, CRT_ADDRESS, idx);
    614  1.1  veego 	return vgar(ba, CRT_ADDRESS_R);
    615  1.1  veego }
    616  1.1  veego 
    617  1.1  veego static __inline unsigned char
    618  1.1  veego RGfx(ba, idx)
    619  1.1  veego 	volatile caddr_t ba;
    620  1.1  veego 	short idx;
    621  1.1  veego {
    622  1.1  veego 	vgaw(ba, GCT_ADDRESS, idx);
    623  1.1  veego 	return vgar(ba, GCT_ADDRESS_R);
    624  1.1  veego }
    625  1.1  veego 
    626  1.1  veego #endif /* _GRF_CV3DREG_H */
    627  1.1  veego 
    628