Home | History | Annotate | Line # | Download | only in dev
grf_cv3dreg.h revision 1.5
      1  1.5  aymeric /*	$NetBSD: grf_cv3dreg.h,v 1.5 2002/04/25 09:20:31 aymeric Exp $	*/
      2  1.1    veego 
      3  1.1    veego /*
      4  1.1    veego  * Copyright (c) 1995 Michael Teske
      5  1.1    veego  * All rights reserved.
      6  1.1    veego  *
      7  1.1    veego  * Redistribution and use in source and binary forms, with or without
      8  1.1    veego  * modification, are permitted provided that the following conditions
      9  1.1    veego  * are met:
     10  1.1    veego  * 1. Redistributions of source code must retain the above copyright
     11  1.1    veego  *    notice, this list of conditions and the following disclaimer.
     12  1.1    veego  * 2. Redistributions in binary form must reproduce the above copyright
     13  1.1    veego  *    notice, this list of conditions and the following disclaimer in the
     14  1.1    veego  *    documentation and/or other materials provided with the distribution.
     15  1.1    veego  * 3. All advertising materials mentioning features or use of this software
     16  1.1    veego  *    must display the following acknowledgement:
     17  1.1    veego  *      This product includes software developed by Ezra Story and  by Kari
     18  1.1    veego  *      Mettinen.
     19  1.1    veego  * 4. The name of the author may not be used to endorse or promote products
     20  1.1    veego  *    derived from this software without specific prior written permission
     21  1.1    veego  *
     22  1.1    veego  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     23  1.1    veego  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     24  1.1    veego  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     25  1.1    veego  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     26  1.1    veego  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     27  1.1    veego  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     28  1.1    veego  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     29  1.1    veego  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     30  1.1    veego  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     31  1.1    veego  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     32  1.1    veego  */
     33  1.1    veego 
     34  1.1    veego #ifndef _GRF_CV3DREG_H
     35  1.1    veego #define _GRF_CV3DREG_H
     36  1.1    veego 
     37  1.1    veego /*
     38  1.1    veego  * This is derived from ciruss driver source
     39  1.1    veego  */
     40  1.1    veego 
     41  1.1    veego /* Extension to grfvideo_mode to support text modes.
     42  1.1    veego  * This can be passed to both text & gfx functions
     43  1.1    veego  * without worry.  If gv.depth == 4, then the extended
     44  1.1    veego  * fields for a text mode are present.
     45  1.1    veego  */
     46  1.1    veego 
     47  1.1    veego struct grfcv3dtext_mode {
     48  1.1    veego 	struct grfvideo_mode gv;
     49  1.1    veego 	unsigned short	fx;	/* font x dimension */
     50  1.1    veego 	unsigned short	fy;	/* font y dimension */
     51  1.1    veego 	unsigned short	cols;	/* screen dimensions */
     52  1.1    veego 	unsigned short	rows;
     53  1.1    veego 	void		*fdata;	/* font data */
     54  1.1    veego 	unsigned short	fdstart;
     55  1.1    veego 	unsigned short	fdend;
     56  1.1    veego };
     57  1.1    veego 
     58  1.1    veego /* maximum console size */
     59  1.1    veego #define MAXROWS 200
     60  1.1    veego #define MAXCOLS 200
     61  1.1    veego 
     62  1.1    veego /* read VGA register */
     63  1.1    veego #define vgar(ba, reg) (*((volatile caddr_t)(((caddr_t)ba)+(reg ^ 3))))
     64  1.1    veego 
     65  1.1    veego /* write VGA register */
     66  1.1    veego #define vgaw(ba, reg, val) \
     67  1.1    veego 	*((volatile caddr_t)(((caddr_t)ba)+(reg ^ 3))) = ((val) & 0xff)
     68  1.1    veego 
     69  1.1    veego /* MMIO access */
     70  1.2    veego #define ByteAccessIO(x)	( ((x) & 0x3ffc) | (((x) & 3)^3) | (((x) & 3) <<14) )
     71  1.1    veego 
     72  1.1    veego #define vgario(ba, reg) \
     73  1.2    veego 	(*((volatile caddr_t)(((caddr_t)ba) + ( ByteAccessIO(reg) ))))
     74  1.1    veego 
     75  1.1    veego #define vgawio(ba, reg, val) \
     76  1.1    veego 	do { \
     77  1.3       is 		if (!cv3d_zorroIII) { \
     78  1.1    veego 		        *((volatile caddr_t)(((caddr_t)cv3d_vcode_switch_base) + \
     79  1.1    veego 			    0x04)) = (0x01 & 0xffff); \
     80  1.1    veego 			asm volatile ("nop"); \
     81  1.1    veego 		} \
     82  1.1    veego 		*((volatile caddr_t)(((caddr_t)cv3d_special_register_base) + \
     83  1.2    veego 		    ( ByteAccessIO(reg) & 0xffff ))) = ((val) & 0xff); \
     84  1.3       is 		if (!cv3d_zorroIII) { \
     85  1.1    veego 		        *((volatile caddr_t)(((caddr_t)cv3d_vcode_switch_base) + \
     86  1.1    veego 			    0x04)) = (0x02 & 0xffff); \
     87  1.1    veego 			asm volatile ("nop"); \
     88  1.1    veego 		} \
     89  1.1    veego 	} while (0)
     90  1.1    veego 
     91  1.1    veego /* read 32 Bit VGA register */
     92  1.1    veego #define vgar32(ba, reg) ( *((unsigned long *) (((volatile caddr_t)ba)+reg)) )
     93  1.1    veego 
     94  1.1    veego /* write 32 Bit VGA register */
     95  1.1    veego #define vgaw32(ba, reg, val) \
     96  1.1    veego 	*((unsigned long *) (((volatile caddr_t)ba)+reg)) = val
     97  1.1    veego 
     98  1.1    veego /* read 16 Bit VGA register */
     99  1.1    veego #define vgar16(ba, reg) ( *((unsigned short *) (((volatile caddr_t)ba)+reg)) )
    100  1.1    veego 
    101  1.1    veego /* write 16 Bit VGA register */
    102  1.1    veego #define vgaw16(ba, reg, val) \
    103  1.1    veego 	*((unsigned short *) (((volatile caddr_t)ba)+reg)) = val
    104  1.1    veego 
    105  1.2    veego /* XXX This is totaly untested */
    106  1.2    veego #define	Select_Zorro2_FrameBuffer(flag) \
    107  1.2    veego 	do { \
    108  1.2    veego 		*((volatile caddr_t)(((caddr_t)cv3d_vcode_switch_base) + \
    109  1.2    veego 		    0x08)) = ((flag * 0x40) & 0xffff); \
    110  1.2    veego 		asm volatile ("nop"); \
    111  1.2    veego } while (0)
    112  1.2    veego 
    113  1.4  aymeric int grfcv3d_cnprobe(void);
    114  1.4  aymeric void grfcv3d_iteinit(struct grf_softc *);
    115  1.4  aymeric static __inline void GfxBusyWait(volatile caddr_t);
    116  1.4  aymeric static __inline void GfxFifoWait(volatile caddr_t);
    117  1.4  aymeric static __inline unsigned char RAttr(volatile caddr_t, short);
    118  1.4  aymeric static __inline unsigned char RSeq(volatile caddr_t, short);
    119  1.4  aymeric static __inline unsigned char RCrt(volatile caddr_t, short);
    120  1.4  aymeric static __inline unsigned char RGfx(volatile caddr_t, short);
    121  1.1    veego 
    122  1.1    veego 
    123  1.1    veego /*
    124  1.1    veego  * defines for the used register addresses (mw)
    125  1.1    veego  *
    126  1.1    veego  * NOTE: there are some registers that have different addresses when
    127  1.1    veego  *       in mono or color mode. We only support color mode, and thus
    128  1.1    veego  *       some addresses won't work in mono-mode!
    129  1.1    veego  *
    130  1.1    veego  * General and VGA-registers taken from retina driver. Fixed a few
    131  1.1    veego  * bugs in it. (SR and GR read address is Port + 1, NOT Port)
    132  1.1    veego  *
    133  1.1    veego  */
    134  1.1    veego 
    135  1.1    veego /* General Registers: */
    136  1.1    veego #define GREG_MISC_OUTPUT_R	0x03CC
    137  1.4  aymeric #define GREG_MISC_OUTPUT_W	0x03C2
    138  1.1    veego #define GREG_FEATURE_CONTROL_R	0x03CA
    139  1.1    veego #define GREG_FEATURE_CONTROL_W	0x03DA
    140  1.1    veego #define GREG_INPUT_STATUS0_R	0x03C2
    141  1.1    veego #define GREG_INPUT_STATUS1_R	0x03DA
    142  1.1    veego 
    143  1.1    veego /* Setup Registers: */
    144  1.1    veego #define SREG_OPTION_SELECT	0x0102
    145  1.1    veego #define SREG_VIDEO_SUBS_ENABLE	0x03C3	/* Trio64: 0x46E8 */
    146  1.1    veego 
    147  1.1    veego /* Attribute Controller: */
    148  1.1    veego #define ACT_ADDRESS		0x03C0
    149  1.1    veego #define ACT_ADDRESS_R		0x03C1
    150  1.1    veego #define ACT_ADDRESS_W		0x03C0
    151  1.1    veego #define ACT_ADDRESS_RESET	0x03DA
    152  1.1    veego #define ACT_ID_PALETTE0		0x00
    153  1.1    veego #define ACT_ID_PALETTE1		0x01
    154  1.1    veego #define ACT_ID_PALETTE2		0x02
    155  1.1    veego #define ACT_ID_PALETTE3		0x03
    156  1.1    veego #define ACT_ID_PALETTE4		0x04
    157  1.1    veego #define ACT_ID_PALETTE5		0x05
    158  1.1    veego #define ACT_ID_PALETTE6		0x06
    159  1.1    veego #define ACT_ID_PALETTE7		0x07
    160  1.1    veego #define ACT_ID_PALETTE8		0x08
    161  1.1    veego #define ACT_ID_PALETTE9		0x09
    162  1.1    veego #define ACT_ID_PALETTE10	0x0A
    163  1.1    veego #define ACT_ID_PALETTE11	0x0B
    164  1.1    veego #define ACT_ID_PALETTE12	0x0C
    165  1.1    veego #define ACT_ID_PALETTE13	0x0D
    166  1.1    veego #define ACT_ID_PALETTE14	0x0E
    167  1.1    veego #define ACT_ID_PALETTE15	0x0F
    168  1.1    veego #define ACT_ID_ATTR_MODE_CNTL	0x10
    169  1.1    veego #define ACT_ID_OVERSCAN_COLOR	0x11
    170  1.1    veego #define ACT_ID_COLOR_PLANE_ENA	0x12
    171  1.1    veego #define ACT_ID_HOR_PEL_PANNING	0x13
    172  1.2    veego #define ACT_ID_COLOR_SELECT	0x14	/* ACT_ID_PIXEL_PADDING */
    173  1.1    veego 
    174  1.1    veego /* Graphics Controller: */
    175  1.1    veego #define GCT_ADDRESS		0x03CE
    176  1.1    veego #define GCT_ADDRESS_R		0x03CF
    177  1.1    veego #define GCT_ADDRESS_W		0x03CF
    178  1.1    veego #define GCT_ID_SET_RESET	0x00
    179  1.1    veego #define GCT_ID_ENABLE_SET_RESET	0x01
    180  1.1    veego #define GCT_ID_COLOR_COMPARE	0x02
    181  1.1    veego #define GCT_ID_DATA_ROTATE	0x03
    182  1.1    veego #define GCT_ID_READ_MAP_SELECT	0x04
    183  1.1    veego #define GCT_ID_GRAPHICS_MODE	0x05
    184  1.1    veego #define GCT_ID_MISC		0x06
    185  1.1    veego #define GCT_ID_COLOR_XCARE	0x07
    186  1.1    veego #define GCT_ID_BITMASK		0x08
    187  1.1    veego 
    188  1.1    veego /* Sequencer: */
    189  1.1    veego #define SEQ_ADDRESS		0x03C4
    190  1.1    veego #define SEQ_ADDRESS_R		0x03C5
    191  1.1    veego #define SEQ_ADDRESS_W		0x03C5
    192  1.1    veego #define SEQ_ID_RESET		0x00
    193  1.1    veego #define SEQ_ID_CLOCKING_MODE	0x01
    194  1.1    veego #define SEQ_ID_MAP_MASK		0x02
    195  1.1    veego #define SEQ_ID_CHAR_MAP_SELECT	0x03
    196  1.1    veego #define SEQ_ID_MEMORY_MODE	0x04
    197  1.1    veego #define SEQ_ID_UNKNOWN1		0x05
    198  1.1    veego #define SEQ_ID_UNKNOWN2		0x06
    199  1.1    veego #define SEQ_ID_UNKNOWN3		0x07
    200  1.1    veego /* S3 extensions */
    201  1.1    veego #define SEQ_ID_UNLOCK_EXT	0x08
    202  1.1    veego #define SEQ_ID_MMIO_SELECT	0x09	/* Trio64: SEQ_ID_EXT_SEQ_REG9 */
    203  1.1    veego #define SEQ_ID_BUS_REQ_CNTL	0x0A
    204  1.1    veego #define SEQ_ID_EXT_MISC_SEQ	0x0B
    205  1.1    veego #define SEQ_ID_UNKNOWN4		0x0C
    206  1.1    veego #define SEQ_ID_EXT_SEQ		0x0D
    207  1.1    veego #define SEQ_ID_UNKNOWN5		0x0E
    208  1.1    veego #define SEQ_ID_UNKNOWN6		0x0F
    209  1.1    veego #define SEQ_ID_MCLK_LO		0x10
    210  1.1    veego #define SEQ_ID_MCLK_HI		0x11
    211  1.1    veego #define SEQ_ID_DCLK_LO		0x12
    212  1.1    veego #define SEQ_ID_DCLK_HI		0x13
    213  1.1    veego #define SEQ_ID_CLKSYN_CNTL_1	0x14
    214  1.1    veego #define SEQ_ID_CLKSYN_CNTL_2	0x15
    215  1.1    veego #define SEQ_ID_CLKSYN_TEST_HI	0x16	/* reserved for S3 testing of the */
    216  1.1    veego #define SEQ_ID_CLKSYN_TEST_LO	0x17	/*   internal clock synthesizer   */
    217  1.1    veego #define SEQ_ID_RAMDAC_CNTL	0x18
    218  1.1    veego #define SEQ_ID_MORE_MAGIC	0x1A	/* not available on the Virge */
    219  1.1    veego #define SEQ_ID_SIGNAL_SELECT	0x1C
    220  1.1    veego 
    221  1.1    veego /* CRT Controller: */
    222  1.1    veego #define CRT_ADDRESS		0x03D4
    223  1.1    veego #define CRT_ADDRESS_R		0x03D5
    224  1.1    veego #define CRT_ADDRESS_W		0x03D5
    225  1.1    veego #define CRT_ID_HOR_TOTAL	0x00
    226  1.1    veego #define CRT_ID_HOR_DISP_ENA_END	0x01
    227  1.1    veego #define CRT_ID_START_HOR_BLANK	0x02
    228  1.1    veego #define CRT_ID_END_HOR_BLANK	0x03
    229  1.1    veego #define CRT_ID_START_HOR_RETR	0x04
    230  1.1    veego #define CRT_ID_END_HOR_RETR	0x05
    231  1.1    veego #define CRT_ID_VER_TOTAL	0x06
    232  1.1    veego #define CRT_ID_OVERFLOW		0x07
    233  1.1    veego #define CRT_ID_PRESET_ROW_SCAN	0x08
    234  1.1    veego #define CRT_ID_MAX_SCAN_LINE	0x09
    235  1.1    veego #define CRT_ID_CURSOR_START	0x0A
    236  1.1    veego #define CRT_ID_CURSOR_END	0x0B
    237  1.1    veego #define CRT_ID_START_ADDR_HIGH	0x0C
    238  1.1    veego #define CRT_ID_START_ADDR_LOW	0x0D
    239  1.1    veego #define CRT_ID_CURSOR_LOC_HIGH	0x0E
    240  1.1    veego #define CRT_ID_CURSOR_LOC_LOW	0x0F
    241  1.1    veego #define CRT_ID_START_VER_RETR	0x10
    242  1.1    veego #define CRT_ID_END_VER_RETR	0x11
    243  1.1    veego #define CRT_ID_VER_DISP_ENA_END	0x12
    244  1.1    veego #define CRT_ID_SCREEN_OFFSET	0x13
    245  1.1    veego #define CRT_ID_UNDERLINE_LOC	0x14
    246  1.1    veego #define CRT_ID_START_VER_BLANK	0x15
    247  1.1    veego #define CRT_ID_END_VER_BLANK	0x16
    248  1.1    veego #define CRT_ID_MODE_CONTROL	0x17
    249  1.1    veego #define CRT_ID_LINE_COMPARE	0x18
    250  1.1    veego #define CRT_ID_GD_LATCH_RBACK	0x22
    251  1.1    veego #define CRT_ID_ACT_TOGGLE_RBACK	0x24
    252  1.1    veego #define CRT_ID_ACT_INDEX_RBACK	0x26
    253  1.1    veego /* S3 extensions: S3 VGA Registers */
    254  1.1    veego #define CRT_ID_DEVICE_HIGH	0x2D
    255  1.1    veego #define CRT_ID_DEVICE_LOW	0x2E
    256  1.1    veego #define CRT_ID_REVISION 	0x2F
    257  1.1    veego #define CRT_ID_CHIP_ID_REV	0x30
    258  1.1    veego #define CRT_ID_MEMORY_CONF	0x31
    259  1.1    veego #define CRT_ID_BACKWAD_COMP_1	0x32
    260  1.1    veego #define CRT_ID_BACKWAD_COMP_2	0x33
    261  1.1    veego #define CRT_ID_BACKWAD_COMP_3	0x34
    262  1.1    veego #define CRT_ID_REGISTER_LOCK	0x35
    263  1.1    veego #define CRT_ID_CONFIG_1 	0x36
    264  1.1    veego #define CRT_ID_CONFIG_2 	0x37
    265  1.1    veego #define CRT_ID_REGISTER_LOCK_1	0x38
    266  1.1    veego #define CRT_ID_REGISTER_LOCK_2	0x39
    267  1.1    veego #define CRT_ID_MISC_1		0x3A
    268  1.1    veego #define CRT_ID_DISPLAY_FIFO	0x3B
    269  1.1    veego #define CRT_ID_LACE_RETR_START	0x3C
    270  1.1    veego /* S3 extensions: System Control Registers  */
    271  1.1    veego #define CRT_ID_SYSTEM_CONFIG	0x40
    272  1.1    veego #define CRT_ID_BIOS_FLAG	0x41
    273  1.1    veego #define CRT_ID_LACE_CONTROL	0x42
    274  1.1    veego #define CRT_ID_EXT_MODE 	0x43
    275  1.1    veego #define CRT_ID_HWGC_MODE	0x45	/* HWGC = Hardware Graphics Cursor */
    276  1.1    veego #define CRT_ID_HWGC_ORIGIN_X_HI	0x46
    277  1.1    veego #define CRT_ID_HWGC_ORIGIN_X_LO	0x47
    278  1.1    veego #define CRT_ID_HWGC_ORIGIN_Y_HI	0x48
    279  1.1    veego #define CRT_ID_HWGC_ORIGIN_Y_LO	0x49
    280  1.1    veego #define CRT_ID_HWGC_FG_STACK	0x4A
    281  1.1    veego #define CRT_ID_HWGC_BG_STACK	0x4B
    282  1.1    veego #define CRT_ID_HWGC_START_AD_HI	0x4C
    283  1.1    veego #define CRT_ID_HWGC_START_AD_LO	0x4D
    284  1.1    veego #define CRT_ID_HWGC_DSTART_X	0x4E
    285  1.1    veego #define CRT_ID_HWGC_DSTART_Y	0x4F
    286  1.1    veego /* S3 extensions: System Extension Registers  */
    287  1.1    veego #define CRT_ID_EXT_SYS_CNTL_1	0x50
    288  1.1    veego #define CRT_ID_EXT_SYS_CNTL_2	0x51
    289  1.1    veego #define CRT_ID_EXT_BIOS_FLAG_1	0x52
    290  1.1    veego #define CRT_ID_EXT_MEM_CNTL_1	0x53
    291  1.1    veego #define CRT_ID_EXT_MEM_CNTL_2	0x54
    292  1.1    veego #define CRT_ID_EXT_DAC_CNTL	0x55
    293  1.1    veego #define CRT_ID_EX_SYNC_1	0x56
    294  1.1    veego #define CRT_ID_EX_SYNC_2	0x57
    295  1.1    veego #define CRT_ID_LAW_CNTL		0x58	/* LAW = Linear Address Window */
    296  1.1    veego #define CRT_ID_LAW_POS_HI	0x59
    297  1.1    veego #define CRT_ID_LAW_POS_LO	0x5A
    298  1.1    veego #define CRT_ID_GOUT_PORT	0x5C
    299  1.1    veego #define CRT_ID_EXT_HOR_OVF	0x5D
    300  1.1    veego #define CRT_ID_EXT_VER_OVF	0x5E
    301  1.1    veego #define CRT_ID_EXT_MEM_CNTL_3	0x60
    302  1.1    veego #define CRT_ID_EXT_MEM_CNTL_4	0x61	/* only available on the Virge */
    303  1.1    veego #define CRT_ID_EX_SYNC_3	0x63	/* not available on the Virge */
    304  1.1    veego #define CRT_ID_EXT_MISC_CNTL	0x65
    305  1.1    veego #define CRT_ID_EXT_MISC_CNTL_1	0x66
    306  1.1    veego #define CRT_ID_EXT_MISC_CNTL_2	0x67
    307  1.1    veego #define CRT_ID_CONFIG_3 	0x68
    308  1.1    veego #define CRT_ID_EXT_SYS_CNTL_3	0x69
    309  1.1    veego #define CRT_ID_EXT_SYS_CNTL_4	0x6A
    310  1.1    veego #define CRT_ID_EXT_BIOS_FLAG_3	0x6B
    311  1.1    veego #define CRT_ID_EXT_BIOS_FLAG_4	0x6C
    312  1.1    veego #define CRT_ID_EXT_BIOS_FLAG_5	0x6D	/* only available on the Virge */
    313  1.1    veego #define CRT_ID_RAMDAC_SIG_TEST	0x6E	/* only available on the Virge */
    314  1.1    veego #define CRT_ID_CONFIG_4 	0x6F	/* only available on the Virge */
    315  1.1    veego 
    316  1.1    veego /* Streams Processor */
    317  1.1    veego #define SP_PRIMARY_CONTROL		0x8180
    318  1.1    veego #define SP_COLOR_CHROMA_KEY_CONTROL	0x8184
    319  1.1    veego #define SP_SECONDARY_CONTROL		0x8190
    320  1.1    veego #define SP_CHROMA_KEY_UPPER_BOUND	0x8194
    321  1.1    veego #define SP_SECONDARY_CONSTANTS		0x8198
    322  1.1    veego #define SP_BLEND_CONTROL		0x81A0
    323  1.1    veego #define SP_PRIMARY_ADDRESS_0		0x81C0
    324  1.1    veego #define SP_PRIMARY_ADDRESS_1		0x81C4
    325  1.1    veego #define SP_PRIMARY_STRIDE		0x81C8
    326  1.1    veego #define SP_DOUBLE_BUFFER_LPB_SUPPORT	0x81CC
    327  1.1    veego #define SP_SECONDARY_ADDRESS_0		0x81D0
    328  1.1    veego #define SP_SECONDARY_ADDRESS_1		0x81D4
    329  1.1    veego #define SP_SECONDARY_STRIDE		0x81D8
    330  1.1    veego #define SP_OPAQUE_OVERLAY_CONTROL	0x81DC
    331  1.1    veego #define SP_K1_VERTICAL_SCALE_FACTOR	0x81E0
    332  1.1    veego #define SP_K2_VERTICAL_SCALE_FACTOR	0x81E4
    333  1.1    veego #define SP_DDA_VERTICAL_ACCUMULATOR	0x81E8
    334  1.1    veego #define SP_FIFO_CONTROL			0x81EC
    335  1.1    veego #define SP_PRIMARY_WINDOW_TOP_LEFT	0x81F0
    336  1.1    veego #define SP_PRIMARY_WINDOW_SIZE		0x81F4
    337  1.1    veego #define SP_SECONDARY_WINDOW_TOP_LEFT	0x81F8
    338  1.1    veego #define SP_SECONDARY_WINDOW_SIZE	0x81FC
    339  1.1    veego 
    340  1.1    veego /* Memory Port Controller */
    341  1.1    veego #define MPC_FIFO_CONTROL		0x8200
    342  1.1    veego #define MPC_MIU_CONTROL			0x8204
    343  1.1    veego #define MPC_STREAMS_TIMEOUT		0x8208
    344  1.1    veego #define MPC_MISC_TIMEOUT		0x820C
    345  1.1    veego #define MPC_DMA_READ_BASE_ADDRESS	0x8220
    346  1.1    veego #define MPC_DMA_READ_STRIDE_WIDTH	0x8224
    347  1.1    veego 
    348  1.1    veego /* Miscellaneous Registers */
    349  1.1    veego #define MR_SUBSYSTEM_STATUS_CNTL	0x8504
    350  1.1    veego #define MR_ADVANCED_FUNCTION_CONTROL	0x850C
    351  1.1    veego 
    352  1.1    veego /* S3d Engine */
    353  1.1    veego #define S3D_BIT_BLT_RECT_FILL		0xA400
    354  1.1    veego #define S3D_LINE_2D			0xA800
    355  1.1    veego #define S3D_POLYGON_2D			0xAC00
    356  1.1    veego #define S3D_LINE_3D			0xB000
    357  1.1    veego #define S3D_TRIANGLE_3D			0xB400
    358  1.1    veego 
    359  1.1    veego #define BLT_ADDRESS			0xA4D4
    360  1.1    veego #define BLT_SOURCE_ADDRESS		0xA4D4
    361  1.1    veego #define BLT_DEST_ADDRESS		0xA4D8
    362  1.1    veego #define BLT_CLIP_LEFT_RIGHT		0xA4DC
    363  1.1    veego #define BLT_CLIP_LEFT			BLT_CLIP_LEFT_RIGHT
    364  1.1    veego #define BLT_CLIP_RIGHT			0xA4DE
    365  1.1    veego #define BLT_CLIP_TOP_BOTTOM		0xA4E0
    366  1.1    veego #define BLT_CLIP_BOTTOM			BLT_CLIP_TOP_BOTTOM
    367  1.1    veego #define BLT_CLIP_TOP			0xA4E2
    368  1.1    veego #define BLT_DEST_SOURCE_PITCH		0xA4E4
    369  1.1    veego #define BLT_SOURCE_PITCH		BLT_DEST_SOURCE_PITCH
    370  1.1    veego #define BLT_DEST_PITCH			0xA4E6
    371  1.1    veego #define BLT_MONO_PATTERN		0xA4E8
    372  1.1    veego #define BLT_MONO_PATTERN_0		BLT_MONO_PATTERN
    373  1.1    veego #define BLT_MONO_PATTERN_1		0xA4EC
    374  1.1    veego #define BLT_PATTERN_BG_COLOR		0xA4F0
    375  1.1    veego #define BLT_PATTERN_BG_COLOR_TRUE_COLOR	BLT_PATTERN_BG_COLOR
    376  1.1    veego #define BLT_PATTERN_BG_COLOR_ALPHA	BLT_PATTERN_BG_COLOR
    377  1.1    veego #define BLT_PATTERN_BG_COLOR_RED	0xA4F1
    378  1.1    veego #define BLT_PATTERN_BG_COLOR_HI_COLOR	0xA4F2
    379  1.1    veego #define BLT_PATTERN_BG_COLOR_GREEN	BLT_PATTERN_BG_COLOR_HI_COLOR
    380  1.1    veego #define BLT_PATTERN_BG_COLOR_INDEX	0xA4F3
    381  1.1    veego #define BLT_PATTERN_BG_COLOR_BLUE	BLT_PATTERN_BG_COLOR_INDEX
    382  1.1    veego #define BLT_PATTERN_FG_COLOR		0xA4F4
    383  1.1    veego #define BLT_PATTERN_FG_COLOR_TRUE_COLOR	BLT_PATTERN_FG_COLOR
    384  1.1    veego #define BLT_PATTERN_FG_COLOR_ALPHA	BLT_PATTERN_FG_COLOR
    385  1.1    veego #define BLT_PATTERN_FG_COLOR_RED	0xA4F5
    386  1.1    veego #define BLT_PATTERN_FG_COLOR_HI_COLOR	0xA4F6
    387  1.1    veego #define BLT_PATTERN_FG_COLOR_GREEN	BLT_PATTERN_FG_COLOR_HI_COLOR
    388  1.1    veego #define BLT_PATTERN_FG_COLOR_INDEX	0xA4F7
    389  1.1    veego #define BLT_PATTERN_FG_COLOR_BLUE	BLT_PATTERN_FG_COLOR_INDEX
    390  1.1    veego #define BLT_SOURCE_BG_COLOR		0xA4F8
    391  1.1    veego #define BLT_SOURCE_BG_COLOR_TRUE_COLOR	BLT_SOURCE_BG_COLOR
    392  1.1    veego #define BLT_SOURCE_BG_COLOR_ALPHA	BLT_SOURCE_BG_COLOR
    393  1.1    veego #define BLT_SOURCE_BG_COLOR_RED		0xA4F9
    394  1.1    veego #define BLT_SOURCE_BG_COLOR_HI_COLOR	0xA4FA
    395  1.1    veego #define BLT_SOURCE_BG_COLOR_GREEN	BLT_SOURCE_BG_COLOR_HI_COLOR
    396  1.1    veego #define BLT_SOURCE_BG_COLOR_INDEX	0xA4FB
    397  1.1    veego #define BLT_SOURCE_BG_COLOR_BLUE	BLT_SOURCE_BG_COLOR_INDEX
    398  1.1    veego #define BLT_SOURCE_FG_COLOR		0xA4FC
    399  1.1    veego #define BLT_SOURCE_FG_COLOR_TRUE_COLOR	BLT_SOURCE_FG_COLOR
    400  1.1    veego #define BLT_SOURCE_FG_COLOR_ALPHA	BLT_SOURCE_FG_COLOR
    401  1.1    veego #define BLT_SOURCE_FG_COLOR_RED		0xA4FD
    402  1.1    veego #define BLT_SOURCE_FG_COLOR_HI_COLOR	0xA4FE
    403  1.1    veego #define BLT_SOURCE_FG_COLOR_GREEN	BLT_SOURCE_FG_COLOR_HI_COLOR
    404  1.1    veego #define BLT_SOURCE_FG_COLOR_INDEX	0xA4FF
    405  1.1    veego #define BLT_SOURCE_FG_COLOR_BLUE	BLT_SOURCE_FG_COLOR_INDEX
    406  1.1    veego #define BLT_COMMAND_SET			0xA500
    407  1.1    veego #define BLT_WIDTH_HEIGHT		0xA504
    408  1.1    veego #define BLT_HEIGHT			BLT_WIDTH_HEIGHT
    409  1.1    veego #define BLT_WIDTH 			0xA506
    410  1.1    veego #define BLT_SOURCE_XY			0xA508
    411  1.1    veego #define BLT_SOURCE_Y			BLT_SOURCE_XY
    412  1.1    veego #define BLT_SOURCE_X			0xA50A
    413  1.1    veego #define BLT_DESTINATION_XY		0xA50C
    414  1.1    veego #define BLT_DESTINATION_Y 		BLT_DESTINATION_XY
    415  1.1    veego #define BLT_DESTINATION_X		0xA50E
    416  1.1    veego 
    417  1.1    veego #define L2D_ADDRESS			0xA8D4
    418  1.1    veego #define L2D_SOURCE_ADDRESS		0xA8D4
    419  1.1    veego #define L2D_DEST_ADDRESS		0xA8D8
    420  1.1    veego #define L2D_CLIP_LEFT_RIGHT		0xA8DC
    421  1.1    veego #define L2D_CLIP_LEFT			L2D_CLIP_LEFT_RIGHT
    422  1.1    veego #define L2D_CLIP_RIGHT			0xA8DE
    423  1.1    veego #define L2D_CLIP_TOP_BOTTOM		0xA8E0
    424  1.1    veego #define L2D_CLIP_BOTTOM			L2D_CLIP_TOP_BOTTOM
    425  1.1    veego #define L2D_CLIP_TOP			0xA8E2
    426  1.1    veego #define L2D_DEST_SOURCE_PITCH		0xA8E4
    427  1.1    veego #define L2D_SOURCE_PITCH		L2D_DEST_SOURCE_PITCH
    428  1.1    veego #define L2D_DEST_PITCH			0xA8E6
    429  1.1    veego #define L2D_PAD_0			0xA8E8
    430  1.1    veego #define L2D_PATTERN_FG_COLOR_TRUE_COLOR	0xA8F4
    431  1.1    veego #define L2D_PATTERN_FG_COLOR_ALPHA	L2D_PATTERN_FG_COLOR_TRUECOLOR
    432  1.1    veego #define L2D_PATTERN_FG_COLOR_RED	0xA8F5
    433  1.1    veego #define L2D_PATTERN_FG_COLOR_HI_COLOR	0xA8F6
    434  1.1    veego #define L2D_PATTERN_FG_COLOR_GREEN	L2D_PATTERN_FG_COLOR_HICOLOR
    435  1.1    veego #define L2D_PATTERN_FG_COLOR_INDEX	0xA8F7
    436  1.1    veego #define L2D_PATTERN_FG_COLOR_BLUE	L2D_PATTERN_FG_COLOR_INDEX
    437  1.1    veego #define L2D_PAD_1			0xA8F8
    438  1.1    veego #define L2D_COMMAND_SET			0xA900
    439  1.1    veego #define L2D_PAD_2			0xA904
    440  1.1    veego #define L2D_END_0_END_1			0xA96C
    441  1.1    veego #define L2D_END_1			L2D_END_0_END_1
    442  1.1    veego #define L2D_END_0			0xA96E
    443  1.1    veego #define L2D_DX				0xA970
    444  1.1    veego #define L2D_X_START			0xA974
    445  1.1    veego #define L2D_Y_START			0xA978
    446  1.1    veego #define L2D_Y_COUNT			0xA97C
    447  1.1    veego 
    448  1.1    veego #define P2D_ADDRESS			0xACD4
    449  1.1    veego #define P2D_SOURCE_ADDRESS		0xACD4
    450  1.1    veego #define P2D_DEST_ADDRESS		0xACD8
    451  1.1    veego #define P2D_CLIP_LEFT_RIGHT		0xACDC
    452  1.1    veego #define P2D_CLIP_LEFT			P2D_CLIP_LEFT_RIGHT
    453  1.1    veego #define P2D_CLIP_RIGHT			0xACDE
    454  1.1    veego #define P2D_CLIP_TOP_BOTTOM		0xACE0
    455  1.1    veego #define P2D_CLIP_BOTTOM			P2D_CLIP_TOP_BOTTOM
    456  1.1    veego #define P2D_CLIP_TOP			0xACE2
    457  1.1    veego #define P2D_DEST_SOURCE_PITCH		0xACE4
    458  1.1    veego #define P2D_SOURCE_PITCH		P2D_DEST_SOURCE_PITCH
    459  1.1    veego #define P2D_DEST_PITCH			0xACE6
    460  1.1    veego #define P2D_MONO_PATTERN		0xACE8
    461  1.1    veego #define P2D_PATTERN_BG_COLOR_TRUE_COLOR	0xACF0
    462  1.1    veego #define P2D_PATTERN_BG_COLOR_ALPHA	P2D_PATTERN_BG_COLOR_TRUE_COLOR
    463  1.1    veego #define P2D_PATTERN_BG_COLOR_RED	0xACF1
    464  1.1    veego #define P2D_PATTERN_BG_COLOR_HI_COLOR	0xACF2
    465  1.1    veego #define P2D_PATTERN_BG_COLOR_GREEN	P2D_PATTERN_BG_COLOR_HI_COLOR
    466  1.1    veego #define P2D_PATTERN_BG_COLOR_INDEX	0xACF3
    467  1.1    veego #define P2D_PATTERN_BG_COLOR_BLUE	P2D_PATTERN_BG_COLOR_INDEX
    468  1.1    veego #define P2D_PATTERN_FG_COLOR_TRUE_COLOR	0xACF4
    469  1.1    veego #define P2D_PATTERN_FG_COLOR_ALPHA	P2D_PATTERN_FG_COLOR_TRUE_COLOR
    470  1.1    veego #define P2D_PATTERN_FG_COLOR_RED	0xACF5
    471  1.1    veego #define P2D_PATTERN_FG_COLOR_HI_COLOR	0xACF6
    472  1.1    veego #define P2D_PATTERN_FG_COLOR_GREEN	P2D_PATTERN_FG_COLOR_HI_COLOR
    473  1.1    veego #define P2D_PATTERN_FG_COLOR_INDEX	0xACF7
    474  1.1    veego #define P2D_PATTERN_FG_COLOR_BLUE	P2D_PATTERN_FG_COLOR_INDEX
    475  1.1    veego #define P2D_PAD_1			0xACF8
    476  1.1    veego #define P2D_COMMAND_SET			0xAD00
    477  1.1    veego #define P2D_PAD_2			0xAD04
    478  1.1    veego #define P2D_RIGHT_DX			0xAD68
    479  1.1    veego #define P2D_RIGHT_X_START		0xAD6C
    480  1.1    veego #define P2D_LEFT_DX			0xAD70
    481  1.1    veego #define P2D_LEFT_X_START		0xAD74
    482  1.1    veego #define P2D_Y_START			0xAD78
    483  1.1    veego #define P2D_Y_COUNT			0xAD7C
    484  1.1    veego 
    485  1.1    veego #define CMD_NOP			(7 << 27)	/* %1111 << 27 */
    486  1.1    veego #define CMD_LINE		(3 << 27)	/* %0011 << 27 */
    487  1.1    veego #define CMD_RECT		(4 << 27)	/* %0010 << 27 */
    488  1.1    veego #define CMD_POLYGON		(5 << 27)	/* %0101 << 27 */
    489  1.1    veego #define CMD_BITBLT		(0 << 27)	/* %0000 << 27 */
    490  1.1    veego 
    491  1.1    veego #define CMD_SKIP_TRANSFER_BYTES_1	(1 << 12)	/* %01 << 12 */
    492  1.1    veego #define CMD_SKIP_TRANSFER_BYTES_2	(2 << 12)	/* %10 << 12 */
    493  1.1    veego #define CMD_SKIP_TRANSFER_BYTES_3	(3 << 12)	/* %11 << 12 */
    494  1.1    veego 
    495  1.1    veego #define CMD_TRANSFER_ALIGNMENT_BYTE	(0 << 10)	/* %00 << 10 */
    496  1.1    veego #define CMD_TRANSFER_ALIGNMENT_WORD	(1 << 10)	/* %01 << 10 */
    497  1.1    veego #define CMD_TRANSFER_ALIGNMENT_DOUBLEWORD	(2 << 10)	/* %10 << 10 */
    498  1.1    veego 
    499  1.1    veego #define CMD_CHUNKY	(0 << 2)	/* %00 << 2 */
    500  1.1    veego #define CMD_HI_COLOR	(1 << 2)	/* %01 << 2 */
    501  1.1    veego #define CMD_TRUE_COLOR	(2 << 2)	/* %10 << 2 */
    502  1.1    veego 
    503  1.1    veego #define ROP_FALSE	0x00
    504  1.1    veego #define ROP_NOR		0x10
    505  1.1    veego #define ROP_ONLYDST	0x20
    506  1.1    veego #define ROP_NOTSRC	0x30
    507  1.1    veego #define ROP_ONLYSRC	0x40
    508  1.1    veego #define ROP_NOTDST	0x50
    509  1.1    veego #define ROP_EOR		0x60
    510  1.1    veego #define ROP_NAND	0x70
    511  1.1    veego #define ROP_AND		0x80
    512  1.1    veego #define ROP_NEOR	0x90
    513  1.1    veego #define ROP_DST		0xA0
    514  1.1    veego #define ROP_NOTONLYSRC	0xB0
    515  1.1    veego #define ROP_SRC		0xC0
    516  1.1    veego #define ROP_NOTONLYDST	0xD0
    517  1.1    veego #define ROP_OR		0xE0
    518  1.1    veego #define ROP_TRUE	0xF0
    519  1.1    veego 
    520  1.1    veego /* Pass-through */
    521  1.1    veego #if 0	/* XXX */
    522  1.1    veego #define PASS_ADDRESS		0x
    523  1.1    veego #define PASS_ADDRESS_W		0x
    524  1.1    veego #endif
    525  1.1    veego 
    526  1.1    veego /* Video DAC */
    527  1.1    veego #define VDAC_ADDRESS		0x03C8
    528  1.1    veego #define VDAC_ADDRESS_W		0x03C8
    529  1.1    veego #define VDAC_ADDRESS_R		0x03C7
    530  1.1    veego #define VDAC_STATE		0x03C7
    531  1.1    veego #define VDAC_DATA		0x03C9
    532  1.1    veego #define VDAC_MASK		0x03C6
    533  1.1    veego 
    534  1.1    veego 
    535  1.1    veego #define WGfx(ba, idx, val) \
    536  1.1    veego 	do { vgaw(ba, GCT_ADDRESS, idx); vgaw(ba, GCT_ADDRESS_W , val); } while (0)
    537  1.1    veego 
    538  1.1    veego #define WSeq(ba, idx, val) \
    539  1.1    veego 	do { vgaw(ba, SEQ_ADDRESS, idx); vgaw(ba, SEQ_ADDRESS_W , val); } while (0)
    540  1.1    veego 
    541  1.1    veego #define WCrt(ba, idx, val) \
    542  1.1    veego 	do { vgaw(ba, CRT_ADDRESS, idx); vgaw(ba, CRT_ADDRESS_W , val); } while (0)
    543  1.1    veego 
    544  1.1    veego #define WAttr(ba, idx, val) \
    545  1.1    veego 	do {	\
    546  1.1    veego 		unsigned char tmp;\
    547  1.1    veego 		tmp = vgar(ba, ACT_ADDRESS_RESET);\
    548  1.1    veego 		vgaw(ba, ACT_ADDRESS_W, idx);\
    549  1.1    veego 		vgaw(ba, ACT_ADDRESS_W, val);\
    550  1.1    veego 	} while (0)
    551  1.1    veego 
    552  1.1    veego 
    553  1.1    veego #define SetTextPlane(ba, m) \
    554  1.1    veego 	do { \
    555  1.1    veego 		WGfx(ba, GCT_ID_READ_MAP_SELECT, m & 3 );\
    556  1.1    veego 		WSeq(ba, SEQ_ID_MAP_MASK, (1 << (m & 3)));\
    557  1.1    veego 	} while (0)
    558  1.1    veego 
    559  1.1    veego 
    560  1.1    veego /* Gfx engine busy wait */
    561  1.1    veego 
    562  1.4  aymeric static __inline void
    563  1.4  aymeric GfxBusyWait (ba)
    564  1.1    veego 	volatile caddr_t ba;
    565  1.1    veego {
    566  1.1    veego 	int test;
    567  1.1    veego 
    568  1.1    veego 	do {
    569  1.1    veego 		test = vgar32(ba, MR_SUBSYSTEM_STATUS_CNTL);
    570  1.1    veego 		asm volatile ("nop");
    571  1.1    veego 	} while (!(test & (1 << 13)));
    572  1.1    veego }
    573  1.1    veego 
    574  1.1    veego 
    575  1.1    veego static __inline void
    576  1.4  aymeric GfxFifoWait(ba)
    577  1.1    veego 	volatile caddr_t ba;
    578  1.1    veego {
    579  1.1    veego #if 0	/* XXX */
    580  1.1    veego 	int test;
    581  1.1    veego 
    582  1.1    veego 	do {
    583  1.1    veego 		test = vgar32(ba, MR_SUBSYSTEM_STATUS_CNTL);
    584  1.1    veego 	} while (test & 0x0f);
    585  1.1    veego #endif
    586  1.1    veego }
    587  1.1    veego 
    588  1.1    veego 
    589  1.1    veego /* Special wakeup/passthrough registers on graphics boards
    590  1.1    veego  *
    591  1.1    veego  * The methods have diverged a bit for each board, so
    592  1.1    veego  * WPass(P) has been converted into a set of specific
    593  1.1    veego  * __inline functions.
    594  1.1    veego  */
    595  1.1    veego 
    596  1.1    veego static __inline unsigned char
    597  1.1    veego RAttr(ba, idx)
    598  1.1    veego 	volatile caddr_t ba;
    599  1.1    veego 	short idx;
    600  1.1    veego {
    601  1.1    veego 
    602  1.1    veego 	vgaw(ba, ACT_ADDRESS_W, idx);
    603  1.1    veego 	delay(0);
    604  1.1    veego 	return vgar(ba, ACT_ADDRESS_R);
    605  1.1    veego }
    606  1.1    veego 
    607  1.1    veego static __inline unsigned char
    608  1.1    veego RSeq(ba, idx)
    609  1.1    veego 	volatile caddr_t ba;
    610  1.1    veego 	short idx;
    611  1.1    veego {
    612  1.1    veego 	vgaw(ba, SEQ_ADDRESS, idx);
    613  1.1    veego 	return vgar(ba, SEQ_ADDRESS_R);
    614  1.1    veego }
    615  1.1    veego 
    616  1.1    veego static __inline unsigned char
    617  1.1    veego RCrt(ba, idx)
    618  1.1    veego 	volatile caddr_t ba;
    619  1.1    veego 	short idx;
    620  1.1    veego {
    621  1.1    veego 	vgaw(ba, CRT_ADDRESS, idx);
    622  1.1    veego 	return vgar(ba, CRT_ADDRESS_R);
    623  1.1    veego }
    624  1.1    veego 
    625  1.1    veego static __inline unsigned char
    626  1.1    veego RGfx(ba, idx)
    627  1.4  aymeric 	volatile caddr_t ba;
    628  1.1    veego 	short idx;
    629  1.1    veego {
    630  1.1    veego 	vgaw(ba, GCT_ADDRESS, idx);
    631  1.1    veego 	return vgar(ba, GCT_ADDRESS_R);
    632  1.1    veego }
    633  1.1    veego 
    634  1.1    veego #endif /* _GRF_CV3DREG_H */
    635