Home | History | Annotate | Line # | Download | only in dev
grf_cv3dreg.h revision 1.9
      1  1.9        he /*	$NetBSD: grf_cv3dreg.h,v 1.9 2007/03/05 19:48:19 he Exp $	*/
      2  1.1     veego 
      3  1.1     veego /*
      4  1.1     veego  * Copyright (c) 1995 Michael Teske
      5  1.1     veego  * All rights reserved.
      6  1.1     veego  *
      7  1.1     veego  * Redistribution and use in source and binary forms, with or without
      8  1.1     veego  * modification, are permitted provided that the following conditions
      9  1.1     veego  * are met:
     10  1.1     veego  * 1. Redistributions of source code must retain the above copyright
     11  1.1     veego  *    notice, this list of conditions and the following disclaimer.
     12  1.1     veego  * 2. Redistributions in binary form must reproduce the above copyright
     13  1.1     veego  *    notice, this list of conditions and the following disclaimer in the
     14  1.1     veego  *    documentation and/or other materials provided with the distribution.
     15  1.1     veego  * 3. All advertising materials mentioning features or use of this software
     16  1.1     veego  *    must display the following acknowledgement:
     17  1.1     veego  *      This product includes software developed by Ezra Story and  by Kari
     18  1.1     veego  *      Mettinen.
     19  1.1     veego  * 4. The name of the author may not be used to endorse or promote products
     20  1.1     veego  *    derived from this software without specific prior written permission
     21  1.1     veego  *
     22  1.1     veego  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     23  1.1     veego  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     24  1.1     veego  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     25  1.1     veego  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     26  1.1     veego  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     27  1.1     veego  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     28  1.1     veego  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     29  1.1     veego  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     30  1.1     veego  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     31  1.1     veego  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     32  1.1     veego  */
     33  1.1     veego 
     34  1.1     veego #ifndef _GRF_CV3DREG_H
     35  1.1     veego #define _GRF_CV3DREG_H
     36  1.1     veego 
     37  1.1     veego /*
     38  1.1     veego  * This is derived from ciruss driver source
     39  1.1     veego  */
     40  1.1     veego 
     41  1.1     veego /* Extension to grfvideo_mode to support text modes.
     42  1.1     veego  * This can be passed to both text & gfx functions
     43  1.1     veego  * without worry.  If gv.depth == 4, then the extended
     44  1.1     veego  * fields for a text mode are present.
     45  1.1     veego  */
     46  1.1     veego 
     47  1.1     veego struct grfcv3dtext_mode {
     48  1.1     veego 	struct grfvideo_mode gv;
     49  1.1     veego 	unsigned short	fx;	/* font x dimension */
     50  1.1     veego 	unsigned short	fy;	/* font y dimension */
     51  1.1     veego 	unsigned short	cols;	/* screen dimensions */
     52  1.1     veego 	unsigned short	rows;
     53  1.1     veego 	void		*fdata;	/* font data */
     54  1.1     veego 	unsigned short	fdstart;
     55  1.1     veego 	unsigned short	fdend;
     56  1.1     veego };
     57  1.1     veego 
     58  1.1     veego /* maximum console size */
     59  1.1     veego #define MAXROWS 200
     60  1.1     veego #define MAXCOLS 200
     61  1.1     veego 
     62  1.1     veego /* read VGA register */
     63  1.9        he #define vgar(ba, reg) \
     64  1.9        he 	*(((volatile char *)ba)+(reg ^ 3))
     65  1.1     veego 
     66  1.1     veego /* write VGA register */
     67  1.1     veego #define vgaw(ba, reg, val) \
     68  1.9        he 	*(((volatile char *)ba)+(reg ^ 3)) = ((val) & 0xff)
     69  1.1     veego 
     70  1.1     veego /* MMIO access */
     71  1.2     veego #define ByteAccessIO(x)	( ((x) & 0x3ffc) | (((x) & 3)^3) | (((x) & 3) <<14) )
     72  1.1     veego 
     73  1.1     veego #define vgario(ba, reg) \
     74  1.9        he 	*(((volatile char *)ba) + ( ByteAccessIO(reg) ))
     75  1.1     veego 
     76  1.1     veego #define vgawio(ba, reg, val) \
     77  1.1     veego 	do { \
     78  1.3        is 		if (!cv3d_zorroIII) { \
     79  1.9        he 		        *(((volatile char *)cv3d_vcode_switch_base) + \
     80  1.9        he 			    0x04) = (0x01 & 0xffff); \
     81  1.7     perry 			__asm volatile ("nop"); \
     82  1.1     veego 		} \
     83  1.9        he 		*(((volatile char *)cv3d_special_register_base) + \
     84  1.9        he 		    ( ByteAccessIO(reg) & 0xffff )) = ((val) & 0xff); \
     85  1.3        is 		if (!cv3d_zorroIII) { \
     86  1.9        he 		        *(((volatile char *)cv3d_vcode_switch_base) + \
     87  1.9        he 			    0x04) = (0x02 & 0xffff); \
     88  1.7     perry 			__asm volatile ("nop"); \
     89  1.1     veego 		} \
     90  1.1     veego 	} while (0)
     91  1.1     veego 
     92  1.1     veego /* read 32 Bit VGA register */
     93  1.9        he #define vgar32(ba, reg) \
     94  1.9        he 	*((volatile unsigned long *) (((volatile char *)ba)+reg))
     95  1.1     veego 
     96  1.1     veego /* write 32 Bit VGA register */
     97  1.1     veego #define vgaw32(ba, reg, val) \
     98  1.9        he 	*((volatile unsigned long *) (((volatile char *)ba)+reg)) = val
     99  1.1     veego 
    100  1.1     veego /* read 16 Bit VGA register */
    101  1.9        he #define vgar16(ba, reg) \
    102  1.9        he 	*((volatile unsigned short *) (((volatile char *)ba)+reg))
    103  1.1     veego 
    104  1.1     veego /* write 16 Bit VGA register */
    105  1.1     veego #define vgaw16(ba, reg, val) \
    106  1.9        he 	*((volatile unsigned short *) (((volatile char *)ba)+reg)) = val
    107  1.1     veego 
    108  1.2     veego /* XXX This is totaly untested */
    109  1.2     veego #define	Select_Zorro2_FrameBuffer(flag) \
    110  1.2     veego 	do { \
    111  1.9        he 		*(((volatile char *)cv3d_vcode_switch_base) + \
    112  1.9        he 		    0x08) = ((flag * 0x40) & 0xffff); \
    113  1.7     perry 		__asm volatile ("nop"); \
    114  1.2     veego } while (0)
    115  1.2     veego 
    116  1.4   aymeric int grfcv3d_cnprobe(void);
    117  1.4   aymeric void grfcv3d_iteinit(struct grf_softc *);
    118  1.8  christos static inline void GfxBusyWait(volatile void *);
    119  1.8  christos static inline void GfxFifoWait(volatile void *);
    120  1.8  christos static inline unsigned char RAttr(volatile void *, short);
    121  1.8  christos static inline unsigned char RSeq(volatile void *, short);
    122  1.8  christos static inline unsigned char RCrt(volatile void *, short);
    123  1.8  christos static inline unsigned char RGfx(volatile void *, short);
    124  1.1     veego 
    125  1.1     veego 
    126  1.1     veego /*
    127  1.1     veego  * defines for the used register addresses (mw)
    128  1.1     veego  *
    129  1.1     veego  * NOTE: there are some registers that have different addresses when
    130  1.1     veego  *       in mono or color mode. We only support color mode, and thus
    131  1.1     veego  *       some addresses won't work in mono-mode!
    132  1.1     veego  *
    133  1.1     veego  * General and VGA-registers taken from retina driver. Fixed a few
    134  1.1     veego  * bugs in it. (SR and GR read address is Port + 1, NOT Port)
    135  1.1     veego  *
    136  1.1     veego  */
    137  1.1     veego 
    138  1.1     veego /* General Registers: */
    139  1.1     veego #define GREG_MISC_OUTPUT_R	0x03CC
    140  1.4   aymeric #define GREG_MISC_OUTPUT_W	0x03C2
    141  1.1     veego #define GREG_FEATURE_CONTROL_R	0x03CA
    142  1.1     veego #define GREG_FEATURE_CONTROL_W	0x03DA
    143  1.1     veego #define GREG_INPUT_STATUS0_R	0x03C2
    144  1.1     veego #define GREG_INPUT_STATUS1_R	0x03DA
    145  1.1     veego 
    146  1.1     veego /* Setup Registers: */
    147  1.1     veego #define SREG_OPTION_SELECT	0x0102
    148  1.1     veego #define SREG_VIDEO_SUBS_ENABLE	0x03C3	/* Trio64: 0x46E8 */
    149  1.1     veego 
    150  1.1     veego /* Attribute Controller: */
    151  1.1     veego #define ACT_ADDRESS		0x03C0
    152  1.1     veego #define ACT_ADDRESS_R		0x03C1
    153  1.1     veego #define ACT_ADDRESS_W		0x03C0
    154  1.1     veego #define ACT_ADDRESS_RESET	0x03DA
    155  1.1     veego #define ACT_ID_PALETTE0		0x00
    156  1.1     veego #define ACT_ID_PALETTE1		0x01
    157  1.1     veego #define ACT_ID_PALETTE2		0x02
    158  1.1     veego #define ACT_ID_PALETTE3		0x03
    159  1.1     veego #define ACT_ID_PALETTE4		0x04
    160  1.1     veego #define ACT_ID_PALETTE5		0x05
    161  1.1     veego #define ACT_ID_PALETTE6		0x06
    162  1.1     veego #define ACT_ID_PALETTE7		0x07
    163  1.1     veego #define ACT_ID_PALETTE8		0x08
    164  1.1     veego #define ACT_ID_PALETTE9		0x09
    165  1.1     veego #define ACT_ID_PALETTE10	0x0A
    166  1.1     veego #define ACT_ID_PALETTE11	0x0B
    167  1.1     veego #define ACT_ID_PALETTE12	0x0C
    168  1.1     veego #define ACT_ID_PALETTE13	0x0D
    169  1.1     veego #define ACT_ID_PALETTE14	0x0E
    170  1.1     veego #define ACT_ID_PALETTE15	0x0F
    171  1.1     veego #define ACT_ID_ATTR_MODE_CNTL	0x10
    172  1.1     veego #define ACT_ID_OVERSCAN_COLOR	0x11
    173  1.1     veego #define ACT_ID_COLOR_PLANE_ENA	0x12
    174  1.1     veego #define ACT_ID_HOR_PEL_PANNING	0x13
    175  1.2     veego #define ACT_ID_COLOR_SELECT	0x14	/* ACT_ID_PIXEL_PADDING */
    176  1.1     veego 
    177  1.1     veego /* Graphics Controller: */
    178  1.1     veego #define GCT_ADDRESS		0x03CE
    179  1.1     veego #define GCT_ADDRESS_R		0x03CF
    180  1.1     veego #define GCT_ADDRESS_W		0x03CF
    181  1.1     veego #define GCT_ID_SET_RESET	0x00
    182  1.1     veego #define GCT_ID_ENABLE_SET_RESET	0x01
    183  1.1     veego #define GCT_ID_COLOR_COMPARE	0x02
    184  1.1     veego #define GCT_ID_DATA_ROTATE	0x03
    185  1.1     veego #define GCT_ID_READ_MAP_SELECT	0x04
    186  1.1     veego #define GCT_ID_GRAPHICS_MODE	0x05
    187  1.1     veego #define GCT_ID_MISC		0x06
    188  1.1     veego #define GCT_ID_COLOR_XCARE	0x07
    189  1.1     veego #define GCT_ID_BITMASK		0x08
    190  1.1     veego 
    191  1.1     veego /* Sequencer: */
    192  1.1     veego #define SEQ_ADDRESS		0x03C4
    193  1.1     veego #define SEQ_ADDRESS_R		0x03C5
    194  1.1     veego #define SEQ_ADDRESS_W		0x03C5
    195  1.1     veego #define SEQ_ID_RESET		0x00
    196  1.1     veego #define SEQ_ID_CLOCKING_MODE	0x01
    197  1.1     veego #define SEQ_ID_MAP_MASK		0x02
    198  1.1     veego #define SEQ_ID_CHAR_MAP_SELECT	0x03
    199  1.1     veego #define SEQ_ID_MEMORY_MODE	0x04
    200  1.1     veego #define SEQ_ID_UNKNOWN1		0x05
    201  1.1     veego #define SEQ_ID_UNKNOWN2		0x06
    202  1.1     veego #define SEQ_ID_UNKNOWN3		0x07
    203  1.1     veego /* S3 extensions */
    204  1.1     veego #define SEQ_ID_UNLOCK_EXT	0x08
    205  1.1     veego #define SEQ_ID_MMIO_SELECT	0x09	/* Trio64: SEQ_ID_EXT_SEQ_REG9 */
    206  1.1     veego #define SEQ_ID_BUS_REQ_CNTL	0x0A
    207  1.1     veego #define SEQ_ID_EXT_MISC_SEQ	0x0B
    208  1.1     veego #define SEQ_ID_UNKNOWN4		0x0C
    209  1.1     veego #define SEQ_ID_EXT_SEQ		0x0D
    210  1.1     veego #define SEQ_ID_UNKNOWN5		0x0E
    211  1.1     veego #define SEQ_ID_UNKNOWN6		0x0F
    212  1.1     veego #define SEQ_ID_MCLK_LO		0x10
    213  1.1     veego #define SEQ_ID_MCLK_HI		0x11
    214  1.1     veego #define SEQ_ID_DCLK_LO		0x12
    215  1.1     veego #define SEQ_ID_DCLK_HI		0x13
    216  1.1     veego #define SEQ_ID_CLKSYN_CNTL_1	0x14
    217  1.1     veego #define SEQ_ID_CLKSYN_CNTL_2	0x15
    218  1.1     veego #define SEQ_ID_CLKSYN_TEST_HI	0x16	/* reserved for S3 testing of the */
    219  1.1     veego #define SEQ_ID_CLKSYN_TEST_LO	0x17	/*   internal clock synthesizer   */
    220  1.1     veego #define SEQ_ID_RAMDAC_CNTL	0x18
    221  1.1     veego #define SEQ_ID_MORE_MAGIC	0x1A	/* not available on the Virge */
    222  1.1     veego #define SEQ_ID_SIGNAL_SELECT	0x1C
    223  1.1     veego 
    224  1.1     veego /* CRT Controller: */
    225  1.1     veego #define CRT_ADDRESS		0x03D4
    226  1.1     veego #define CRT_ADDRESS_R		0x03D5
    227  1.1     veego #define CRT_ADDRESS_W		0x03D5
    228  1.1     veego #define CRT_ID_HOR_TOTAL	0x00
    229  1.1     veego #define CRT_ID_HOR_DISP_ENA_END	0x01
    230  1.1     veego #define CRT_ID_START_HOR_BLANK	0x02
    231  1.1     veego #define CRT_ID_END_HOR_BLANK	0x03
    232  1.1     veego #define CRT_ID_START_HOR_RETR	0x04
    233  1.1     veego #define CRT_ID_END_HOR_RETR	0x05
    234  1.1     veego #define CRT_ID_VER_TOTAL	0x06
    235  1.1     veego #define CRT_ID_OVERFLOW		0x07
    236  1.1     veego #define CRT_ID_PRESET_ROW_SCAN	0x08
    237  1.1     veego #define CRT_ID_MAX_SCAN_LINE	0x09
    238  1.1     veego #define CRT_ID_CURSOR_START	0x0A
    239  1.1     veego #define CRT_ID_CURSOR_END	0x0B
    240  1.1     veego #define CRT_ID_START_ADDR_HIGH	0x0C
    241  1.1     veego #define CRT_ID_START_ADDR_LOW	0x0D
    242  1.1     veego #define CRT_ID_CURSOR_LOC_HIGH	0x0E
    243  1.1     veego #define CRT_ID_CURSOR_LOC_LOW	0x0F
    244  1.1     veego #define CRT_ID_START_VER_RETR	0x10
    245  1.1     veego #define CRT_ID_END_VER_RETR	0x11
    246  1.1     veego #define CRT_ID_VER_DISP_ENA_END	0x12
    247  1.1     veego #define CRT_ID_SCREEN_OFFSET	0x13
    248  1.1     veego #define CRT_ID_UNDERLINE_LOC	0x14
    249  1.1     veego #define CRT_ID_START_VER_BLANK	0x15
    250  1.1     veego #define CRT_ID_END_VER_BLANK	0x16
    251  1.1     veego #define CRT_ID_MODE_CONTROL	0x17
    252  1.1     veego #define CRT_ID_LINE_COMPARE	0x18
    253  1.1     veego #define CRT_ID_GD_LATCH_RBACK	0x22
    254  1.1     veego #define CRT_ID_ACT_TOGGLE_RBACK	0x24
    255  1.1     veego #define CRT_ID_ACT_INDEX_RBACK	0x26
    256  1.1     veego /* S3 extensions: S3 VGA Registers */
    257  1.1     veego #define CRT_ID_DEVICE_HIGH	0x2D
    258  1.1     veego #define CRT_ID_DEVICE_LOW	0x2E
    259  1.1     veego #define CRT_ID_REVISION 	0x2F
    260  1.1     veego #define CRT_ID_CHIP_ID_REV	0x30
    261  1.1     veego #define CRT_ID_MEMORY_CONF	0x31
    262  1.1     veego #define CRT_ID_BACKWAD_COMP_1	0x32
    263  1.1     veego #define CRT_ID_BACKWAD_COMP_2	0x33
    264  1.1     veego #define CRT_ID_BACKWAD_COMP_3	0x34
    265  1.1     veego #define CRT_ID_REGISTER_LOCK	0x35
    266  1.1     veego #define CRT_ID_CONFIG_1 	0x36
    267  1.1     veego #define CRT_ID_CONFIG_2 	0x37
    268  1.1     veego #define CRT_ID_REGISTER_LOCK_1	0x38
    269  1.1     veego #define CRT_ID_REGISTER_LOCK_2	0x39
    270  1.1     veego #define CRT_ID_MISC_1		0x3A
    271  1.1     veego #define CRT_ID_DISPLAY_FIFO	0x3B
    272  1.1     veego #define CRT_ID_LACE_RETR_START	0x3C
    273  1.1     veego /* S3 extensions: System Control Registers  */
    274  1.1     veego #define CRT_ID_SYSTEM_CONFIG	0x40
    275  1.1     veego #define CRT_ID_BIOS_FLAG	0x41
    276  1.1     veego #define CRT_ID_LACE_CONTROL	0x42
    277  1.1     veego #define CRT_ID_EXT_MODE 	0x43
    278  1.1     veego #define CRT_ID_HWGC_MODE	0x45	/* HWGC = Hardware Graphics Cursor */
    279  1.1     veego #define CRT_ID_HWGC_ORIGIN_X_HI	0x46
    280  1.1     veego #define CRT_ID_HWGC_ORIGIN_X_LO	0x47
    281  1.1     veego #define CRT_ID_HWGC_ORIGIN_Y_HI	0x48
    282  1.1     veego #define CRT_ID_HWGC_ORIGIN_Y_LO	0x49
    283  1.1     veego #define CRT_ID_HWGC_FG_STACK	0x4A
    284  1.1     veego #define CRT_ID_HWGC_BG_STACK	0x4B
    285  1.1     veego #define CRT_ID_HWGC_START_AD_HI	0x4C
    286  1.1     veego #define CRT_ID_HWGC_START_AD_LO	0x4D
    287  1.1     veego #define CRT_ID_HWGC_DSTART_X	0x4E
    288  1.1     veego #define CRT_ID_HWGC_DSTART_Y	0x4F
    289  1.1     veego /* S3 extensions: System Extension Registers  */
    290  1.1     veego #define CRT_ID_EXT_SYS_CNTL_1	0x50
    291  1.1     veego #define CRT_ID_EXT_SYS_CNTL_2	0x51
    292  1.1     veego #define CRT_ID_EXT_BIOS_FLAG_1	0x52
    293  1.1     veego #define CRT_ID_EXT_MEM_CNTL_1	0x53
    294  1.1     veego #define CRT_ID_EXT_MEM_CNTL_2	0x54
    295  1.1     veego #define CRT_ID_EXT_DAC_CNTL	0x55
    296  1.1     veego #define CRT_ID_EX_SYNC_1	0x56
    297  1.1     veego #define CRT_ID_EX_SYNC_2	0x57
    298  1.1     veego #define CRT_ID_LAW_CNTL		0x58	/* LAW = Linear Address Window */
    299  1.1     veego #define CRT_ID_LAW_POS_HI	0x59
    300  1.1     veego #define CRT_ID_LAW_POS_LO	0x5A
    301  1.1     veego #define CRT_ID_GOUT_PORT	0x5C
    302  1.1     veego #define CRT_ID_EXT_HOR_OVF	0x5D
    303  1.1     veego #define CRT_ID_EXT_VER_OVF	0x5E
    304  1.1     veego #define CRT_ID_EXT_MEM_CNTL_3	0x60
    305  1.1     veego #define CRT_ID_EXT_MEM_CNTL_4	0x61	/* only available on the Virge */
    306  1.1     veego #define CRT_ID_EX_SYNC_3	0x63	/* not available on the Virge */
    307  1.1     veego #define CRT_ID_EXT_MISC_CNTL	0x65
    308  1.1     veego #define CRT_ID_EXT_MISC_CNTL_1	0x66
    309  1.1     veego #define CRT_ID_EXT_MISC_CNTL_2	0x67
    310  1.1     veego #define CRT_ID_CONFIG_3 	0x68
    311  1.1     veego #define CRT_ID_EXT_SYS_CNTL_3	0x69
    312  1.1     veego #define CRT_ID_EXT_SYS_CNTL_4	0x6A
    313  1.1     veego #define CRT_ID_EXT_BIOS_FLAG_3	0x6B
    314  1.1     veego #define CRT_ID_EXT_BIOS_FLAG_4	0x6C
    315  1.1     veego #define CRT_ID_EXT_BIOS_FLAG_5	0x6D	/* only available on the Virge */
    316  1.1     veego #define CRT_ID_RAMDAC_SIG_TEST	0x6E	/* only available on the Virge */
    317  1.1     veego #define CRT_ID_CONFIG_4 	0x6F	/* only available on the Virge */
    318  1.1     veego 
    319  1.1     veego /* Streams Processor */
    320  1.1     veego #define SP_PRIMARY_CONTROL		0x8180
    321  1.1     veego #define SP_COLOR_CHROMA_KEY_CONTROL	0x8184
    322  1.1     veego #define SP_SECONDARY_CONTROL		0x8190
    323  1.1     veego #define SP_CHROMA_KEY_UPPER_BOUND	0x8194
    324  1.1     veego #define SP_SECONDARY_CONSTANTS		0x8198
    325  1.1     veego #define SP_BLEND_CONTROL		0x81A0
    326  1.1     veego #define SP_PRIMARY_ADDRESS_0		0x81C0
    327  1.1     veego #define SP_PRIMARY_ADDRESS_1		0x81C4
    328  1.1     veego #define SP_PRIMARY_STRIDE		0x81C8
    329  1.1     veego #define SP_DOUBLE_BUFFER_LPB_SUPPORT	0x81CC
    330  1.1     veego #define SP_SECONDARY_ADDRESS_0		0x81D0
    331  1.1     veego #define SP_SECONDARY_ADDRESS_1		0x81D4
    332  1.1     veego #define SP_SECONDARY_STRIDE		0x81D8
    333  1.1     veego #define SP_OPAQUE_OVERLAY_CONTROL	0x81DC
    334  1.1     veego #define SP_K1_VERTICAL_SCALE_FACTOR	0x81E0
    335  1.1     veego #define SP_K2_VERTICAL_SCALE_FACTOR	0x81E4
    336  1.1     veego #define SP_DDA_VERTICAL_ACCUMULATOR	0x81E8
    337  1.1     veego #define SP_FIFO_CONTROL			0x81EC
    338  1.1     veego #define SP_PRIMARY_WINDOW_TOP_LEFT	0x81F0
    339  1.1     veego #define SP_PRIMARY_WINDOW_SIZE		0x81F4
    340  1.1     veego #define SP_SECONDARY_WINDOW_TOP_LEFT	0x81F8
    341  1.1     veego #define SP_SECONDARY_WINDOW_SIZE	0x81FC
    342  1.1     veego 
    343  1.1     veego /* Memory Port Controller */
    344  1.1     veego #define MPC_FIFO_CONTROL		0x8200
    345  1.1     veego #define MPC_MIU_CONTROL			0x8204
    346  1.1     veego #define MPC_STREAMS_TIMEOUT		0x8208
    347  1.1     veego #define MPC_MISC_TIMEOUT		0x820C
    348  1.1     veego #define MPC_DMA_READ_BASE_ADDRESS	0x8220
    349  1.1     veego #define MPC_DMA_READ_STRIDE_WIDTH	0x8224
    350  1.1     veego 
    351  1.1     veego /* Miscellaneous Registers */
    352  1.1     veego #define MR_SUBSYSTEM_STATUS_CNTL	0x8504
    353  1.1     veego #define MR_ADVANCED_FUNCTION_CONTROL	0x850C
    354  1.1     veego 
    355  1.1     veego /* S3d Engine */
    356  1.1     veego #define S3D_BIT_BLT_RECT_FILL		0xA400
    357  1.1     veego #define S3D_LINE_2D			0xA800
    358  1.1     veego #define S3D_POLYGON_2D			0xAC00
    359  1.1     veego #define S3D_LINE_3D			0xB000
    360  1.1     veego #define S3D_TRIANGLE_3D			0xB400
    361  1.1     veego 
    362  1.1     veego #define BLT_ADDRESS			0xA4D4
    363  1.1     veego #define BLT_SOURCE_ADDRESS		0xA4D4
    364  1.1     veego #define BLT_DEST_ADDRESS		0xA4D8
    365  1.1     veego #define BLT_CLIP_LEFT_RIGHT		0xA4DC
    366  1.1     veego #define BLT_CLIP_LEFT			BLT_CLIP_LEFT_RIGHT
    367  1.1     veego #define BLT_CLIP_RIGHT			0xA4DE
    368  1.1     veego #define BLT_CLIP_TOP_BOTTOM		0xA4E0
    369  1.1     veego #define BLT_CLIP_BOTTOM			BLT_CLIP_TOP_BOTTOM
    370  1.1     veego #define BLT_CLIP_TOP			0xA4E2
    371  1.1     veego #define BLT_DEST_SOURCE_PITCH		0xA4E4
    372  1.1     veego #define BLT_SOURCE_PITCH		BLT_DEST_SOURCE_PITCH
    373  1.1     veego #define BLT_DEST_PITCH			0xA4E6
    374  1.1     veego #define BLT_MONO_PATTERN		0xA4E8
    375  1.1     veego #define BLT_MONO_PATTERN_0		BLT_MONO_PATTERN
    376  1.1     veego #define BLT_MONO_PATTERN_1		0xA4EC
    377  1.1     veego #define BLT_PATTERN_BG_COLOR		0xA4F0
    378  1.1     veego #define BLT_PATTERN_BG_COLOR_TRUE_COLOR	BLT_PATTERN_BG_COLOR
    379  1.1     veego #define BLT_PATTERN_BG_COLOR_ALPHA	BLT_PATTERN_BG_COLOR
    380  1.1     veego #define BLT_PATTERN_BG_COLOR_RED	0xA4F1
    381  1.1     veego #define BLT_PATTERN_BG_COLOR_HI_COLOR	0xA4F2
    382  1.1     veego #define BLT_PATTERN_BG_COLOR_GREEN	BLT_PATTERN_BG_COLOR_HI_COLOR
    383  1.1     veego #define BLT_PATTERN_BG_COLOR_INDEX	0xA4F3
    384  1.1     veego #define BLT_PATTERN_BG_COLOR_BLUE	BLT_PATTERN_BG_COLOR_INDEX
    385  1.1     veego #define BLT_PATTERN_FG_COLOR		0xA4F4
    386  1.1     veego #define BLT_PATTERN_FG_COLOR_TRUE_COLOR	BLT_PATTERN_FG_COLOR
    387  1.1     veego #define BLT_PATTERN_FG_COLOR_ALPHA	BLT_PATTERN_FG_COLOR
    388  1.1     veego #define BLT_PATTERN_FG_COLOR_RED	0xA4F5
    389  1.1     veego #define BLT_PATTERN_FG_COLOR_HI_COLOR	0xA4F6
    390  1.1     veego #define BLT_PATTERN_FG_COLOR_GREEN	BLT_PATTERN_FG_COLOR_HI_COLOR
    391  1.1     veego #define BLT_PATTERN_FG_COLOR_INDEX	0xA4F7
    392  1.1     veego #define BLT_PATTERN_FG_COLOR_BLUE	BLT_PATTERN_FG_COLOR_INDEX
    393  1.1     veego #define BLT_SOURCE_BG_COLOR		0xA4F8
    394  1.1     veego #define BLT_SOURCE_BG_COLOR_TRUE_COLOR	BLT_SOURCE_BG_COLOR
    395  1.1     veego #define BLT_SOURCE_BG_COLOR_ALPHA	BLT_SOURCE_BG_COLOR
    396  1.1     veego #define BLT_SOURCE_BG_COLOR_RED		0xA4F9
    397  1.1     veego #define BLT_SOURCE_BG_COLOR_HI_COLOR	0xA4FA
    398  1.1     veego #define BLT_SOURCE_BG_COLOR_GREEN	BLT_SOURCE_BG_COLOR_HI_COLOR
    399  1.1     veego #define BLT_SOURCE_BG_COLOR_INDEX	0xA4FB
    400  1.1     veego #define BLT_SOURCE_BG_COLOR_BLUE	BLT_SOURCE_BG_COLOR_INDEX
    401  1.1     veego #define BLT_SOURCE_FG_COLOR		0xA4FC
    402  1.1     veego #define BLT_SOURCE_FG_COLOR_TRUE_COLOR	BLT_SOURCE_FG_COLOR
    403  1.1     veego #define BLT_SOURCE_FG_COLOR_ALPHA	BLT_SOURCE_FG_COLOR
    404  1.1     veego #define BLT_SOURCE_FG_COLOR_RED		0xA4FD
    405  1.1     veego #define BLT_SOURCE_FG_COLOR_HI_COLOR	0xA4FE
    406  1.1     veego #define BLT_SOURCE_FG_COLOR_GREEN	BLT_SOURCE_FG_COLOR_HI_COLOR
    407  1.1     veego #define BLT_SOURCE_FG_COLOR_INDEX	0xA4FF
    408  1.1     veego #define BLT_SOURCE_FG_COLOR_BLUE	BLT_SOURCE_FG_COLOR_INDEX
    409  1.1     veego #define BLT_COMMAND_SET			0xA500
    410  1.1     veego #define BLT_WIDTH_HEIGHT		0xA504
    411  1.1     veego #define BLT_HEIGHT			BLT_WIDTH_HEIGHT
    412  1.1     veego #define BLT_WIDTH 			0xA506
    413  1.1     veego #define BLT_SOURCE_XY			0xA508
    414  1.1     veego #define BLT_SOURCE_Y			BLT_SOURCE_XY
    415  1.1     veego #define BLT_SOURCE_X			0xA50A
    416  1.1     veego #define BLT_DESTINATION_XY		0xA50C
    417  1.1     veego #define BLT_DESTINATION_Y 		BLT_DESTINATION_XY
    418  1.1     veego #define BLT_DESTINATION_X		0xA50E
    419  1.1     veego 
    420  1.1     veego #define L2D_ADDRESS			0xA8D4
    421  1.1     veego #define L2D_SOURCE_ADDRESS		0xA8D4
    422  1.1     veego #define L2D_DEST_ADDRESS		0xA8D8
    423  1.1     veego #define L2D_CLIP_LEFT_RIGHT		0xA8DC
    424  1.1     veego #define L2D_CLIP_LEFT			L2D_CLIP_LEFT_RIGHT
    425  1.1     veego #define L2D_CLIP_RIGHT			0xA8DE
    426  1.1     veego #define L2D_CLIP_TOP_BOTTOM		0xA8E0
    427  1.1     veego #define L2D_CLIP_BOTTOM			L2D_CLIP_TOP_BOTTOM
    428  1.1     veego #define L2D_CLIP_TOP			0xA8E2
    429  1.1     veego #define L2D_DEST_SOURCE_PITCH		0xA8E4
    430  1.1     veego #define L2D_SOURCE_PITCH		L2D_DEST_SOURCE_PITCH
    431  1.1     veego #define L2D_DEST_PITCH			0xA8E6
    432  1.1     veego #define L2D_PAD_0			0xA8E8
    433  1.1     veego #define L2D_PATTERN_FG_COLOR_TRUE_COLOR	0xA8F4
    434  1.1     veego #define L2D_PATTERN_FG_COLOR_ALPHA	L2D_PATTERN_FG_COLOR_TRUECOLOR
    435  1.1     veego #define L2D_PATTERN_FG_COLOR_RED	0xA8F5
    436  1.1     veego #define L2D_PATTERN_FG_COLOR_HI_COLOR	0xA8F6
    437  1.1     veego #define L2D_PATTERN_FG_COLOR_GREEN	L2D_PATTERN_FG_COLOR_HICOLOR
    438  1.1     veego #define L2D_PATTERN_FG_COLOR_INDEX	0xA8F7
    439  1.1     veego #define L2D_PATTERN_FG_COLOR_BLUE	L2D_PATTERN_FG_COLOR_INDEX
    440  1.1     veego #define L2D_PAD_1			0xA8F8
    441  1.1     veego #define L2D_COMMAND_SET			0xA900
    442  1.1     veego #define L2D_PAD_2			0xA904
    443  1.1     veego #define L2D_END_0_END_1			0xA96C
    444  1.1     veego #define L2D_END_1			L2D_END_0_END_1
    445  1.1     veego #define L2D_END_0			0xA96E
    446  1.1     veego #define L2D_DX				0xA970
    447  1.1     veego #define L2D_X_START			0xA974
    448  1.1     veego #define L2D_Y_START			0xA978
    449  1.1     veego #define L2D_Y_COUNT			0xA97C
    450  1.1     veego 
    451  1.1     veego #define P2D_ADDRESS			0xACD4
    452  1.1     veego #define P2D_SOURCE_ADDRESS		0xACD4
    453  1.1     veego #define P2D_DEST_ADDRESS		0xACD8
    454  1.1     veego #define P2D_CLIP_LEFT_RIGHT		0xACDC
    455  1.1     veego #define P2D_CLIP_LEFT			P2D_CLIP_LEFT_RIGHT
    456  1.1     veego #define P2D_CLIP_RIGHT			0xACDE
    457  1.1     veego #define P2D_CLIP_TOP_BOTTOM		0xACE0
    458  1.1     veego #define P2D_CLIP_BOTTOM			P2D_CLIP_TOP_BOTTOM
    459  1.1     veego #define P2D_CLIP_TOP			0xACE2
    460  1.1     veego #define P2D_DEST_SOURCE_PITCH		0xACE4
    461  1.1     veego #define P2D_SOURCE_PITCH		P2D_DEST_SOURCE_PITCH
    462  1.1     veego #define P2D_DEST_PITCH			0xACE6
    463  1.1     veego #define P2D_MONO_PATTERN		0xACE8
    464  1.1     veego #define P2D_PATTERN_BG_COLOR_TRUE_COLOR	0xACF0
    465  1.1     veego #define P2D_PATTERN_BG_COLOR_ALPHA	P2D_PATTERN_BG_COLOR_TRUE_COLOR
    466  1.1     veego #define P2D_PATTERN_BG_COLOR_RED	0xACF1
    467  1.1     veego #define P2D_PATTERN_BG_COLOR_HI_COLOR	0xACF2
    468  1.1     veego #define P2D_PATTERN_BG_COLOR_GREEN	P2D_PATTERN_BG_COLOR_HI_COLOR
    469  1.1     veego #define P2D_PATTERN_BG_COLOR_INDEX	0xACF3
    470  1.1     veego #define P2D_PATTERN_BG_COLOR_BLUE	P2D_PATTERN_BG_COLOR_INDEX
    471  1.1     veego #define P2D_PATTERN_FG_COLOR_TRUE_COLOR	0xACF4
    472  1.1     veego #define P2D_PATTERN_FG_COLOR_ALPHA	P2D_PATTERN_FG_COLOR_TRUE_COLOR
    473  1.1     veego #define P2D_PATTERN_FG_COLOR_RED	0xACF5
    474  1.1     veego #define P2D_PATTERN_FG_COLOR_HI_COLOR	0xACF6
    475  1.1     veego #define P2D_PATTERN_FG_COLOR_GREEN	P2D_PATTERN_FG_COLOR_HI_COLOR
    476  1.1     veego #define P2D_PATTERN_FG_COLOR_INDEX	0xACF7
    477  1.1     veego #define P2D_PATTERN_FG_COLOR_BLUE	P2D_PATTERN_FG_COLOR_INDEX
    478  1.1     veego #define P2D_PAD_1			0xACF8
    479  1.1     veego #define P2D_COMMAND_SET			0xAD00
    480  1.1     veego #define P2D_PAD_2			0xAD04
    481  1.1     veego #define P2D_RIGHT_DX			0xAD68
    482  1.1     veego #define P2D_RIGHT_X_START		0xAD6C
    483  1.1     veego #define P2D_LEFT_DX			0xAD70
    484  1.1     veego #define P2D_LEFT_X_START		0xAD74
    485  1.1     veego #define P2D_Y_START			0xAD78
    486  1.1     veego #define P2D_Y_COUNT			0xAD7C
    487  1.1     veego 
    488  1.1     veego #define CMD_NOP			(7 << 27)	/* %1111 << 27 */
    489  1.1     veego #define CMD_LINE		(3 << 27)	/* %0011 << 27 */
    490  1.1     veego #define CMD_RECT		(4 << 27)	/* %0010 << 27 */
    491  1.1     veego #define CMD_POLYGON		(5 << 27)	/* %0101 << 27 */
    492  1.1     veego #define CMD_BITBLT		(0 << 27)	/* %0000 << 27 */
    493  1.1     veego 
    494  1.1     veego #define CMD_SKIP_TRANSFER_BYTES_1	(1 << 12)	/* %01 << 12 */
    495  1.1     veego #define CMD_SKIP_TRANSFER_BYTES_2	(2 << 12)	/* %10 << 12 */
    496  1.1     veego #define CMD_SKIP_TRANSFER_BYTES_3	(3 << 12)	/* %11 << 12 */
    497  1.1     veego 
    498  1.1     veego #define CMD_TRANSFER_ALIGNMENT_BYTE	(0 << 10)	/* %00 << 10 */
    499  1.1     veego #define CMD_TRANSFER_ALIGNMENT_WORD	(1 << 10)	/* %01 << 10 */
    500  1.1     veego #define CMD_TRANSFER_ALIGNMENT_DOUBLEWORD	(2 << 10)	/* %10 << 10 */
    501  1.1     veego 
    502  1.1     veego #define CMD_CHUNKY	(0 << 2)	/* %00 << 2 */
    503  1.1     veego #define CMD_HI_COLOR	(1 << 2)	/* %01 << 2 */
    504  1.1     veego #define CMD_TRUE_COLOR	(2 << 2)	/* %10 << 2 */
    505  1.1     veego 
    506  1.1     veego #define ROP_FALSE	0x00
    507  1.1     veego #define ROP_NOR		0x10
    508  1.1     veego #define ROP_ONLYDST	0x20
    509  1.1     veego #define ROP_NOTSRC	0x30
    510  1.1     veego #define ROP_ONLYSRC	0x40
    511  1.1     veego #define ROP_NOTDST	0x50
    512  1.1     veego #define ROP_EOR		0x60
    513  1.1     veego #define ROP_NAND	0x70
    514  1.1     veego #define ROP_AND		0x80
    515  1.1     veego #define ROP_NEOR	0x90
    516  1.1     veego #define ROP_DST		0xA0
    517  1.1     veego #define ROP_NOTONLYSRC	0xB0
    518  1.1     veego #define ROP_SRC		0xC0
    519  1.1     veego #define ROP_NOTONLYDST	0xD0
    520  1.1     veego #define ROP_OR		0xE0
    521  1.1     veego #define ROP_TRUE	0xF0
    522  1.1     veego 
    523  1.1     veego /* Pass-through */
    524  1.1     veego #if 0	/* XXX */
    525  1.1     veego #define PASS_ADDRESS		0x
    526  1.1     veego #define PASS_ADDRESS_W		0x
    527  1.1     veego #endif
    528  1.1     veego 
    529  1.1     veego /* Video DAC */
    530  1.1     veego #define VDAC_ADDRESS		0x03C8
    531  1.1     veego #define VDAC_ADDRESS_W		0x03C8
    532  1.1     veego #define VDAC_ADDRESS_R		0x03C7
    533  1.1     veego #define VDAC_STATE		0x03C7
    534  1.1     veego #define VDAC_DATA		0x03C9
    535  1.1     veego #define VDAC_MASK		0x03C6
    536  1.1     veego 
    537  1.1     veego 
    538  1.1     veego #define WGfx(ba, idx, val) \
    539  1.1     veego 	do { vgaw(ba, GCT_ADDRESS, idx); vgaw(ba, GCT_ADDRESS_W , val); } while (0)
    540  1.1     veego 
    541  1.1     veego #define WSeq(ba, idx, val) \
    542  1.1     veego 	do { vgaw(ba, SEQ_ADDRESS, idx); vgaw(ba, SEQ_ADDRESS_W , val); } while (0)
    543  1.1     veego 
    544  1.1     veego #define WCrt(ba, idx, val) \
    545  1.1     veego 	do { vgaw(ba, CRT_ADDRESS, idx); vgaw(ba, CRT_ADDRESS_W , val); } while (0)
    546  1.1     veego 
    547  1.1     veego #define WAttr(ba, idx, val) \
    548  1.1     veego 	do {	\
    549  1.1     veego 		unsigned char tmp;\
    550  1.1     veego 		tmp = vgar(ba, ACT_ADDRESS_RESET);\
    551  1.1     veego 		vgaw(ba, ACT_ADDRESS_W, idx);\
    552  1.1     veego 		vgaw(ba, ACT_ADDRESS_W, val);\
    553  1.1     veego 	} while (0)
    554  1.1     veego 
    555  1.1     veego 
    556  1.1     veego #define SetTextPlane(ba, m) \
    557  1.1     veego 	do { \
    558  1.1     veego 		WGfx(ba, GCT_ID_READ_MAP_SELECT, m & 3 );\
    559  1.1     veego 		WSeq(ba, SEQ_ID_MAP_MASK, (1 << (m & 3)));\
    560  1.1     veego 	} while (0)
    561  1.1     veego 
    562  1.1     veego 
    563  1.1     veego /* Gfx engine busy wait */
    564  1.1     veego 
    565  1.7     perry static inline void
    566  1.4   aymeric GfxBusyWait (ba)
    567  1.8  christos 	volatile void *ba;
    568  1.1     veego {
    569  1.1     veego 	int test;
    570  1.1     veego 
    571  1.1     veego 	do {
    572  1.1     veego 		test = vgar32(ba, MR_SUBSYSTEM_STATUS_CNTL);
    573  1.7     perry 		__asm volatile ("nop");
    574  1.1     veego 	} while (!(test & (1 << 13)));
    575  1.1     veego }
    576  1.1     veego 
    577  1.1     veego 
    578  1.7     perry static inline void
    579  1.4   aymeric GfxFifoWait(ba)
    580  1.8  christos 	volatile void *ba;
    581  1.1     veego {
    582  1.1     veego #if 0	/* XXX */
    583  1.1     veego 	int test;
    584  1.1     veego 
    585  1.1     veego 	do {
    586  1.1     veego 		test = vgar32(ba, MR_SUBSYSTEM_STATUS_CNTL);
    587  1.1     veego 	} while (test & 0x0f);
    588  1.1     veego #endif
    589  1.1     veego }
    590  1.1     veego 
    591  1.1     veego 
    592  1.1     veego /* Special wakeup/passthrough registers on graphics boards
    593  1.1     veego  *
    594  1.1     veego  * The methods have diverged a bit for each board, so
    595  1.1     veego  * WPass(P) has been converted into a set of specific
    596  1.7     perry  * inline functions.
    597  1.1     veego  */
    598  1.1     veego 
    599  1.7     perry static inline unsigned char
    600  1.1     veego RAttr(ba, idx)
    601  1.8  christos 	volatile void *ba;
    602  1.1     veego 	short idx;
    603  1.1     veego {
    604  1.1     veego 
    605  1.1     veego 	vgaw(ba, ACT_ADDRESS_W, idx);
    606  1.1     veego 	delay(0);
    607  1.1     veego 	return vgar(ba, ACT_ADDRESS_R);
    608  1.1     veego }
    609  1.1     veego 
    610  1.7     perry static inline unsigned char
    611  1.1     veego RSeq(ba, idx)
    612  1.8  christos 	volatile void *ba;
    613  1.1     veego 	short idx;
    614  1.1     veego {
    615  1.1     veego 	vgaw(ba, SEQ_ADDRESS, idx);
    616  1.1     veego 	return vgar(ba, SEQ_ADDRESS_R);
    617  1.1     veego }
    618  1.1     veego 
    619  1.7     perry static inline unsigned char
    620  1.1     veego RCrt(ba, idx)
    621  1.8  christos 	volatile void *ba;
    622  1.1     veego 	short idx;
    623  1.1     veego {
    624  1.1     veego 	vgaw(ba, CRT_ADDRESS, idx);
    625  1.1     veego 	return vgar(ba, CRT_ADDRESS_R);
    626  1.1     veego }
    627  1.1     veego 
    628  1.7     perry static inline unsigned char
    629  1.1     veego RGfx(ba, idx)
    630  1.8  christos 	volatile void *ba;
    631  1.1     veego 	short idx;
    632  1.1     veego {
    633  1.1     veego 	vgaw(ba, GCT_ADDRESS, idx);
    634  1.1     veego 	return vgar(ba, GCT_ADDRESS_R);
    635  1.1     veego }
    636  1.1     veego 
    637  1.1     veego #endif /* _GRF_CV3DREG_H */
    638