Home | History | Annotate | Line # | Download | only in dev
grf_etreg.h revision 1.7
      1  1.7  christos /*	$NetBSD: grf_etreg.h,v 1.7 2007/03/04 05:59:19 christos Exp $	*/
      2  1.1     veego 
      3  1.1     veego /*
      4  1.1     veego  * Copyright (c) 1996 Tobias Abt
      5  1.1     veego  * Copyright (c) 1995 Ezra Story
      6  1.1     veego  * Copyright (c) 1995 Kari Mettinen
      7  1.1     veego  * Copyright (c) 1994 Markus Wild
      8  1.1     veego  * Copyright (c) 1994 Lutz Vieweg
      9  1.1     veego  * All rights reserved.
     10  1.1     veego  *
     11  1.1     veego  * Redistribution and use in source and binary forms, with or without
     12  1.1     veego  * modification, are permitted provided that the following conditions
     13  1.1     veego  * are met:
     14  1.1     veego  * 1. Redistributions of source code must retain the above copyright
     15  1.1     veego  *    notice, this list of conditions and the following disclaimer.
     16  1.1     veego  * 2. Redistributions in binary form must reproduce the above copyright
     17  1.1     veego  *    notice, this list of conditions and the following disclaimer in the
     18  1.1     veego  *    documentation and/or other materials provided with the distribution.
     19  1.1     veego  * 3. All advertising materials mentioning features or use of this software
     20  1.1     veego  *    must display the following acknowledgement:
     21  1.1     veego  *      This product includes software developed by Lutz Vieweg.
     22  1.1     veego  * 4. The name of the author may not be used to endorse or promote products
     23  1.1     veego  *    derived from this software without specific prior written permission
     24  1.1     veego  *
     25  1.1     veego  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     26  1.1     veego  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     27  1.1     veego  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     28  1.1     veego  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     29  1.1     veego  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     30  1.1     veego  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     31  1.1     veego  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     32  1.1     veego  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     33  1.1     veego  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     34  1.5   aymeric  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     35  1.1     veego  */
     36  1.1     veego 
     37  1.1     veego #ifndef _GRF_ETREG_H
     38  1.1     veego #define _GRF_ETREG_H
     39  1.1     veego 
     40  1.1     veego /*
     41  1.1     veego  * Written & Copyright by Kari Mettinen, Ezra Story.
     42  1.1     veego  *
     43  1.1     veego  * This is derived from Cirrus driver source
     44  1.1     veego  */
     45  1.1     veego 
     46  1.1     veego /* Extension to grfvideo_mode to support text modes.
     47  1.5   aymeric  * This can be passed to both text & gfx functions
     48  1.1     veego  * without worry.  If gv.depth == 4, then the extended
     49  1.1     veego  * fields for a text mode are present.
     50  1.1     veego  */
     51  1.1     veego struct grfettext_mode {
     52  1.2     veego 	struct grfvideo_mode gv;
     53  1.2     veego 	unsigned short	fx;		/* font x dimension */
     54  1.2     veego 	unsigned short	fy;		/* font y dimension */
     55  1.2     veego 	unsigned short	cols;		/* screen dimensions */
     56  1.2     veego 	unsigned short	rows;
     57  1.2     veego 	void		*fdata;		/* font data */
     58  1.2     veego 	unsigned short	fdstart;
     59  1.2     veego 	unsigned short	fdend;
     60  1.1     veego };
     61  1.1     veego 
     62  1.1     veego 
     63  1.1     veego /* Tseng boards types, stored in ettype in grf_et.c.
     64  1.5   aymeric  * used to decide how to handle Pass-through, etc.
     65  1.1     veego  */
     66  1.1     veego 
     67  1.1     veego #define OMNIBUS		2181
     68  1.1     veego #define DOMINO		2167
     69  1.1     veego #define MERLIN		2117
     70  1.1     veego 
     71  1.1     veego /* VGA controller types */
     72  1.2     veego #define ET4000	0
     73  1.2     veego #define ETW32	1
     74  1.1     veego 
     75  1.1     veego /* DAC types */
     76  1.2     veego #define SIERRA11483	0	/* Sierra 11483 HiColor DAC */
     77  1.2     veego #define SIERRA15025	1	/* Sierra 15025 TrueColor DAC */
     78  1.2     veego #define MUSICDAC	2	/* MUSIC TrueColor DAC */
     79  1.2     veego #define MERLINDAC	3	/* Merlin's BrookTree TrueColor DAC */
     80  1.3     veego #define ATT20C491	4	/* AT&T 20c491 TrueColor DAC */
     81  1.1     veego 
     82  1.1     veego /* read VGA register */
     83  1.1     veego #define vgar(ba, reg) (*(((volatile unsigned char *)ba)+reg))
     84  1.1     veego 
     85  1.1     veego /* write VGA register */
     86  1.1     veego #define vgaw(ba, reg, val) \
     87  1.1     veego 	*(((volatile unsigned char *)ba)+reg) = ((unsigned char)val)
     88  1.1     veego 
     89  1.1     veego /*
     90  1.1     veego  * defines for the used register addresses (mw)
     91  1.1     veego  *
     92  1.1     veego  * NOTE: there are some registers that have different addresses when
     93  1.1     veego  *       in mono or color mode. We only support color mode, and thus
     94  1.1     veego  *       some addresses won't work in mono-mode!
     95  1.1     veego  *
     96  1.1     veego  * General and VGA-registers taken from retina driver. Fixed a few
     97  1.1     veego  * bugs in it. (SR and GR read address is Port + 1, NOT Port)
     98  1.1     veego  *
     99  1.1     veego  */
    100  1.1     veego 
    101  1.1     veego /* General Registers: */
    102  1.1     veego #define GREG_STATUS0_R		0x03C2
    103  1.1     veego #define GREG_STATUS1_R		0x03DA
    104  1.1     veego #define GREG_MISC_OUTPUT_R	0x03CC
    105  1.2     veego #define GREG_MISC_OUTPUT_W	0x03C2
    106  1.1     veego #define GREG_FEATURE_CONTROL_R	0x03CA
    107  1.1     veego #define GREG_FEATURE_CONTROL_W	0x03DA
    108  1.1     veego #define GREG_POS		0x0102
    109  1.1     veego #define	GREG_HERCULESCOMPAT	0x03BF
    110  1.1     veego #define	GREG_VIDEOSYSENABLE	0x03C3
    111  1.1     veego #define	GREG_DISPMODECONTROL	0x03D8
    112  1.1     veego #define	GREG_COLORSELECT	0x03D9
    113  1.1     veego #define	GREG_ATNTMODECONTROL	0x03DE
    114  1.1     veego #define	GREG_SEGMENTSELECT	0x03CD
    115  1.3     veego #define	GREG_SEGMENTSELECT2	0x03CB
    116  1.1     veego 
    117  1.1     veego /* ETW32 special */
    118  1.1     veego #define W32mappedRegs 0xfff00
    119  1.2     veego 
    120  1.1     veego /* MMU */
    121  1.1     veego #define MMU_APERTURE0 0x80000
    122  1.1     veego #define MMU_APERTURE1 0xa0000
    123  1.1     veego #define MMU_APERTURE2 0xc0000
    124  1.1     veego 
    125  1.1     veego /* Accellerator */
    126  1.1     veego 
    127  1.1     veego /* Attribute Controller: */
    128  1.1     veego #define ACT_ADDRESS		0x03C0
    129  1.1     veego #define ACT_ADDRESS_R		0x03C1
    130  1.1     veego #define ACT_ADDRESS_W		0x03C0
    131  1.1     veego #define ACT_ADDRESS_RESET	0x03DA
    132  1.1     veego #define ACT_ID_PALETTE0		0x00
    133  1.1     veego #define ACT_ID_PALETTE1		0x01
    134  1.1     veego #define ACT_ID_PALETTE2		0x02
    135  1.1     veego #define ACT_ID_PALETTE3		0x03
    136  1.1     veego #define ACT_ID_PALETTE4		0x04
    137  1.1     veego #define ACT_ID_PALETTE5		0x05
    138  1.1     veego #define ACT_ID_PALETTE6		0x06
    139  1.1     veego #define ACT_ID_PALETTE7		0x07
    140  1.1     veego #define ACT_ID_PALETTE8		0x08
    141  1.1     veego #define ACT_ID_PALETTE9		0x09
    142  1.1     veego #define ACT_ID_PALETTE10	0x0A
    143  1.1     veego #define ACT_ID_PALETTE11	0x0B
    144  1.1     veego #define ACT_ID_PALETTE12	0x0C
    145  1.1     veego #define ACT_ID_PALETTE13	0x0D
    146  1.1     veego #define ACT_ID_PALETTE14	0x0E
    147  1.1     veego #define ACT_ID_PALETTE15	0x0F
    148  1.1     veego #define ACT_ID_ATTR_MODE_CNTL	0x10
    149  1.1     veego #define ACT_ID_OVERSCAN_COLOR	0x11
    150  1.1     veego #define ACT_ID_COLOR_PLANE_ENA	0x12
    151  1.1     veego #define ACT_ID_HOR_PEL_PANNING	0x13
    152  1.1     veego #define ACT_ID_COLOR_SELECT	0x14
    153  1.1     veego #define	ACT_ID_MISCELLANEOUS	0x16
    154  1.1     veego 
    155  1.1     veego /* Graphics Controller: */
    156  1.1     veego #define GCT_ADDRESS		0x03CE
    157  1.1     veego #define GCT_ADDRESS_R		0x03CF
    158  1.1     veego #define GCT_ADDRESS_W		0x03CF
    159  1.1     veego #define GCT_ID_SET_RESET	0x00
    160  1.1     veego #define GCT_ID_ENABLE_SET_RESET	0x01
    161  1.1     veego #define GCT_ID_COLOR_COMPARE	0x02
    162  1.1     veego #define GCT_ID_DATA_ROTATE	0x03
    163  1.1     veego #define GCT_ID_READ_MAP_SELECT	0x04
    164  1.1     veego #define GCT_ID_GRAPHICS_MODE	0x05
    165  1.1     veego #define GCT_ID_MISC		0x06
    166  1.1     veego #define GCT_ID_COLOR_XCARE	0x07
    167  1.1     veego #define GCT_ID_BITMASK		0x08
    168  1.1     veego 
    169  1.1     veego /* Sequencer: */
    170  1.1     veego #define SEQ_ADDRESS		0x03C4
    171  1.1     veego #define SEQ_ADDRESS_R		0x03C5
    172  1.1     veego #define SEQ_ADDRESS_W		0x03C5
    173  1.1     veego #define SEQ_ID_RESET		0x00
    174  1.1     veego #define SEQ_ID_CLOCKING_MODE	0x01
    175  1.1     veego #define SEQ_ID_MAP_MASK		0x02
    176  1.1     veego #define SEQ_ID_CHAR_MAP_SELECT	0x03
    177  1.1     veego #define SEQ_ID_MEMORY_MODE	0x04
    178  1.1     veego #define	SEQ_ID_STATE_CONTROL	0x06
    179  1.1     veego #define	SEQ_ID_AUXILIARY_MODE	0x07
    180  1.1     veego 
    181  1.1     veego /* don't know about them right now...
    182  1.2     veego #define TEXT_PLANE_CHAR		0x01
    183  1.2     veego #define TEXT_PLANE_ATTR		0x02
    184  1.2     veego #define TEXT_PLANE_FONT		0x04
    185  1.1     veego */
    186  1.1     veego 
    187  1.1     veego /* CRT Controller: */
    188  1.1     veego #define CRT_ADDRESS		0x03D4
    189  1.1     veego #define CRT_ADDRESS_R		0x03D5
    190  1.1     veego #define CRT_ADDRESS_W		0x03D5
    191  1.1     veego #define CRT_ID_HOR_TOTAL	0x00
    192  1.1     veego #define CRT_ID_HOR_DISP_ENA_END	0x01
    193  1.1     veego #define CRT_ID_START_HOR_BLANK	0x02
    194  1.1     veego #define CRT_ID_END_HOR_BLANK	0x03
    195  1.1     veego #define CRT_ID_START_HOR_RETR	0x04
    196  1.1     veego #define CRT_ID_END_HOR_RETR	0x05
    197  1.1     veego #define CRT_ID_VER_TOTAL	0x06
    198  1.1     veego #define CRT_ID_OVERFLOW		0x07
    199  1.1     veego #define CRT_ID_PRESET_ROW_SCAN	0x08
    200  1.1     veego #define	CRT_ID_MAX_ROW_ADDRESS	0x09
    201  1.1     veego #define CRT_ID_CURSOR_START	0x0A
    202  1.1     veego #define CRT_ID_CURSOR_END	0x0B
    203  1.1     veego #define CRT_ID_START_ADDR_HIGH	0x0C
    204  1.1     veego #define CRT_ID_START_ADDR_LOW	0x0D
    205  1.1     veego #define CRT_ID_CURSOR_LOC_HIGH	0x0E
    206  1.1     veego #define CRT_ID_CURSOR_LOC_LOW	0x0F
    207  1.1     veego #define CRT_ID_START_VER_RETR	0x10
    208  1.1     veego #define CRT_ID_END_VER_RETR	0x11
    209  1.1     veego #define CRT_ID_VER_DISP_ENA_END	0x12
    210  1.1     veego #define CRT_ID_OFFSET		0x13
    211  1.1     veego #define CRT_ID_UNDERLINE_LOC	0x14
    212  1.1     veego #define CRT_ID_START_VER_BLANK	0x15
    213  1.1     veego #define CRT_ID_END_VER_BLANK	0x16
    214  1.1     veego #define CRT_ID_MODE_CONTROL	0x17
    215  1.1     veego #define CRT_ID_LINE_COMPARE	0x18
    216  1.1     veego 
    217  1.1     veego #define	CRT_ID_SEGMENT_COMP	0x30
    218  1.1     veego #define	CRT_ID_GENERAL_PURPOSE	0x31
    219  1.1     veego #define	CRT_ID_RASCAS_CONFIG	0x32
    220  1.3     veego #define	CRT_ID_EXT_START	0x33
    221  1.1     veego #define	CRT_ID_6845_COMPAT	0x34
    222  1.1     veego #define	CRT_ID_OVERFLOW_HIGH	0x35
    223  1.1     veego #define	CRT_ID_VIDEO_CONFIG1	0x36
    224  1.1     veego #define	CRT_ID_VIDEO_CONFIG2	0x37
    225  1.1     veego #define	CRT_ID_HOR_OVERFLOW	0x3f
    226  1.1     veego 
    227  1.1     veego /* IMAGE port */
    228  1.1     veego #define IMA_ADDRESS		0x217a
    229  1.1     veego #define IMA_ADDRESS_R		0x217b
    230  1.1     veego #define IMA_ADDRESS_W		0x217b
    231  1.2     veego #define IMA_STARTADDRESSLOW	0xf0
    232  1.2     veego #define IMA_STARTADDRESSMIDDLE	0xf1
    233  1.2     veego #define IMA_STARTADDRESSHIGH	0xf2
    234  1.2     veego #define IMA_TRANSFERLENGTHLOW	0xf3
    235  1.2     veego #define IMA_TRANSFERLENGTHHIGH	0xf4
    236  1.2     veego #define IMA_ROWOFFSETLOW	0xf5
    237  1.2     veego #define IMA_ROWOFFSETHIGH	0xf6
    238  1.2     veego #define IMA_PORTCONTROL		0xf7
    239  1.1     veego 
    240  1.1     veego /* Pass-through */
    241  1.1     veego #define PASS_ADDRESS		0x8000
    242  1.1     veego #define PASS_ADDRESS_W		0x8000
    243  1.2     veego #define PASS_ADDRESS_DOM	0xa000
    244  1.2     veego #define PASS_ADDRESS_DOMW	0xb000
    245  1.1     veego 
    246  1.1     veego /* Video DAC */
    247  1.1     veego #define VDAC_ADDRESS		0x03c8
    248  1.1     veego #define VDAC_ADDRESS_W		0x03c8
    249  1.1     veego #define VDAC_ADDRESS_R		0x03c7
    250  1.1     veego #define VDAC_STATE		0x03c7
    251  1.1     veego #define VDAC_DATA		0x03c9
    252  1.1     veego #define VDAC_MASK		0x03c6
    253  1.1     veego #define HDR			0x03c6	/* Hidden DAC register, 4 reads to access */
    254  1.1     veego 
    255  1.2     veego #define VDAC_COMMAND		0x03c6
    256  1.2     veego #define VDAC_XINDEX		0x03c7
    257  1.2     veego #define VDAC_XDATA		0x03c8
    258  1.2     veego 
    259  1.2     veego #define MERLIN_VDAC_INDEX	0x01
    260  1.2     veego #define MERLIN_VDAC_COLORS	0x05
    261  1.2     veego #define MERLIN_VDAC_SPRITE	0x09
    262  1.2     veego #define MERLIN_VDAC_DATA	0x19
    263  1.2     veego #define MERLIN_SWITCH_REG	0x0401
    264  1.1     veego 
    265  1.1     veego #define WGfx(ba, idx, val) \
    266  1.1     veego 	do { vgaw(ba, GCT_ADDRESS, idx); vgaw(ba, GCT_ADDRESS_W , val); } while (0)
    267  1.1     veego 
    268  1.1     veego #define WSeq(ba, idx, val) \
    269  1.1     veego 	do { vgaw(ba, SEQ_ADDRESS, idx); vgaw(ba, SEQ_ADDRESS_W , val); } while (0)
    270  1.1     veego 
    271  1.1     veego #define WCrt(ba, idx, val) \
    272  1.1     veego 	do { vgaw(ba, CRT_ADDRESS, idx); vgaw(ba, CRT_ADDRESS_W , val); } while (0)
    273  1.1     veego 
    274  1.1     veego #define WIma(ba, idx, val) \
    275  1.1     veego 	do { vgaw(ba, IMA_ADDRESS, idx); vgaw(ba, IMA_ADDRESS_W , val); } while (0)
    276  1.1     veego 
    277  1.1     veego #define WAttr(ba, idx, val) \
    278  1.3     veego 	do { \
    279  1.3     veego 		if(vgar(ba, GREG_STATUS1_R)); \
    280  1.3     veego 		vgaw(ba, ACT_ADDRESS_W, idx); \
    281  1.3     veego 		vgaw(ba, ACT_ADDRESS_W, val); \
    282  1.1     veego 	} while (0)
    283  1.1     veego 
    284  1.1     veego #define SetTextPlane(ba, m) \
    285  1.1     veego 	do { \
    286  1.3     veego 		WGfx(ba, GCT_ID_READ_MAP_SELECT, m & 3 ); \
    287  1.3     veego 		WSeq(ba, SEQ_ID_MAP_MASK, (1 << (m & 3))); \
    288  1.1     veego 	} while (0)
    289  1.1     veego 
    290  1.1     veego #define setMerlinDACmode(ba, mode) \
    291  1.1     veego 	do { \
    292  1.3     veego 		vgaw(ba, MERLIN_VDAC_DATA,  mode | \
    293  1.3     veego 			(vgar(ba, MERLIN_VDAC_DATA) & 0x0f)); \
    294  1.1     veego 	} while (0)
    295  1.1     veego 
    296  1.1     veego /* Special wakeup/passthrough registers on graphics boards
    297  1.1     veego  *
    298  1.1     veego  * The methods have diverged a bit for each board, so
    299  1.1     veego  * WPass(P) has been converted into a set of specific
    300  1.1     veego  * inline functions.
    301  1.1     veego  */
    302  1.6     perry static inline void RegWakeup(volatile void *ba) {
    303  1.2     veego 	extern int ettype;
    304  1.1     veego 
    305  1.2     veego 	switch (ettype) {
    306  1.2     veego 	    case OMNIBUS:
    307  1.2     veego 		vgaw(ba, PASS_ADDRESS_W, 0x00);
    308  1.2     veego 		break;
    309  1.2     veego 	    case DOMINO:
    310  1.2     veego 		vgaw(ba, PASS_ADDRESS_DOM, 0x00);
    311  1.2     veego 		break;
    312  1.2     veego 	    case MERLIN:
    313  1.2     veego 		break;
    314  1.5   aymeric 	}
    315  1.2     veego 	delay(200000);
    316  1.1     veego }
    317  1.1     veego 
    318  1.1     veego 
    319  1.6     perry static inline void RegOnpass(volatile void *ba) {
    320  1.2     veego 	extern int ettype;
    321  1.1     veego 	extern unsigned char pass_toggle;
    322  1.1     veego 	extern unsigned char Merlin_switch;
    323  1.1     veego 
    324  1.2     veego 	switch (ettype) {
    325  1.2     veego 	    case OMNIBUS:
    326  1.2     veego 		vgaw(ba, PASS_ADDRESS_W, 0x00);
    327  1.2     veego 		break;
    328  1.2     veego 	    case DOMINO:
    329  1.2     veego 		vgaw(ba, PASS_ADDRESS_DOMW, 0x00);
    330  1.2     veego 		break;
    331  1.2     veego 	    case MERLIN:
    332  1.2     veego 		Merlin_switch &= 0xfe;
    333  1.2     veego 		vgaw(ba, MERLIN_SWITCH_REG, Merlin_switch);
    334  1.2     veego 		break;
    335  1.2     veego 	}
    336  1.2     veego 	pass_toggle = 1;
    337  1.2     veego 	delay(200000);
    338  1.1     veego }
    339  1.1     veego 
    340  1.1     veego 
    341  1.6     perry static inline void RegOffpass(volatile void *ba) {
    342  1.2     veego 	extern int ettype;
    343  1.2     veego 	extern unsigned char pass_toggle;
    344  1.1     veego 	extern unsigned char Merlin_switch;
    345  1.1     veego 
    346  1.2     veego 	switch (ettype) {
    347  1.2     veego 	    case OMNIBUS:
    348  1.2     veego 		vgaw(ba, PASS_ADDRESS_W, 0x01);
    349  1.2     veego 		break;
    350  1.2     veego 	    case DOMINO:
    351  1.2     veego 		vgaw(ba, PASS_ADDRESS_DOM, 0x00);
    352  1.2     veego 		break;
    353  1.2     veego 	    case MERLIN:
    354  1.2     veego 		Merlin_switch |= 0x01;
    355  1.2     veego 		vgaw(ba, MERLIN_SWITCH_REG, Merlin_switch);
    356  1.2     veego 		break;
    357  1.2     veego 	}
    358  1.2     veego 	pass_toggle = 0;
    359  1.2     veego 	delay(200000);
    360  1.1     veego }
    361  1.1     veego 
    362  1.7  christos static inline unsigned char RAttr(volatile void *ba, short idx) {
    363  1.1     veego 	if(vgar(ba, GREG_STATUS1_R));
    364  1.1     veego 	vgaw(ba, ACT_ADDRESS_W, idx);
    365  1.1     veego 	return vgar (ba, ACT_ADDRESS_R);
    366  1.1     veego }
    367  1.1     veego 
    368  1.7  christos static inline unsigned char RSeq(volatile void *ba, short idx) {
    369  1.1     veego 	vgaw (ba, SEQ_ADDRESS, idx);
    370  1.1     veego 	return vgar (ba, SEQ_ADDRESS_R);
    371  1.1     veego }
    372  1.1     veego 
    373  1.7  christos static inline unsigned char RCrt(volatile void *ba, short idx) {
    374  1.1     veego 	vgaw (ba, CRT_ADDRESS, idx);
    375  1.1     veego 	return vgar (ba, CRT_ADDRESS_R);
    376  1.1     veego }
    377  1.1     veego 
    378  1.7  christos static inline unsigned char RGfx(volatile void *ba, short idx) {
    379  1.1     veego 	vgaw(ba, GCT_ADDRESS, idx);
    380  1.1     veego 	return vgar (ba, GCT_ADDRESS_R);
    381  1.1     veego }
    382  1.1     veego 
    383  1.5   aymeric int	et_mode(register struct grf_softc *gp, u_long cmd, void *arg,
    384  1.5   aymeric 		u_long a2, int a3);
    385  1.5   aymeric int	et_load_mon(struct grf_softc *gp, struct grfettext_mode *gv);
    386  1.5   aymeric int	grfet_cnprobe(void);
    387  1.5   aymeric void	grfet_iteinit(struct grf_softc *gp);
    388  1.1     veego 
    389  1.1     veego #endif /* _GRF_ETREG_H */
    390