Home | History | Annotate | Line # | Download | only in dev
grf_rtreg.h revision 1.2
      1  1.1  mw #ifndef _GRF_RTREG_H
      2  1.1  mw #define _GRF_RTREG_H
      3  1.1  mw 
      4  1.1  mw /* NOTE: this driver for the MacroSystem Retina board was only possible,
      5  1.1  mw          because MacroSystem provided information about the pecularities
      6  1.1  mw          of the board. THANKS! Competition in Europe among gfx board
      7  1.1  mw          manufacturers is rather tough, so Lutz Vieweg, who wrote the
      8  1.1  mw          initial driver, has made an agreement with MS not to document
      9  1.1  mw          the driver source (see also his Copyright disclaimer at the
     10  1.1  mw          beginning of grf_rt.cc and ite_rt.cc).
     11  1.1  mw          -> ALL comments and register defines after
     12  1.1  mw 	 -> "/* -------------- START OF CODE -------------- * /"
     13  1.1  mw 	 -> have been added by myself (mw) from studying the publically
     14  1.1  mw 	 -> available "NCR 77C22E+" Data Manual
     15  1.1  mw 
     16  1.1  mw 	 Lutz' original driver source (without any of my comments) is
     17  1.1  mw 	 available on request. */
     18  1.1  mw 
     19  1.1  mw 
     20  1.1  mw #if 0
     21  1.1  mw /* these are in dev/devices.h */
     22  1.1  mw 
     23  1.1  mw /* definitions to find the autoconfig-board under
     24  1.1  mw    AmigaDOS */
     25  1.1  mw 
     26  1.1  mw #define RETINA_MANUFACTURER     0x4754
     27  1.1  mw #define RETINA_PRODUCT          6
     28  1.1  mw #define RETINA_SERIALNUMBER     1
     29  1.1  mw #endif
     30  1.1  mw 
     31  1.1  mw 
     32  1.1  mw /*
     33  1.1  mw    For more information on the structure entries take a look at
     34  1.1  mw    grf_rt.cc and ite_rt.cc.
     35  1.1  mw */
     36  1.1  mw 
     37  1.1  mw struct MonDef {
     38  1.1  mw 
     39  1.1  mw 	/* first the general monitor characteristics */
     40  1.1  mw 
     41  1.1  mw 	unsigned long  FQ;
     42  1.1  mw 	unsigned char  FLG;
     43  1.1  mw 
     44  1.1  mw 	unsigned short MW;  /* screen width in pixels */
     45  1.2  mw                             /* has to be at least a multiple of 8, */
     46  1.2  mw                             /* has to be a multiple of 64 in 256-color mode */
     47  1.2  mw                             /* if you want to use some great tricks */
     48  1.2  mw                             /* to speed up the vertical scrolling */
     49  1.1  mw 	unsigned short MH;  /* screen height in pixels */
     50  1.1  mw 
     51  1.1  mw 	unsigned short HBS;
     52  1.1  mw 	unsigned short HSS;
     53  1.1  mw 	unsigned short HSE;
     54  1.1  mw 	unsigned short HBE;
     55  1.1  mw 	unsigned short HT;
     56  1.1  mw 	unsigned short VBS;
     57  1.1  mw 	unsigned short VSS;
     58  1.1  mw 	unsigned short VSE;
     59  1.1  mw 	unsigned short VBE;
     60  1.1  mw 	unsigned short VT;
     61  1.1  mw 
     62  1.1  mw 	unsigned short DEP;  /* Color-depth, 4 for text-mode */
     63  1.2  mw                              /* 8 enables 256-color graphics-mode, */
     64  1.2  mw                              /* 16 and 24bit gfx not supported yet */
     65  1.1  mw 
     66  1.2  mw 	unsigned char * PAL; /* points to 16*3 byte RGB-palette data */
     67  1.2  mw                              /* use LoadPalette() to set colors 0..255 */
     68  1.2  mw                              /* in 256-color-gfx mode */
     69  1.1  mw 
     70  1.2  mw 	/* all following entries are font-specific in
     71  1.2  mw 	   text mode. Make sure your monitor
     72  1.1  mw 	   parameters are calculated for the
     73  1.1  mw 	   appropriate font width and height!
     74  1.1  mw 	*/
     75  1.1  mw 
     76  1.2  mw        unsigned short  TX;     /* Text-mode (DEP=4):          */
     77  1.2  mw                                /* screen-width  in characters */
     78  1.2  mw                                /* currently, TX has to be a   */
     79  1.2  mw                                /* multiple of 16!             */
     80  1.2  mw 
     81  1.2  mw                                /* Gfx-mode (DEP > 4)          */
     82  1.2  mw                                /* "logical" screen-width,     */
     83  1.2  mw                                /* use values > MW to allow    */
     84  1.2  mw                                /* hardware-panning            */
     85  1.2  mw                                /* has to be a multiple of 8   */
     86  1.2  mw 
     87  1.2  mw        unsigned short  TY;     /* Text-mode:                  */
     88  1.2  mw                                /* screen-height in characters */
     89  1.2  mw 
     90  1.2  mw                                /* Gfx-mode: "logical" screen  */
     91  1.2  mw                                /* height for panning          */
     92  1.2  mw 
     93  1.2  mw        /* the following values are currently unused for gfx-mode */
     94  1.2  mw 
     95  1.1  mw 	unsigned short  XY;     /* TX*TY (speeds up some calcs.) */
     96  1.1  mw 
     97  1.1  mw 	unsigned short  FX;     /* font-width (valid values: 4,7-16) */
     98  1.1  mw 	unsigned short  FY;     /* font-height (valid range: 1-32) */
     99  1.1  mw 	unsigned char * FData;  /* pointer to the font-data */
    100  1.1  mw 
    101  1.1  mw 	/* The font data is simply an array of bytes defining
    102  1.1  mw 	   the chars in ascending order, line by line. If your
    103  1.1  mw 	   font is wider than 8 pixel, FData has to be an
    104  1.1  mw 	   array of words. */
    105  1.1  mw 
    106  1.1  mw 	unsigned short  FLo;    /* lowest character defined */
    107  1.1  mw 	unsigned short  FHi;    /* highest char. defined */
    108  1.1  mw 
    109  1.1  mw };
    110  1.1  mw 
    111  1.1  mw 
    112  1.1  mw #if 0
    113  1.1  mw /* Some ready-made MonDef structures are available in grf_rt.cc */
    114  1.1  mw 
    115  1.1  mw extern struct MonDef MON_640_512_60;
    116  1.1  mw extern struct MonDef MON_768_600_60;
    117  1.1  mw extern struct MonDef MON_768_600_80;
    118  1.1  mw 
    119  1.1  mw /* text-screen resolutions wider than 1024 are currently damaged.
    120  1.1  mw    The VRAM access seems to become unstable at higher resolutions.
    121  1.1  mw    This may hopefully be subject of change.
    122  1.1  mw */
    123  1.1  mw 
    124  1.1  mw extern struct MonDef MON_1024_768_80;
    125  1.1  mw extern struct MonDef MON_1024_1024_59;
    126  1.1  mw 
    127  1.1  mw /* WARNING: THE FOLLOWING MONITOR MODES EXCEED THE 90-MHz LIMIT THE PROCESSOR
    128  1.1  mw             HAS BEEN SPECIFIED FOR. USE AT YOUR OWN RISK (AND THINK ABOUT
    129  1.1  mw             MOUNTING SOME COOLING DEVICE AT THE PROCESSOR AND RAMDAC)!     */
    130  1.1  mw extern struct MonDef MON_1280_1024_60;
    131  1.1  mw extern struct MonDef MON_1280_1024_69;
    132  1.1  mw 
    133  1.1  mw /* Default monitor (change if this is too much for your monitor :-)) */
    134  1.1  mw #define DEFAULT_MONDEF	MON_768_600_80
    135  1.1  mw 
    136  1.1  mw #else
    137  1.1  mw 
    138  1.1  mw /* nothing exported for now... */
    139  1.1  mw 
    140  1.1  mw #endif
    141  1.1  mw 
    142  1.1  mw /* a standard 16-color palette is available in grf_rt.cc
    143  1.1  mw    and used by the standard monitor-definitions above */
    144  1.1  mw extern unsigned char NCRStdPalette[];
    145  1.1  mw 
    146  1.2  mw /* The prototypes for C
    147  1.1  mw    with a little explanation
    148  1.1  mw 
    149  1.1  mw 	unsigned char * InitNCR(volatile void * BoardAdress, struct MonDef * md = &MON_640_512_60);
    150  1.1  mw 
    151  1.1  mw    This routine initialises the Retina hardware, opens a
    152  1.2  mw    text- or gfx-mode screen, depending on the the value of MonDef.DEP,
    153  1.2  mw    and sets the cursor to position 0.
    154  1.2  mw    It takes as arguments a pointer to the hardware-base
    155  1.2  mw    address as it is denoted in the DevConf structure
    156  1.2  mw    of the AmigaDOS, and a pointer to a struct MonDef
    157  1.2  mw    which describes the screen-mode parameters.
    158  1.2  mw 
    159  1.1  mw    The routine returns 0 if it was unable to open the screen,
    160  1.1  mw    or an unsigned char * to the display/attribute memory
    161  1.1  mw    when it succeeded. The organisation of the display memory
    162  1.2  mw    is a little strange in text-mode (Intel-typically...) :
    163  1.1  mw 
    164  1.1  mw    Byte  00    01    02    03    04     05    06   etc.
    165  1.1  mw        Char0  Attr0  --    --   Char1 Attr1   --   etc.
    166  1.1  mw 
    167  1.1  mw    You may set a character and its associated attribute byte
    168  1.1  mw    with a single word-access, or you may perform to byte writes
    169  1.1  mw    for the char and attribute. Each 2. word has no meaning,
    170  1.1  mw    and writes to theese locations are ignored.
    171  1.1  mw 
    172  1.1  mw    The attribute byte for each character has the following
    173  1.1  mw    structure:
    174  1.1  mw 
    175  1.1  mw    Bit  7     6     5     4     3     2     1     0
    176  1.1  mw       BLINK BACK2 BACK1 BACK0 FORE3 FORE2 FORE1 FORE0
    177  1.1  mw 
    178  1.1  mw    Were FORE is the foreground-color index (0-15) and
    179  1.1  mw    BACK is the background color index (0-7). BLINK
    180  1.1  mw    enables blinking for the associated character.
    181  1.1  mw    The higher 8 colors in the standard palette are
    182  1.1  mw    lighter than the lower 8, so you may see FORE3 as
    183  1.1  mw    an intensity bit. If FORE == 1 or FORE == 9 and
    184  1.1  mw    BACK == 0 the character is underlined. Since I don't
    185  1.1  mw    think this looks good, it will probably change in a
    186  1.1  mw    future release.
    187  1.1  mw 
    188  1.1  mw    There's no routine "SetChar" or "SetAttr" provided,
    189  1.1  mw    because I think it's so trivial... a function call
    190  1.1  mw    would be pure overhead. As an example, a routine
    191  1.1  mw    to set the char code and attribute at position x,y:
    192  1.1  mw    (assumed the value returned by InitNCR was stored
    193  1.1  mw     into "DispMem", the actual MonDef struct * is hold
    194  1.1  mw     in "MDef")
    195  1.1  mw 
    196  1.1  mw    void SetChar(unsigned char chr, unsigned char attr,
    197  1.1  mw                 unsigned short x, unsigned short y) {
    198  1.1  mw 
    199  1.1  mw       unsigned struct MonDef * md = MDef;
    200  1.1  mw       unsigned char * c = DispMem + x*4 + y*md->TX*4;
    201  1.1  mw 
    202  1.1  mw       *c++ = chr;
    203  1.2  mw       *c   = attr;
    204  1.2  mw 
    205  1.1  mw    }
    206  1.1  mw 
    207  1.2  mw    In Gfx-mode, the memory organisation is rather simple,
    208  1.2  mw    1 byte per pixel in 256-color mode, one pixel after
    209  1.2  mw    each other, line by line.
    210  1.2  mw 
    211  1.1  mw    Currently, InitNCR() disables the Retina VBLANK IRQ,
    212  1.1  mw    but beware: When running the Retina WB-Emu under
    213  1.1  mw    AmigaDOS, the VBLANK IRQ is ENABLED.
    214  1.1  mw 
    215  1.1  mw 	void SetCursorPos(unsigned short pos);
    216  1.1  mw 
    217  1.1  mw    This routine sets the hardware-cursor position
    218  1.1  mw    to the screen location pos. pos can be calculated
    219  1.1  mw    as (x + y * md->TY).
    220  1.2  mw    Text-mode only!
    221  1.1  mw 
    222  1.1  mw 	void ScreenUp(void);
    223  1.1  mw 
    224  1.1  mw    A somewhat optimized routine that scrolls the whole
    225  1.1  mw    screen up one row. A good idea to compile this piece
    226  1.1  mw    of code with optimization enabled.
    227  1.2  mw    Text-mode only!
    228  1.1  mw 
    229  1.1  mw 	void ScreenDown(void);
    230  1.1  mw 
    231  1.1  mw    A somewhat optimized routine that scrolls the whole
    232  1.1  mw    screen down one row. A good idea to compile this piece
    233  1.1  mw    of code with optimization enabled.
    234  1.2  mw    Text-mode only!
    235  1.2  mw 
    236  1.2  mw 	unsigned char * SetSegmentPtr(unsigned long adress);
    237  1.2  mw 
    238  1.2  mw    Sets the beginning of the 64k-memory segment to the
    239  1.2  mw    adress specified by the unsigned long. If adress MOD 64
    240  1.2  mw    is != 0, the return value will point to the segments
    241  1.2  mw    start in the Amiga adress space + (adress MOD 64).
    242  1.2  mw    Don't use more than (65536-64) bytes in the segment
    243  1.2  mw    you set if you aren't sure that (adress MOD 64) == 0.
    244  1.2  mw    See retina.doc from MS for further information.
    245  1.2  mw 
    246  1.2  mw 	void ClearScreen(unsigned char color);
    247  1.2  mw 
    248  1.2  mw    Fills the whole screen with "color" - 256-color mode only!
    249  1.2  mw 
    250  1.2  mw 	void LoadPalette(unsigned char * pal, unsigned char firstcol,
    251  1.2  mw 	                 unsigned char colors);
    252  1.2  mw 
    253  1.2  mw    Loads the palette-registers. "pal" points to an array of unsigned char
    254  1.2  mw    triplets, for the red, green and blue component. "firstcol" determines the
    255  1.2  mw    number of the first palette-register to load (256 available). "colors"
    256  1.2  mw    is the number of colors you want to put in the palette registers.
    257  1.2  mw 
    258  1.2  mw 	void SetPalette(unsigned char colornum, unsigned char red,
    259  1.2  mw 	                unsigned char green, unsigned char blue);
    260  1.2  mw 
    261  1.2  mw    Allows you to set a single color in the palette, "colornum" is the number
    262  1.2  mw    of the palette entry (256 available), "red", "green" and "blue" are the
    263  1.2  mw    three components.
    264  1.2  mw 
    265  1.2  mw 	void SetPanning(unsigned short xoff, unsigned short yoff);
    266  1.2  mw 
    267  1.2  mw    Moves the logical coordinate (xoff, yoff) to the upper left corner
    268  1.2  mw    of your screen. Of course, you shouldn't specify excess values that would
    269  1.2  mw    show garbage in the lower right area of your screen... SetPanning()
    270  1.2  mw    does NOT check for boundaries.
    271  1.1  mw */
    272  1.1  mw 
    273  1.1  mw /* -------------- START OF CODE -------------- */
    274  1.1  mw 
    275  1.1  mw /* read VGA register */
    276  1.1  mw #define vgar(ba, reg) (*(((volatile unsigned char *)ba)+reg))
    277  1.1  mw 
    278  1.1  mw /* write VGA register */
    279  1.1  mw #define vgaw(ba, reg, val) \
    280  1.1  mw 	*(((volatile unsigned char *)ba)+reg) = val
    281  1.1  mw 
    282  1.1  mw /* defines for the used register addresses (mw)
    283  1.1  mw 
    284  1.1  mw    NOTE: there are some registers that have different addresses when
    285  1.1  mw          in mono or color mode. We only support color mode, and thus
    286  1.1  mw          some addresses won't work in mono-mode! */
    287  1.1  mw 
    288  1.1  mw /* General Registers: */
    289  1.1  mw #define GREG_STATUS0_R		0x43C2
    290  1.1  mw #define GREG_STATUS1_R		0x43DA
    291  1.1  mw #define GREG_MISC_OUTPUT_R	0x43CC
    292  1.1  mw #define GREG_MISC_OUTPUT_W	0x43C2
    293  1.1  mw #define GREG_FEATURE_CONTROL_R	0x43CA
    294  1.1  mw #define GREG_FEATURE_CONTROL_W	0x43DA
    295  1.1  mw #define GREG_POS		0x4102
    296  1.1  mw 
    297  1.1  mw /* Attribute Controller: */
    298  1.1  mw #define ACT_ADDRESS		0x43C0
    299  1.1  mw #define ACT_ADDRESS_R		0x03C0
    300  1.1  mw #define ACT_ADDRESS_W		0x43C0
    301  1.1  mw #define ACT_ID_PALETTE0		0x00
    302  1.1  mw #define ACT_ID_PALETTE1		0x01
    303  1.1  mw #define ACT_ID_PALETTE2		0x02
    304  1.1  mw #define ACT_ID_PALETTE3		0x03
    305  1.1  mw #define ACT_ID_PALETTE4		0x04
    306  1.1  mw #define ACT_ID_PALETTE5		0x05
    307  1.1  mw #define ACT_ID_PALETTE6		0x06
    308  1.1  mw #define ACT_ID_PALETTE7		0x07
    309  1.1  mw #define ACT_ID_PALETTE8		0x08
    310  1.1  mw #define ACT_ID_PALETTE9		0x09
    311  1.1  mw #define ACT_ID_PALETTE10	0x0A
    312  1.1  mw #define ACT_ID_PALETTE11	0x0B
    313  1.1  mw #define ACT_ID_PALETTE12	0x0C
    314  1.1  mw #define ACT_ID_PALETTE13	0x0D
    315  1.1  mw #define ACT_ID_PALETTE14	0x0E
    316  1.1  mw #define ACT_ID_PALETTE15	0x0F
    317  1.1  mw #define ACT_ID_ATTR_MODE_CNTL	0x10
    318  1.1  mw #define ACT_ID_OVERSCAN_COLOR	0x11
    319  1.1  mw #define ACT_ID_COLOR_PLANE_ENA	0x12
    320  1.1  mw #define ACT_ID_HOR_PEL_PANNING	0x13
    321  1.1  mw #define ACT_ID_COLOR_SELECT	0x14
    322  1.1  mw 
    323  1.1  mw /* Graphics Controller: */
    324  1.1  mw #define GCT_ADDRESS		0x43CE
    325  1.1  mw #define GCT_ADDRESS_R		0x03CE
    326  1.1  mw #define GCT_ADDRESS_W		0x03CE
    327  1.1  mw #define GCT_ID_SET_RESET	0x00
    328  1.1  mw #define GCT_ID_ENABLE_SET_RESET	0x01
    329  1.1  mw #define GCT_ID_COLOR_COMPARE	0x02
    330  1.1  mw #define GCT_ID_DATA_ROTATE	0x03
    331  1.1  mw #define GCT_ID_READ_MAP_SELECT	0x04
    332  1.1  mw #define GCT_ID_GRAPHICS_MODE	0x05
    333  1.1  mw #define GCT_ID_MISC		0x06
    334  1.1  mw #define GCT_ID_COLOR_XCARE	0x07
    335  1.1  mw #define GCT_ID_BITMASK		0x08
    336  1.1  mw 
    337  1.1  mw /* Sequencer: */
    338  1.1  mw #define SEQ_ADDRESS		0x43C4
    339  1.1  mw #define SEQ_ADDRESS_R		0x03C4
    340  1.1  mw #define SEQ_ADDRESS_W		0x03C4
    341  1.1  mw #define SEQ_ID_RESET		0x00
    342  1.1  mw #define SEQ_ID_CLOCKING_MODE	0x01
    343  1.1  mw #define SEQ_ID_MAP_MASK		0x02
    344  1.1  mw #define SEQ_ID_CHAR_MAP_SELECT	0x03
    345  1.1  mw #define SEQ_ID_MEMORY_MODE	0x04
    346  1.1  mw #define SEQ_ID_EXTENDED_ENABLE	0x05	/* down from here, all seq registers are NCR extensions */
    347  1.2  mw #define SEQ_ID_UNKNOWN1         0x06	/* it does exist so it's probably usefull */
    348  1.2  mw #define SEQ_ID_UNKNOWN2         0x07	/* it does exist so it's probably usefull */
    349  1.1  mw #define SEQ_ID_CHIP_ID		0x08
    350  1.2  mw #define SEQ_ID_UNKNOWN3         0x09	/* it does exist so it's probably usefull */
    351  1.1  mw #define SEQ_ID_CURSOR_COLOR1	0x0A
    352  1.1  mw #define SEQ_ID_CURSOR_COLOR0	0x0B
    353  1.1  mw #define SEQ_ID_CURSOR_CONTROL	0x0C
    354  1.1  mw #define SEQ_ID_CURSOR_X_LOC_HI	0x0D
    355  1.1  mw #define SEQ_ID_CURSOR_X_LOC_LO	0x0E
    356  1.1  mw #define SEQ_ID_CURSOR_Y_LOC_HI	0x0F
    357  1.1  mw #define SEQ_ID_CURSOR_Y_LOC_LO	0x10
    358  1.1  mw #define SEQ_ID_CURSOR_X_INDEX	0x11
    359  1.1  mw #define SEQ_ID_CURSOR_Y_INDEX	0x12
    360  1.2  mw #define SEQ_ID_CURSOR_STORE_HI	0x13	/* printed manual is wrong about these.. */
    361  1.1  mw #define SEQ_ID_CURSOR_STORE_LO	0x14
    362  1.2  mw #define SEQ_ID_CURSOR_ST_OFF_HI	0x15
    363  1.2  mw #define SEQ_ID_CURSOR_ST_OFF_LO	0x16
    364  1.1  mw #define SEQ_ID_CURSOR_PIXELMASK	0x17
    365  1.1  mw #define SEQ_ID_PRIM_HOST_OFF_HI	0x18
    366  1.1  mw #define SEQ_ID_PRIM_HOST_OFF_LO	0x19
    367  1.2  mw #define SEQ_ID_DISP_OFF_HI	0x1A
    368  1.2  mw #define SEQ_ID_DISP_OFF_LO	0x1B
    369  1.1  mw #define SEQ_ID_SEC_HOST_OFF_HI	0x1C
    370  1.1  mw #define SEQ_ID_SEC_HOST_OFF_LO	0x1D
    371  1.1  mw #define SEQ_ID_EXTENDED_MEM_ENA	0x1E
    372  1.1  mw #define SEQ_ID_EXT_CLOCK_MODE	0x1F
    373  1.1  mw #define SEQ_ID_EXT_VIDEO_ADDR	0x20
    374  1.1  mw #define SEQ_ID_EXT_PIXEL_CNTL	0x21
    375  1.1  mw #define SEQ_ID_BUS_WIDTH_FEEDB	0x22
    376  1.1  mw #define SEQ_ID_PERF_SELECT	0x23
    377  1.1  mw #define SEQ_ID_COLOR_EXP_WFG	0x24
    378  1.1  mw #define SEQ_ID_COLOR_EXP_WBG	0x25
    379  1.1  mw #define SEQ_ID_EXT_RW_CONTROL	0x26
    380  1.1  mw #define SEQ_ID_MISC_FEATURE_SEL	0x27
    381  1.1  mw #define SEQ_ID_COLOR_KEY_CNTL	0x28
    382  1.1  mw #define SEQ_ID_COLOR_KEY_MATCH	0x29
    383  1.2  mw #define SEQ_ID_UNKNOWN4         0x2A
    384  1.2  mw #define SEQ_ID_UNKNOWN5         0x2B
    385  1.2  mw #define SEQ_ID_UNKNOWN6         0x2C
    386  1.1  mw #define SEQ_ID_CRC_CONTROL	0x2D
    387  1.1  mw #define SEQ_ID_CRC_DATA_LOW	0x2E
    388  1.1  mw #define SEQ_ID_CRC_DATA_HIGH	0x2F
    389  1.1  mw 
    390  1.1  mw /* CRT Controller: */
    391  1.1  mw #define CRT_ADDRESS		0x43D4
    392  1.1  mw #define CRT_ADDRESS_R		0x03D4
    393  1.1  mw #define CRT_ADDRESS_W		0x03D4
    394  1.1  mw #define CRT_ID_HOR_TOTAL	0x00
    395  1.1  mw #define CRT_ID_HOR_DISP_ENA_END	0x01
    396  1.1  mw #define CRT_ID_START_HOR_BLANK	0x02
    397  1.1  mw #define CRT_ID_END_HOR_BLANK	0x03
    398  1.1  mw #define CRT_ID_START_HOR_RETR	0x04
    399  1.1  mw #define CRT_ID_END_HOR_RETR	0x05
    400  1.1  mw #define CRT_ID_VER_TOTAL	0x06
    401  1.1  mw #define CRT_ID_OVERFLOW		0x07
    402  1.1  mw #define CRT_ID_PRESET_ROW_SCAN	0x08
    403  1.1  mw #define CRT_ID_MAX_SCAN_LINE	0x09
    404  1.1  mw #define CRT_ID_CURSOR_START	0x0A
    405  1.1  mw #define CRT_ID_CURSOR_END	0x0B
    406  1.1  mw #define CRT_ID_START_ADDR_HIGH	0x0C
    407  1.1  mw #define CRT_ID_START_ADDR_LOW	0x0D
    408  1.1  mw #define CRT_ID_CURSOR_LOC_HIGH	0x0E
    409  1.1  mw #define CRT_ID_CURSOR_LOC_LOW	0x0F
    410  1.1  mw #define CRT_ID_START_VER_RETR	0x10
    411  1.1  mw #define CRT_ID_END_VER_RETR	0x11
    412  1.1  mw #define CRT_ID_VER_DISP_ENA_END	0x12
    413  1.1  mw #define CRT_ID_OFFSET		0x13
    414  1.1  mw #define CRT_ID_UNDERLINE_LOC	0x14
    415  1.1  mw #define CRT_ID_START_VER_BLANK	0x15
    416  1.1  mw #define CRT_ID_END_VER_BLANK	0x16
    417  1.1  mw #define CRT_ID_MODE_CONTROL	0x17
    418  1.1  mw #define CRT_ID_LINE_COMPARE	0x18
    419  1.2  mw #define CRT_ID_UNKNOWN1         0x19	/* are these register really void ? */
    420  1.2  mw #define CRT_ID_UNKNOWN2         0x1A
    421  1.2  mw #define CRT_ID_UNKNOWN3         0x1B
    422  1.2  mw #define CRT_ID_UNKNOWN4         0x1C
    423  1.2  mw #define CRT_ID_UNKNOWN5         0x1D
    424  1.2  mw #define CRT_ID_UNKNOWN6         0x1E
    425  1.2  mw #define CRT_ID_UNKNOWN7         0x1F
    426  1.2  mw #define CRT_ID_UNKNOWN8         0x20
    427  1.2  mw #define CRT_ID_UNKNOWN9         0x21
    428  1.2  mw #define CRT_ID_UNKNOWN10      	0x22
    429  1.2  mw #define CRT_ID_UNKNOWN11      	0x23
    430  1.2  mw #define CRT_ID_UNKNOWN12      	0x24
    431  1.2  mw #define CRT_ID_UNKNOWN13      	0x25
    432  1.2  mw #define CRT_ID_UNKNOWN14      	0x26
    433  1.2  mw #define CRT_ID_UNKNOWN15      	0x27
    434  1.2  mw #define CRT_ID_UNKNOWN16      	0x28
    435  1.2  mw #define CRT_ID_UNKNOWN17      	0x29
    436  1.2  mw #define CRT_ID_UNKNOWN18      	0x2A
    437  1.2  mw #define CRT_ID_UNKNOWN19      	0x2B
    438  1.2  mw #define CRT_ID_UNKNOWN20      	0x2C
    439  1.2  mw #define CRT_ID_UNKNOWN21      	0x2D
    440  1.2  mw #define CRT_ID_UNKNOWN22      	0x2E
    441  1.2  mw #define CRT_ID_UNKNOWN23      	0x2F
    442  1.1  mw #define CRT_ID_EXT_HOR_TIMING1	0x30	/* down from here, all crt registers are NCR extensions */
    443  1.1  mw #define CRT_ID_EXT_START_ADDR	0x31
    444  1.1  mw #define CRT_ID_EXT_HOR_TIMING2	0x32
    445  1.1  mw #define CRT_ID_EXT_VER_TIMING	0x33
    446  1.1  mw 
    447  1.1  mw /* Video DAC (these are *pure* guesses from the usage of these registers,
    448  1.1  mw    I don't have a data sheet for this chip:-/) */
    449  1.1  mw #define VDAC_REG_D		0x800d	/* well.. */
    450  1.1  mw #define VDAC_REG_SELECT		0x8001	/* perhaps.. */
    451  1.1  mw #define VDAC_REG_DATA		0x8003	/* dito.. */
    452  1.1  mw 
    453  1.1  mw #define WGfx(ba, idx, val) \
    454  1.2  mw 	do { vgaw(ba, GCT_ADDRESS, idx); vgaw(ba, GCT_ADDRESS_W , val); } while (0)
    455  1.2  mw 
    456  1.2  mw #define WSeq(ba, idx, val) \
    457  1.2  mw 	do { vgaw(ba, SEQ_ADDRESS, idx); vgaw(ba, SEQ_ADDRESS_W , val); } while (0)
    458  1.2  mw 
    459  1.2  mw #define WCrt(ba, idx, val) \
    460  1.2  mw 	do { vgaw(ba, CRT_ADDRESS, idx); vgaw(ba, CRT_ADDRESS_W , val); } while (0)
    461  1.2  mw 
    462  1.2  mw #define WAttr(ba, idx, val) \
    463  1.2  mw 	do { vgaw(ba, ACT_ADDRESS, idx); vgaw(ba, ACT_ADDRESS_W, val); } while (0)
    464  1.1  mw 
    465  1.2  mw #define Map(m) \
    466  1.2  mw 	do { WGfx(ba, GCT_ID_READ_MAP_SELECT, m & 3 ); WSeq(ba, SEQ_ID_MAP_MASK, (1 << (m & 3))); } while (0)
    467  1.1  mw 
    468  1.1  mw static inline unsigned char RAttr(volatile void * ba, short idx) {
    469  1.1  mw 	vgaw (ba, ACT_ADDRESS, idx);
    470  1.1  mw 	return vgar (ba, ACT_ADDRESS_R);
    471  1.1  mw }
    472  1.1  mw 
    473  1.1  mw static inline unsigned char RSeq(volatile void * ba, short idx) {
    474  1.1  mw 	vgaw (ba, SEQ_ADDRESS, idx);
    475  1.1  mw 	return vgar (ba, SEQ_ADDRESS_R);
    476  1.1  mw }
    477  1.1  mw 
    478  1.1  mw static inline unsigned char RCrt(volatile void * ba, short idx) {
    479  1.1  mw 	vgaw (ba, CRT_ADDRESS, idx);
    480  1.1  mw 	return vgar (ba, CRT_ADDRESS_R);
    481  1.1  mw }
    482  1.1  mw 
    483  1.1  mw static inline unsigned char RGfx(volatile void * ba, short idx) {
    484  1.1  mw 	vgaw(ba, GCT_ADDRESS, idx);
    485  1.1  mw 	return vgar (ba, GCT_ADDRESS_R);
    486  1.1  mw }
    487  1.1  mw 
    488  1.1  mw /* yes I know they don't belong here... */
    489  1.1  mw struct ite_softc;
    490  1.1  mw extern void retina_init (struct ite_softc *ip);
    491  1.1  mw extern void retina_cursor (struct ite_softc *ip, int flag);
    492  1.1  mw extern void retina_deinit (struct ite_softc *ip);
    493  1.1  mw extern void retina_putc (struct ite_softc *ip, int c, int dy, int dx, int mode);
    494  1.1  mw extern void retina_clear (struct ite_softc *ip, int sy, int sx, int h, int w);
    495  1.1  mw extern void retina_scroll (struct ite_softc *ip, int sy, int sx, int count, int dir);
    496  1.1  mw 
    497  1.1  mw #endif /* _GRF_RTREG_H */
    498