Home | History | Annotate | Line # | Download | only in dev
ite_rt.c revision 1.4
      1  1.1      mw #include "ite.h"
      2  1.1      mw #if NITE > 0
      3  1.1      mw 
      4  1.1      mw #include "param.h"
      5  1.1      mw #include "conf.h"
      6  1.1      mw #include "proc.h"
      7  1.1      mw #include "ioctl.h"
      8  1.1      mw #include "tty.h"
      9  1.1      mw #include "systm.h"
     10  1.1      mw 
     11  1.1      mw #include "itevar.h"
     12  1.1      mw 
     13  1.1      mw #include "machine/cpu.h"
     14  1.1      mw 
     15  1.1      mw /* XXX */
     16  1.1      mw #include "grfioctl.h"
     17  1.1      mw #include "grfvar.h"
     18  1.1      mw #include "grf_rtreg.h"
     19  1.1      mw 
     20  1.1      mw void retina_init(struct ite_softc *ip)
     21  1.1      mw {
     22  1.1      mw   struct MonDef *md;
     23  1.1      mw 
     24  1.1      mw   if (ip->grf == 0)
     25  1.1      mw     ip->grf = &grf_softc[ip - ite_softc];
     26  1.1      mw 
     27  1.2      mw   ip->priv = ip->grf->g_data;
     28  1.1      mw   md = (struct MonDef *) ip->priv;
     29  1.1      mw 
     30  1.1      mw   ip->cols = md->TX;
     31  1.1      mw   ip->rows = md->TY;
     32  1.1      mw }
     33  1.1      mw 
     34  1.1      mw 
     35  1.1      mw void retina_cursor(struct ite_softc *ip, int flag)
     36  1.1      mw {
     37  1.1      mw       volatile u_char *ba = ip->grf->g_regkva;
     38  1.1      mw 
     39  1.1      mw       if (flag == ERASE_CURSOR)
     40  1.1      mw         {
     41  1.1      mw 	  /* disable cursor */
     42  1.1      mw           WCrt (ba, CRT_ID_CURSOR_START, RCrt (ba, CRT_ID_CURSOR_START) | 0x20);
     43  1.1      mw         }
     44  1.1      mw       else
     45  1.1      mw 	{
     46  1.1      mw 	  int pos = ip->curx + ip->cury * ip->cols;
     47  1.1      mw 
     48  1.1      mw 	  /* make sure to enable cursor */
     49  1.1      mw           WCrt (ba, CRT_ID_CURSOR_START, RCrt (ba, CRT_ID_CURSOR_START) & ~0x20);
     50  1.1      mw 
     51  1.1      mw 	  /* and position it */
     52  1.1      mw 	  WCrt (ba, CRT_ID_CURSOR_LOC_HIGH, (u_char) (pos >> 8));
     53  1.1      mw 	  WCrt (ba, CRT_ID_CURSOR_LOC_LOW,  (u_char) pos);
     54  1.1      mw 
     55  1.1      mw 	  ip->cursorx = ip->curx;
     56  1.1      mw 	  ip->cursory = ip->cury;
     57  1.1      mw 	}
     58  1.1      mw }
     59  1.1      mw 
     60  1.1      mw 
     61  1.1      mw 
     62  1.1      mw static void screen_up (struct ite_softc *ip, int top, int bottom, int lines)
     63  1.1      mw {
     64  1.1      mw 	volatile u_char * ba = ip->grf->g_regkva;
     65  1.1      mw 	volatile u_char * fb = ip->grf->g_fbkva;
     66  1.1      mw 	const struct MonDef * md = (struct MonDef *) ip->priv;
     67  1.3      mw #ifdef BANKEDDEVPAGER
     68  1.3      mw 	int bank;
     69  1.3      mw #endif
     70  1.1      mw 
     71  1.1      mw 	/* do some bounds-checking here.. */
     72  1.1      mw 	if (top >= bottom)
     73  1.1      mw 	  return;
     74  1.1      mw 
     75  1.1      mw 	if (top + lines >= bottom)
     76  1.1      mw 	  {
     77  1.1      mw 	    retina_clear (ip, top, 0, bottom - top, ip->cols);
     78  1.1      mw 	    return;
     79  1.1      mw 	  }
     80  1.1      mw 
     81  1.1      mw 
     82  1.3      mw #ifdef BANKEDDEVPAGER
     83  1.3      mw 	/* make sure to save/restore active bank (and if it's only
     84  1.3      mw 	   for tests of the feature in text-mode..) */
     85  1.3      mw 	bank = (RSeq (ba, SEQ_ID_PRIM_HOST_OFF_LO)
     86  1.3      mw 		| (RSeq (ba, SEQ_ID_PRIM_HOST_OFF_HI) << 8));
     87  1.3      mw #endif
     88  1.3      mw 
     89  1.1      mw 	/* the trick here is to use a feature of the NCR chip. It can
     90  1.1      mw 	   optimize data access in various read/write modes. One of
     91  1.1      mw 	   the modes is able to read/write from/to different zones.
     92  1.1      mw 
     93  1.1      mw 	   Thus, by setting the read-offset to lineN, and the write-offset
     94  1.1      mw 	   to line0, we just cause read/write cycles for all characters
     95  1.1      mw 	   up to the last line, and have the chip transfer the data. The
     96  1.1      mw 	   `addqb' are the cheapest way to cause read/write cycles (DONT
     97  1.1      mw 	   use `tas' on the Amiga!), their results are completely ignored
     98  1.1      mw 	   by the NCR chip, it just replicates what it just read. */
     99  1.1      mw 
    100  1.1      mw 		/* write to primary, read from secondary */
    101  1.1      mw 	WSeq (ba, SEQ_ID_EXTENDED_MEM_ENA, (RSeq(ba, SEQ_ID_EXTENDED_MEM_ENA) & 0x1f) | 0 );
    102  1.1      mw 		/* clear extended chain4 mode */
    103  1.1      mw 	WSeq (ba, SEQ_ID_EXT_VIDEO_ADDR, RSeq(ba, SEQ_ID_EXT_VIDEO_ADDR) & ~0x02);
    104  1.1      mw 
    105  1.1      mw 		/* set write mode 1, "[...] data in the read latches is written
    106  1.1      mw 		   to memory during CPU memory write cycles. [...]" */
    107  1.1      mw 	WGfx (ba, GCT_ID_GRAPHICS_MODE, (RGfx(ba, GCT_ID_GRAPHICS_MODE) & 0xfc) | 1);
    108  1.1      mw 
    109  1.1      mw 	{
    110  1.1      mw 		/* write to line TOP */
    111  1.1      mw 		long toploc = top * (md->TX / 16);
    112  1.1      mw 		WSeq (ba, SEQ_ID_PRIM_HOST_OFF_LO, ((unsigned char)toploc));
    113  1.1      mw 		WSeq (ba, SEQ_ID_PRIM_HOST_OFF_HI, ((unsigned char)(toploc >> 8)));
    114  1.1      mw 	}
    115  1.1      mw 	{
    116  1.1      mw 		/* read from line TOP + LINES */
    117  1.1      mw 		long fromloc = (top+lines) * (md->TX / 16);
    118  1.1      mw 		WSeq (ba, SEQ_ID_SEC_HOST_OFF_LO, ((unsigned char)fromloc)) ;
    119  1.1      mw 		WSeq (ba, SEQ_ID_SEC_HOST_OFF_HI, ((unsigned char)(fromloc >> 8))) ;
    120  1.1      mw 	}
    121  1.1      mw 	{
    122  1.1      mw 		unsigned char * p = (unsigned char *) fb;
    123  1.1      mw 		/* transfer all characters but LINES lines, unroll by 16 */
    124  1.1      mw 		short x = (1 + bottom - (top + lines)) * (md->TX / 16) - 1;
    125  1.1      mw 		do {
    126  1.1      mw 			asm volatile("addqb #1,%0@+" : "=a" (p) : "0" (p));
    127  1.1      mw 			asm volatile("addqb #1,%0@+" : "=a" (p) : "0" (p));
    128  1.1      mw 			asm volatile("addqb #1,%0@+" : "=a" (p) : "0" (p));
    129  1.1      mw 			asm volatile("addqb #1,%0@+" : "=a" (p) : "0" (p));
    130  1.1      mw 			asm volatile("addqb #1,%0@+" : "=a" (p) : "0" (p));
    131  1.1      mw 			asm volatile("addqb #1,%0@+" : "=a" (p) : "0" (p));
    132  1.1      mw 			asm volatile("addqb #1,%0@+" : "=a" (p) : "0" (p));
    133  1.1      mw 			asm volatile("addqb #1,%0@+" : "=a" (p) : "0" (p));
    134  1.1      mw 			asm volatile("addqb #1,%0@+" : "=a" (p) : "0" (p));
    135  1.1      mw 			asm volatile("addqb #1,%0@+" : "=a" (p) : "0" (p));
    136  1.1      mw 			asm volatile("addqb #1,%0@+" : "=a" (p) : "0" (p));
    137  1.1      mw 			asm volatile("addqb #1,%0@+" : "=a" (p) : "0" (p));
    138  1.1      mw 			asm volatile("addqb #1,%0@+" : "=a" (p) : "0" (p));
    139  1.1      mw 			asm volatile("addqb #1,%0@+" : "=a" (p) : "0" (p));
    140  1.1      mw 			asm volatile("addqb #1,%0@+" : "=a" (p) : "0" (p));
    141  1.1      mw 			asm volatile("addqb #1,%0@+" : "=a" (p) : "0" (p));
    142  1.1      mw 		} while (x--);
    143  1.1      mw 	}
    144  1.1      mw 
    145  1.1      mw 		/* reset to default values */
    146  1.1      mw 	WSeq (ba, SEQ_ID_SEC_HOST_OFF_HI, 0);
    147  1.1      mw 	WSeq (ba, SEQ_ID_SEC_HOST_OFF_LO, 0);
    148  1.1      mw 	WSeq (ba, SEQ_ID_PRIM_HOST_OFF_HI, 0);
    149  1.1      mw 	WSeq (ba, SEQ_ID_PRIM_HOST_OFF_LO, 0);
    150  1.1      mw 		/* write mode 0 */
    151  1.1      mw 	WGfx (ba, GCT_ID_GRAPHICS_MODE, (RGfx(ba, GCT_ID_GRAPHICS_MODE) & 0xfc) | 0);
    152  1.1      mw 		/* extended chain4 enable */
    153  1.1      mw 	WSeq (ba, SEQ_ID_EXT_VIDEO_ADDR , RSeq(ba, SEQ_ID_EXT_VIDEO_ADDR) | 0x02);
    154  1.1      mw 		/* read/write to primary on A0, secondary on B0 */
    155  1.1      mw 	WSeq (ba, SEQ_ID_EXTENDED_MEM_ENA, (RSeq(ba, SEQ_ID_EXTENDED_MEM_ENA) & 0x1f) | 0x40 );
    156  1.1      mw 
    157  1.1      mw 
    158  1.1      mw 	/* fill the free lines with spaces */
    159  1.1      mw 
    160  1.1      mw 	{  /* feed latches with value */
    161  1.1      mw 		unsigned short * f = (unsigned short *) fb;
    162  1.1      mw 
    163  1.1      mw 		f += (1 + bottom - lines) * md->TX * 2;
    164  1.1      mw 		*f = 0x2010;
    165  1.1      mw 		{
    166  1.1      mw 			volatile unsigned short dummy = *((volatile unsigned short *)f);
    167  1.1      mw 		}
    168  1.1      mw 	}
    169  1.1      mw 
    170  1.1      mw 	   /* clear extended chain4 mode */
    171  1.1      mw 	WSeq (ba, SEQ_ID_EXT_VIDEO_ADDR, RSeq(ba, SEQ_ID_EXT_VIDEO_ADDR) & ~0x02);
    172  1.1      mw 	   /* set write mode 1, "[...] data in the read latches is written
    173  1.1      mw 	      to memory during CPU memory write cycles. [...]" */
    174  1.1      mw 	WGfx (ba, GCT_ID_GRAPHICS_MODE, (RGfx(ba, GCT_ID_GRAPHICS_MODE) & 0xfc) | 1);
    175  1.1      mw 
    176  1.1      mw 	{
    177  1.1      mw 		unsigned long * p = (unsigned long *) fb;
    178  1.1      mw 		short x = (lines * (md->TX/16)) - 1;
    179  1.1      mw 		const unsigned long dummyval = 0;
    180  1.1      mw 
    181  1.1      mw 		p += (1 + bottom - lines) * (md->TX/4);
    182  1.1      mw 
    183  1.1      mw 		do {
    184  1.1      mw 			*p++ = dummyval;
    185  1.1      mw 			*p++ = dummyval;
    186  1.1      mw 			*p++ = dummyval;
    187  1.1      mw 			*p++ = dummyval;
    188  1.1      mw 		} while (x--);
    189  1.1      mw 	}
    190  1.1      mw 
    191  1.1      mw 	   /* write mode 0 */
    192  1.1      mw 	WGfx (ba, GCT_ID_GRAPHICS_MODE, (RGfx(ba, GCT_ID_GRAPHICS_MODE) & 0xfc) | 0);
    193  1.1      mw 	   /* extended chain4 enable */
    194  1.1      mw 	WSeq (ba, SEQ_ID_EXT_VIDEO_ADDR , RSeq(ba, SEQ_ID_EXT_VIDEO_ADDR) | 0x02);
    195  1.3      mw 
    196  1.3      mw #ifdef BANKEDDEVPAGER
    197  1.3      mw 	/* restore former bank */
    198  1.3      mw 	WSeq (ba, SEQ_ID_PRIM_HOST_OFF_LO, (unsigned char) bank);
    199  1.3      mw 	bank >>= 8;
    200  1.3      mw 	WSeq (ba, SEQ_ID_PRIM_HOST_OFF_HI, (unsigned char) bank);
    201  1.3      mw #endif
    202  1.1      mw };
    203  1.1      mw 
    204  1.1      mw static void screen_down (struct ite_softc *ip, int top, int bottom, int lines)
    205  1.1      mw {
    206  1.1      mw 	volatile u_char * ba = ip->grf->g_regkva;
    207  1.1      mw 	volatile u_char * fb = ip->grf->g_fbkva;
    208  1.1      mw 	const struct MonDef * md = (struct MonDef *) ip->priv;
    209  1.3      mw #ifdef BANKEDDEVPAGER
    210  1.3      mw 	int bank;
    211  1.3      mw #endif
    212  1.1      mw 
    213  1.1      mw 	/* do some bounds-checking here.. */
    214  1.1      mw 	if (top >= bottom)
    215  1.1      mw 	  return;
    216  1.1      mw 
    217  1.1      mw 	if (top + lines >= bottom)
    218  1.1      mw 	  {
    219  1.1      mw 	    retina_clear (ip, top, 0, bottom - top, ip->cols);
    220  1.1      mw 	    return;
    221  1.1      mw 	  }
    222  1.1      mw 
    223  1.3      mw #ifdef BANKEDDEVPAGER
    224  1.3      mw 	/* make sure to save/restore active bank (and if it's only
    225  1.3      mw 	   for tests of the feature in text-mode..) */
    226  1.3      mw 	bank = (RSeq (ba, SEQ_ID_PRIM_HOST_OFF_LO)
    227  1.3      mw 		| (RSeq (ba, SEQ_ID_PRIM_HOST_OFF_HI) << 8));
    228  1.3      mw #endif
    229  1.1      mw 	/* see screen_up() for explanation of chip-tricks */
    230  1.1      mw 
    231  1.1      mw 		/* write to primary, read from secondary */
    232  1.1      mw 	WSeq (ba, SEQ_ID_EXTENDED_MEM_ENA, (RSeq(ba, SEQ_ID_EXTENDED_MEM_ENA) & 0x1f) | 0 );
    233  1.1      mw 		/* clear extended chain4 mode */
    234  1.1      mw 	WSeq (ba, SEQ_ID_EXT_VIDEO_ADDR, RSeq(ba, SEQ_ID_EXT_VIDEO_ADDR) & ~0x02);
    235  1.1      mw 
    236  1.1      mw 		/* set write mode 1, "[...] data in the read latches is written
    237  1.1      mw 		   to memory during CPU memory write cycles. [...]" */
    238  1.1      mw 	WGfx (ba, GCT_ID_GRAPHICS_MODE, (RGfx(ba, GCT_ID_GRAPHICS_MODE) & 0xfc) | 1);
    239  1.1      mw 
    240  1.1      mw 	{
    241  1.1      mw 		/* write to line TOP + LINES */
    242  1.1      mw 		long toloc = (top + lines) * (md->TX / 16);
    243  1.1      mw 		WSeq (ba, SEQ_ID_PRIM_HOST_OFF_LO, ((unsigned char)toloc));
    244  1.1      mw 		WSeq (ba, SEQ_ID_PRIM_HOST_OFF_HI, ((unsigned char)(toloc >> 8)));
    245  1.1      mw 	}
    246  1.1      mw 	{
    247  1.1      mw 		/* read from line TOP */
    248  1.1      mw 		long fromloc = top * (md->TX / 16);
    249  1.1      mw 		WSeq (ba, SEQ_ID_SEC_HOST_OFF_LO, ((unsigned char)fromloc));
    250  1.1      mw 		WSeq (ba, SEQ_ID_SEC_HOST_OFF_HI, ((unsigned char)(fromloc >> 8))) ;
    251  1.1      mw 	}
    252  1.1      mw 
    253  1.1      mw 	{
    254  1.1      mw 		unsigned char * p = (unsigned char *) fb;
    255  1.1      mw 		short x = (1 + bottom - (top + lines)) * (md->TX / 16) - 1;
    256  1.1      mw 		p += (1 + bottom - (top + lines)) * md->TX;
    257  1.1      mw 		do {
    258  1.1      mw 			asm volatile("addqb #1,%0@-" : "=a" (p) : "0" (p));
    259  1.1      mw 			asm volatile("addqb #1,%0@-" : "=a" (p) : "0" (p));
    260  1.1      mw 			asm volatile("addqb #1,%0@-" : "=a" (p) : "0" (p));
    261  1.1      mw 			asm volatile("addqb #1,%0@-" : "=a" (p) : "0" (p));
    262  1.1      mw 			asm volatile("addqb #1,%0@-" : "=a" (p) : "0" (p));
    263  1.1      mw 			asm volatile("addqb #1,%0@-" : "=a" (p) : "0" (p));
    264  1.1      mw 			asm volatile("addqb #1,%0@-" : "=a" (p) : "0" (p));
    265  1.1      mw 			asm volatile("addqb #1,%0@-" : "=a" (p) : "0" (p));
    266  1.1      mw 			asm volatile("addqb #1,%0@-" : "=a" (p) : "0" (p));
    267  1.1      mw 			asm volatile("addqb #1,%0@-" : "=a" (p) : "0" (p));
    268  1.1      mw 			asm volatile("addqb #1,%0@-" : "=a" (p) : "0" (p));
    269  1.1      mw 			asm volatile("addqb #1,%0@-" : "=a" (p) : "0" (p));
    270  1.1      mw 			asm volatile("addqb #1,%0@-" : "=a" (p) : "0" (p));
    271  1.1      mw 			asm volatile("addqb #1,%0@-" : "=a" (p) : "0" (p));
    272  1.1      mw 			asm volatile("addqb #1,%0@-" : "=a" (p) : "0" (p));
    273  1.1      mw 			asm volatile("addqb #1,%0@-" : "=a" (p) : "0" (p));
    274  1.1      mw 		} while (x--);
    275  1.1      mw 	}
    276  1.1      mw 
    277  1.1      mw 	WSeq (ba, SEQ_ID_PRIM_HOST_OFF_HI, 0);
    278  1.1      mw 	WSeq (ba, SEQ_ID_PRIM_HOST_OFF_LO, 0);
    279  1.1      mw 	WSeq (ba, SEQ_ID_SEC_HOST_OFF_HI, 0);
    280  1.1      mw 	WSeq (ba, SEQ_ID_SEC_HOST_OFF_LO, 0);
    281  1.1      mw 
    282  1.1      mw 		/* write mode 0 */
    283  1.1      mw 	WGfx (ba, GCT_ID_GRAPHICS_MODE, (RGfx(ba, GCT_ID_GRAPHICS_MODE) & 0xfc) | 0);
    284  1.1      mw 		/* extended chain4 enable */
    285  1.1      mw 	WSeq (ba, SEQ_ID_EXT_VIDEO_ADDR , RSeq(ba, SEQ_ID_EXT_VIDEO_ADDR) | 0x02);
    286  1.1      mw 		/* read/write to primary on A0, secondary on B0 */
    287  1.1      mw 	WSeq (ba, SEQ_ID_EXTENDED_MEM_ENA, (RSeq(ba, SEQ_ID_EXTENDED_MEM_ENA) & 0x1f) | 0x40 );
    288  1.1      mw 
    289  1.1      mw 	/* fill the free lines with spaces */
    290  1.1      mw 
    291  1.1      mw 	{  /* feed latches with value */
    292  1.1      mw 		unsigned short * f = (unsigned short *) fb;
    293  1.1      mw 
    294  1.1      mw 		f += top * md->TX * 2;
    295  1.1      mw 		*f = 0x2010;
    296  1.1      mw 		{
    297  1.1      mw 			volatile unsigned short dummy = *((volatile unsigned short *)f);
    298  1.1      mw 		}
    299  1.1      mw 	}
    300  1.1      mw 
    301  1.1      mw 	   /* clear extended chain4 mode */
    302  1.1      mw 	WSeq (ba, SEQ_ID_EXT_VIDEO_ADDR, RSeq(ba, SEQ_ID_EXT_VIDEO_ADDR) & ~0x02);
    303  1.1      mw 	   /* set write mode 1, "[...] data in the read latches is written
    304  1.1      mw 	      to memory during CPU memory write cycles. [...]" */
    305  1.1      mw 	WGfx (ba, GCT_ID_GRAPHICS_MODE, (RGfx(ba, GCT_ID_GRAPHICS_MODE) & 0xfc) | 1);
    306  1.1      mw 
    307  1.1      mw 	{
    308  1.1      mw 		unsigned long * p = (unsigned long *) fb;
    309  1.1      mw 		short x = (lines * (md->TX/16)) - 1;
    310  1.1      mw 		const unsigned long dummyval = 0;
    311  1.1      mw 
    312  1.1      mw 		p += top * (md->TX/4);
    313  1.1      mw 
    314  1.1      mw 		do {
    315  1.1      mw 			*p++ = dummyval;
    316  1.1      mw 			*p++ = dummyval;
    317  1.1      mw 			*p++ = dummyval;
    318  1.1      mw 			*p++ = dummyval;
    319  1.1      mw 		} while (x--);
    320  1.1      mw 	}
    321  1.1      mw 
    322  1.1      mw 	   /* write mode 0 */
    323  1.1      mw 	WGfx (ba, GCT_ID_GRAPHICS_MODE, (RGfx(ba, GCT_ID_GRAPHICS_MODE) & 0xfc) | 0);
    324  1.1      mw 	   /* extended chain4 enable */
    325  1.1      mw 	WSeq (ba, SEQ_ID_EXT_VIDEO_ADDR , RSeq(ba, SEQ_ID_EXT_VIDEO_ADDR) | 0x02);
    326  1.1      mw 
    327  1.3      mw #ifdef BANKEDDEVPAGER
    328  1.3      mw 	/* restore former bank */
    329  1.3      mw 	WSeq (ba, SEQ_ID_PRIM_HOST_OFF_LO, (unsigned char) bank);
    330  1.3      mw 	bank >>= 8;
    331  1.3      mw 	WSeq (ba, SEQ_ID_PRIM_HOST_OFF_HI, (unsigned char) bank);
    332  1.3      mw #endif
    333  1.1      mw };
    334  1.1      mw 
    335  1.1      mw void retina_deinit(struct ite_softc *ip)
    336  1.1      mw {
    337  1.1      mw   ip->flags &= ~ITE_INITED;
    338  1.1      mw }
    339  1.1      mw 
    340  1.1      mw 
    341  1.1      mw void retina_putc(struct ite_softc *ip, int c, int dy, int dx, int mode)
    342  1.1      mw {
    343  1.1      mw 	volatile u_char * ba = ip->grf->g_regkva;
    344  1.1      mw 	volatile u_char * fb = ip->grf->g_fbkva;
    345  1.1      mw 	register u_char attr;
    346  1.1      mw 
    347  1.1      mw 	attr = (mode & ATTR_INV) ? 0x21 : 0x10;
    348  1.1      mw 	if (mode & ATTR_UL)     attr  = 0x01;	/* ???????? */
    349  1.1      mw 	if (mode & ATTR_BOLD)   attr |= 0x08;
    350  1.1      mw 	if (mode & ATTR_BLINK)	attr |= 0x80;
    351  1.1      mw 
    352  1.1      mw 	fb += 4 * (dy * ip->cols + dx);
    353  1.1      mw 	*fb++ = c; *fb = attr;
    354  1.1      mw }
    355  1.1      mw 
    356  1.1      mw void retina_clear(struct ite_softc *ip, int sy, int sx, int h, int w)
    357  1.1      mw {
    358  1.1      mw 	volatile u_char * ba = ip->grf->g_regkva;
    359  1.1      mw 	u_short * fb = (u_short *) ip->grf->g_fbkva;
    360  1.1      mw 	short x;
    361  1.1      mw 	const u_short fillval = 0x2010;
    362  1.1      mw 	/* could probably be optimized just like the scrolling functions !! */
    363  1.1      mw 	fb += 2 * (sy * ip->cols + sx);
    364  1.1      mw 	while (h--)
    365  1.1      mw 	  {
    366  1.1      mw 	    for (x = 2 * (w - 1); x >= 0; x -= 2)
    367  1.1      mw 	      fb[x] = fillval;
    368  1.1      mw 	    fb += 2 * ip->cols;
    369  1.1      mw 	  }
    370  1.1      mw }
    371  1.1      mw 
    372  1.1      mw void retina_scroll(struct ite_softc *ip, int sy, int sx, int count, int dir)
    373  1.1      mw {
    374  1.1      mw   volatile u_char * ba = ip->grf->g_regkva;
    375  1.4  chopps   u_long * fb = (u_long *) ip->grf->g_fbkva;
    376  1.1      mw   register int height, dy, i;
    377  1.1      mw 
    378  1.1      mw   retina_cursor(ip, ERASE_CURSOR);
    379  1.1      mw 
    380  1.1      mw   if (dir == SCROLL_UP)
    381  1.1      mw     {
    382  1.1      mw       screen_up (ip, sy - count, ip->bottom_margin, count);
    383  1.1      mw       /* bcopy (fb + sy * ip->cols, fb + (sy - count) * ip->cols, 4 * (ip->bottom_margin - sy + 1) * ip->cols); */
    384  1.1      mw       /* retina_clear (ip, ip->bottom_margin + 1 - count, 0, count, ip->cols); */
    385  1.1      mw     }
    386  1.1      mw   else if (dir == SCROLL_DOWN)
    387  1.1      mw     {
    388  1.1      mw       screen_down (ip, sy, ip->bottom_margin, count);
    389  1.1      mw       /* bcopy (fb + sy * ip->cols, fb + (sy + count) * ip->cols, 4 * (ip->bottom_margin - sy - count + 1) * ip->cols); */
    390  1.1      mw       /* retina_clear (ip, sy, 0, count, ip->cols); */
    391  1.1      mw     }
    392  1.1      mw   else if (dir == SCROLL_RIGHT)
    393  1.1      mw     {
    394  1.1      mw       bcopy (fb + sx + sy * ip->cols, fb + sx + sy * ip->cols + count, 4 * (ip->cols - (sx + count)));
    395  1.1      mw       retina_clear (ip, sy, sx, 1, count);
    396  1.1      mw     }
    397  1.1      mw   else
    398  1.1      mw     {
    399  1.1      mw       bcopy (fb + sx + sy * ip->cols, fb + sx - count + sy * ip->cols, 4 * (ip->cols - sx));
    400  1.1      mw       retina_clear (ip, sy, ip->cols - count, 1, count);
    401  1.1      mw     }
    402  1.1      mw }
    403  1.1      mw 
    404  1.1      mw #endif
    405  1.1      mw 
    406  1.1      mw 
    407  1.1      mw 
    408