Home | History | Annotate | Line # | Download | only in dev
      1  1.34   thorpej /*	$NetBSD: mlhsc.c,v 1.34 2021/08/07 16:18:41 thorpej Exp $ */
      2   1.4       cgd 
      3   1.1    chopps /*
      4   1.1    chopps  * Copyright (c) 1982, 1990 The Regents of the University of California.
      5   1.1    chopps  * All rights reserved.
      6   1.1    chopps  *
      7   1.1    chopps  * Redistribution and use in source and binary forms, with or without
      8   1.1    chopps  * modification, are permitted provided that the following conditions
      9   1.1    chopps  * are met:
     10   1.1    chopps  * 1. Redistributions of source code must retain the above copyright
     11   1.1    chopps  *    notice, this list of conditions and the following disclaimer.
     12   1.1    chopps  * 2. Redistributions in binary form must reproduce the above copyright
     13   1.1    chopps  *    notice, this list of conditions and the following disclaimer in the
     14   1.1    chopps  *    documentation and/or other materials provided with the distribution.
     15  1.28       agc  * 3. Neither the name of the University nor the names of its contributors
     16  1.28       agc  *    may be used to endorse or promote products derived from this software
     17  1.28       agc  *    without specific prior written permission.
     18  1.28       agc  *
     19  1.28       agc  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     20  1.28       agc  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     21  1.28       agc  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     22  1.28       agc  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     23  1.28       agc  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     24  1.28       agc  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     25  1.28       agc  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     26  1.28       agc  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     27  1.28       agc  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     28  1.28       agc  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     29  1.28       agc  * SUCH DAMAGE.
     30  1.28       agc  *
     31  1.28       agc  *	@(#)dma.c
     32  1.28       agc  */
     33  1.28       agc 
     34  1.28       agc /*
     35  1.28       agc  * Copyright (c) 1994 Michael L. Hitch
     36  1.28       agc  *
     37  1.28       agc  * Redistribution and use in source and binary forms, with or without
     38  1.28       agc  * modification, are permitted provided that the following conditions
     39  1.28       agc  * are met:
     40  1.28       agc  * 1. Redistributions of source code must retain the above copyright
     41  1.28       agc  *    notice, this list of conditions and the following disclaimer.
     42  1.28       agc  * 2. Redistributions in binary form must reproduce the above copyright
     43  1.28       agc  *    notice, this list of conditions and the following disclaimer in the
     44  1.28       agc  *    documentation and/or other materials provided with the distribution.
     45   1.1    chopps  *
     46  1.29    mhitch  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     47  1.29    mhitch  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     48  1.29    mhitch  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     49  1.29    mhitch  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     50  1.29    mhitch  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     51  1.29    mhitch  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     52  1.29    mhitch  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     53  1.29    mhitch  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     54  1.29    mhitch  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     55  1.29    mhitch  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     56   1.1    chopps  *
     57   1.2    chopps  *	@(#)dma.c
     58   1.1    chopps  */
     59  1.25   aymeric 
     60  1.25   aymeric #include <sys/cdefs.h>
     61  1.34   thorpej __KERNEL_RCSID(0, "$NetBSD: mlhsc.c,v 1.34 2021/08/07 16:18:41 thorpej Exp $");
     62  1.25   aymeric 
     63   1.2    chopps #include <sys/param.h>
     64   1.2    chopps #include <sys/systm.h>
     65   1.2    chopps #include <sys/kernel.h>
     66   1.2    chopps #include <sys/device.h>
     67  1.17    bouyer #include <dev/scsipi/scsi_all.h>
     68  1.17    bouyer #include <dev/scsipi/scsipi_all.h>
     69  1.17    bouyer #include <dev/scsipi/scsiconf.h>
     70   1.2    chopps #include <amiga/amiga/device.h>
     71   1.8    chopps #include <amiga/amiga/isr.h>
     72   1.2    chopps #include <amiga/dev/scireg.h>
     73   1.2    chopps #include <amiga/dev/scivar.h>
     74   1.6    chopps #include <amiga/dev/zbusvar.h>
     75   1.1    chopps 
     76  1.31       chs void mlhscattach(device_t, device_t, void *);
     77  1.31       chs int mlhscmatch(device_t, cfdata_t, void *);
     78   1.1    chopps 
     79  1.24   aymeric int mlhsc_dma_xfer_in(struct sci_softc *dev, int len,
     80  1.24   aymeric     register u_char *buf, int phase);
     81  1.24   aymeric int mlhsc_dma_xfer_out(struct sci_softc *dev, int len,
     82  1.24   aymeric     register u_char *buf, int phase);
     83   1.1    chopps 
     84   1.1    chopps #ifdef DEBUG
     85  1.24   aymeric extern int sci_debug;
     86  1.14  christos #define QPRINTF(a) if (sci_debug > 1) printf a
     87  1.10     veego #else
     88  1.10     veego #define QPRINTF(a)
     89   1.1    chopps #endif
     90   1.1    chopps 
     91   1.1    chopps extern int sci_data_wait;
     92   1.1    chopps 
     93  1.31       chs CFATTACH_DECL_NEW(mlhsc, sizeof(struct sci_softc),
     94  1.27   thorpej     mlhscmatch, mlhscattach, NULL, NULL);
     95   1.2    chopps 
     96   1.2    chopps /*
     97   1.2    chopps  * if we are my Hacker's SCSI board we are here.
     98   1.2    chopps  */
     99   1.2    chopps int
    100  1.31       chs mlhscmatch(device_t parent, cfdata_t cf, void *aux)
    101   1.2    chopps {
    102   1.6    chopps 	struct zbus_args *zap;
    103   1.2    chopps 
    104  1.31       chs 	zap = aux;
    105   1.2    chopps 
    106   1.2    chopps 	/*
    107   1.2    chopps 	 * Check manufacturer and product id.
    108   1.2    chopps 	 */
    109   1.2    chopps 	if (zap->manid == 2011 && zap->prodid == 1)
    110   1.2    chopps 		return(1);
    111   1.2    chopps 	else
    112   1.2    chopps 		return(0);
    113   1.2    chopps }
    114   1.1    chopps 
    115   1.1    chopps void
    116  1.31       chs mlhscattach(device_t parent, device_t self, void *aux)
    117   1.2    chopps {
    118   1.2    chopps 	volatile u_char *rp;
    119  1.31       chs 	struct sci_softc *sc = device_private(self);
    120   1.6    chopps 	struct zbus_args *zap;
    121  1.23    bouyer 	struct scsipi_adapter *adapt = &sc->sc_adapter;
    122  1.23    bouyer 	struct scsipi_channel *chan = &sc->sc_channel;
    123   1.2    chopps 
    124  1.31       chs 	sc->sc_dev = self;
    125  1.31       chs 
    126  1.14  christos 	printf("\n");
    127   1.3    chopps 
    128  1.31       chs 	zap = aux;
    129  1.24   aymeric 
    130   1.2    chopps 	rp = zap->va;
    131   1.2    chopps 	sc->sci_data = rp + 1;
    132   1.2    chopps 	sc->sci_odata = rp + 1;
    133   1.2    chopps 	sc->sci_icmd = rp + 3;
    134   1.2    chopps 	sc->sci_mode = rp + 5;
    135   1.2    chopps 	sc->sci_tcmd = rp + 7;
    136   1.2    chopps 	sc->sci_bus_csr = rp + 9;
    137   1.2    chopps 	sc->sci_sel_enb = rp + 9;
    138   1.2    chopps 	sc->sci_csr = rp + 11;
    139   1.2    chopps 	sc->sci_dma_send = rp + 11;
    140   1.2    chopps 	sc->sci_idata = rp + 13;
    141   1.2    chopps 	sc->sci_trecv = rp + 13;
    142   1.2    chopps 	sc->sci_iack = rp + 15;
    143   1.2    chopps 	sc->sci_irecv = rp + 15;
    144   1.2    chopps 
    145   1.2    chopps 	sc->dma_xfer_in = mlhsc_dma_xfer_in;
    146   1.2    chopps 	sc->dma_xfer_out = mlhsc_dma_xfer_out;
    147   1.2    chopps 
    148   1.2    chopps 	scireset(sc);
    149   1.2    chopps 
    150  1.23    bouyer 	/*
    151  1.23    bouyer 	 * Fill in the scsipi_adapter.
    152  1.23    bouyer 	 */
    153  1.23    bouyer 	memset(adapt, 0, sizeof(*adapt));
    154  1.31       chs 	adapt->adapt_dev = self;
    155  1.23    bouyer 	adapt->adapt_nchannels = 1;
    156  1.23    bouyer 	adapt->adapt_openings = 7;
    157  1.23    bouyer 	adapt->adapt_max_periph = 1;
    158  1.23    bouyer 	adapt->adapt_request = sci_scsipi_request;
    159  1.23    bouyer 	adapt->adapt_minphys = sci_minphys;
    160  1.20   thorpej 
    161  1.23    bouyer 	/*
    162  1.23    bouyer 	 * Fill in the scsipi_channel.
    163  1.23    bouyer 	 */
    164  1.23    bouyer 	memset(chan, 0, sizeof(*chan));
    165  1.23    bouyer 	chan->chan_adapter = adapt;
    166  1.23    bouyer 	chan->chan_bustype = &scsi_bustype;
    167  1.23    bouyer 	chan->chan_channel = 0;
    168  1.23    bouyer 	chan->chan_ntargets = 8;
    169  1.23    bouyer 	chan->chan_nluns = 8;
    170  1.23    bouyer 	chan->chan_id = 7;
    171   1.2    chopps 
    172   1.2    chopps 	/*
    173   1.2    chopps 	 * attach all scsi units on us
    174   1.2    chopps 	 */
    175  1.34   thorpej 	config_found(self, chan, scsiprint, CFARGS_NONE);
    176   1.2    chopps }
    177   1.2    chopps 
    178   1.2    chopps int
    179  1.24   aymeric mlhsc_dma_xfer_in(struct sci_softc *dev, int len, register u_char *buf,
    180  1.24   aymeric                   int phase)
    181   1.1    chopps {
    182   1.1    chopps 	int wait = sci_data_wait;
    183   1.1    chopps 	u_char csr;
    184   1.1    chopps 	volatile register u_char *sci_dma = dev->sci_data + 16;
    185   1.1    chopps 	volatile register u_char *sci_csr = dev->sci_csr;
    186  1.10     veego #ifdef DEBUG
    187  1.10     veego 	u_char *obp = buf;
    188  1.10     veego #endif
    189   1.1    chopps 
    190   1.1    chopps 	csr = *dev->sci_bus_csr;
    191  1.32  christos 	__USE(csr);
    192   1.1    chopps 
    193   1.1    chopps 	QPRINTF(("mlhdma_in %d, csr=%02x\n", len, csr));
    194   1.1    chopps 
    195   1.1    chopps 	*dev->sci_tcmd = phase;
    196   1.1    chopps 	*dev->sci_mode |= SCI_MODE_DMA;
    197   1.1    chopps 	*dev->sci_icmd = 0;
    198   1.1    chopps 	*dev->sci_irecv = 0;
    199   1.1    chopps 	while (len > 128) {
    200   1.1    chopps 		wait = sci_data_wait;
    201   1.1    chopps 		while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
    202   1.1    chopps 		  (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
    203   1.1    chopps 			if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
    204   1.1    chopps 			  || !(*dev->sci_bus_csr & SCI_BUS_BSY)
    205   1.1    chopps 			  || --wait < 0) {
    206   1.1    chopps #ifdef DEBUG
    207   1.1    chopps 				if (sci_debug)
    208  1.14  christos 					printf("mlhdma_in fail: l%d i%x w%d\n",
    209   1.1    chopps 					len, csr, wait);
    210   1.1    chopps #endif
    211   1.1    chopps 				*dev->sci_mode &= ~SCI_MODE_DMA;
    212   1.1    chopps 				return 0;
    213   1.1    chopps 			}
    214   1.1    chopps 		}
    215   1.1    chopps 
    216   1.3    chopps #define R1	(*buf++ = *sci_dma)
    217   1.3    chopps 		R1; R1; R1; R1; R1; R1; R1; R1;
    218   1.3    chopps 		R1; R1; R1; R1; R1; R1; R1; R1;
    219   1.3    chopps 		R1; R1; R1; R1; R1; R1; R1; R1;
    220   1.3    chopps 		R1; R1; R1; R1; R1; R1; R1; R1;
    221   1.3    chopps 		R1; R1; R1; R1; R1; R1; R1; R1;
    222   1.3    chopps 		R1; R1; R1; R1; R1; R1; R1; R1;
    223   1.3    chopps 		R1; R1; R1; R1; R1; R1; R1; R1;
    224   1.3    chopps 		R1; R1; R1; R1; R1; R1; R1; R1;
    225   1.3    chopps 		R1; R1; R1; R1; R1; R1; R1; R1;
    226   1.3    chopps 		R1; R1; R1; R1; R1; R1; R1; R1;
    227   1.3    chopps 		R1; R1; R1; R1; R1; R1; R1; R1;
    228   1.3    chopps 		R1; R1; R1; R1; R1; R1; R1; R1;
    229   1.3    chopps 		R1; R1; R1; R1; R1; R1; R1; R1;
    230   1.3    chopps 		R1; R1; R1; R1; R1; R1; R1; R1;
    231   1.3    chopps 		R1; R1; R1; R1; R1; R1; R1; R1;
    232   1.3    chopps 		R1; R1; R1; R1; R1; R1; R1; R1;
    233   1.1    chopps 		len -= 128;
    234   1.1    chopps 	}
    235   1.1    chopps 	while (len > 0) {
    236   1.1    chopps 		wait = sci_data_wait;
    237   1.1    chopps 		while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
    238   1.1    chopps 		  (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
    239   1.1    chopps 			if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
    240   1.1    chopps 			  || !(*dev->sci_bus_csr & SCI_BUS_BSY)
    241   1.1    chopps 			  || --wait < 0) {
    242   1.1    chopps #ifdef DEBUG
    243   1.1    chopps 				if (sci_debug)
    244  1.14  christos 					printf("mlhdma_in fail: l%d i%x w%d\n",
    245   1.1    chopps 					len, csr, wait);
    246   1.1    chopps #endif
    247   1.1    chopps 				*dev->sci_mode &= ~SCI_MODE_DMA;
    248   1.1    chopps 				return 0;
    249   1.1    chopps 			}
    250   1.1    chopps 		}
    251   1.1    chopps 
    252   1.1    chopps 		*buf++ = *sci_dma;
    253   1.1    chopps 		len--;
    254   1.1    chopps 	}
    255   1.1    chopps 
    256   1.1    chopps 	QPRINTF(("mlhdma_in {%d} %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x\n",
    257   1.1    chopps 	  len, obp[0], obp[1], obp[2], obp[3], obp[4], obp[5],
    258   1.1    chopps 	  obp[6], obp[7], obp[8], obp[9]));
    259   1.1    chopps 
    260   1.1    chopps 	*dev->sci_mode &= ~SCI_MODE_DMA;
    261   1.1    chopps 	return 0;
    262   1.1    chopps }
    263   1.1    chopps 
    264   1.2    chopps int
    265  1.24   aymeric mlhsc_dma_xfer_out(struct sci_softc *dev, int len, register u_char *buf,
    266  1.24   aymeric                    int phase)
    267   1.1    chopps {
    268   1.1    chopps 	int wait = sci_data_wait;
    269   1.1    chopps 	u_char csr;
    270   1.1    chopps 	volatile register u_char *sci_dma = dev->sci_data + 16;
    271   1.1    chopps 	volatile register u_char *sci_csr = dev->sci_csr;
    272   1.1    chopps 
    273   1.1    chopps 	csr = *dev->sci_bus_csr;
    274  1.32  christos 	__USE(csr);
    275   1.1    chopps 
    276   1.1    chopps 	QPRINTF(("mlhdma_xfer %d, csr=%02x\n", len, csr));
    277   1.1    chopps 
    278   1.1    chopps 	QPRINTF(("mlhgdma_out {%d} %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x\n",
    279   1.1    chopps   	 len, buf[0], buf[1], buf[2], buf[3], buf[4], buf[5],
    280   1.1    chopps 	 buf[6], buf[7], buf[8], buf[9]));
    281   1.1    chopps 
    282   1.1    chopps 	*dev->sci_tcmd = phase;
    283   1.1    chopps 	*dev->sci_mode |= SCI_MODE_DMA;
    284   1.1    chopps 	*dev->sci_icmd = SCI_ICMD_DATA;
    285   1.1    chopps 	*dev->sci_dma_send = 0;
    286   1.1    chopps 	while (len > 64) {
    287   1.1    chopps 		wait = sci_data_wait;
    288   1.1    chopps 		while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
    289   1.1    chopps 		  (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
    290   1.1    chopps 			if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
    291   1.1    chopps 			  || !(*dev->sci_bus_csr & SCI_BUS_BSY)
    292   1.1    chopps 			  || --wait < 0) {
    293   1.1    chopps #ifdef DEBUG
    294   1.1    chopps 				if (sci_debug)
    295  1.14  christos 					printf("mlhdma_out fail: l%d i%x w%d\n",
    296   1.1    chopps 					len, csr, wait);
    297   1.1    chopps #endif
    298   1.1    chopps 				*dev->sci_mode &= ~SCI_MODE_DMA;
    299   1.1    chopps 				return 0;
    300   1.1    chopps 			}
    301   1.1    chopps 		}
    302   1.1    chopps 
    303   1.3    chopps #define W1	(*sci_dma = *buf++)
    304   1.3    chopps 		W1; W1; W1; W1; W1; W1; W1; W1;
    305   1.3    chopps 		W1; W1; W1; W1; W1; W1; W1; W1;
    306   1.3    chopps 		W1; W1; W1; W1; W1; W1; W1; W1;
    307   1.3    chopps 		W1; W1; W1; W1; W1; W1; W1; W1;
    308   1.3    chopps 		W1; W1; W1; W1; W1; W1; W1; W1;
    309   1.3    chopps 		W1; W1; W1; W1; W1; W1; W1; W1;
    310   1.3    chopps 		W1; W1; W1; W1; W1; W1; W1; W1;
    311   1.3    chopps 		W1; W1; W1; W1; W1; W1; W1; W1;
    312   1.1    chopps 		len -= 64;
    313   1.1    chopps 	}
    314   1.1    chopps 	while (len > 0) {
    315   1.1    chopps 		wait = sci_data_wait;
    316   1.1    chopps 		while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
    317   1.1    chopps 		  (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
    318   1.1    chopps 			if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
    319   1.1    chopps 			  || !(*dev->sci_bus_csr & SCI_BUS_BSY)
    320   1.1    chopps 			  || --wait < 0) {
    321   1.1    chopps #ifdef DEBUG
    322   1.1    chopps 				if (sci_debug)
    323  1.14  christos 					printf("mlhdma_out fail: l%d i%x w%d\n",
    324   1.1    chopps 					len, csr, wait);
    325   1.1    chopps #endif
    326   1.1    chopps 				*dev->sci_mode &= ~SCI_MODE_DMA;
    327   1.1    chopps 				return 0;
    328   1.1    chopps 			}
    329   1.1    chopps 		}
    330   1.1    chopps 
    331   1.1    chopps 		*sci_dma = *buf++;
    332   1.1    chopps 		len--;
    333   1.1    chopps 	}
    334   1.1    chopps 
    335   1.1    chopps 	wait = sci_data_wait;
    336   1.1    chopps 	while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) ==
    337   1.1    chopps 	  SCI_CSR_PHASE_MATCH && --wait);
    338   1.1    chopps 
    339   1.1    chopps 	*dev->sci_mode &= ~SCI_MODE_DMA;
    340   1.1    chopps 	return 0;
    341   1.1    chopps }
    342