otgsc.c revision 1.24.8.2 1 1.24.8.2 nathanw /* $NetBSD: otgsc.c,v 1.24.8.2 2002/02/28 04:06:55 nathanw Exp $ */
2 1.24.8.2 nathanw
3 1.24.8.2 nathanw /*
4 1.24.8.2 nathanw * Copyright (c) 1994 Michael L. Hitch
5 1.24.8.2 nathanw * Copyright (c) 1982, 1990 The Regents of the University of California.
6 1.24.8.2 nathanw * All rights reserved.
7 1.24.8.2 nathanw *
8 1.24.8.2 nathanw * Redistribution and use in source and binary forms, with or without
9 1.24.8.2 nathanw * modification, are permitted provided that the following conditions
10 1.24.8.2 nathanw * are met:
11 1.24.8.2 nathanw * 1. Redistributions of source code must retain the above copyright
12 1.24.8.2 nathanw * notice, this list of conditions and the following disclaimer.
13 1.24.8.2 nathanw * 2. Redistributions in binary form must reproduce the above copyright
14 1.24.8.2 nathanw * notice, this list of conditions and the following disclaimer in the
15 1.24.8.2 nathanw * documentation and/or other materials provided with the distribution.
16 1.24.8.2 nathanw * 3. All advertising materials mentioning features or use of this software
17 1.24.8.2 nathanw * must display the following acknowledgement:
18 1.24.8.2 nathanw * This product includes software developed by the University of
19 1.24.8.2 nathanw * California, Berkeley and its contributors.
20 1.24.8.2 nathanw * 4. Neither the name of the University nor the names of its contributors
21 1.24.8.2 nathanw * may be used to endorse or promote products derived from this software
22 1.24.8.2 nathanw * without specific prior written permission.
23 1.24.8.2 nathanw *
24 1.24.8.2 nathanw * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
25 1.24.8.2 nathanw * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
26 1.24.8.2 nathanw * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
27 1.24.8.2 nathanw * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
28 1.24.8.2 nathanw * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
29 1.24.8.2 nathanw * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
30 1.24.8.2 nathanw * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
31 1.24.8.2 nathanw * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
32 1.24.8.2 nathanw * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
33 1.24.8.2 nathanw * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
34 1.24.8.2 nathanw * SUCH DAMAGE.
35 1.24.8.2 nathanw *
36 1.24.8.2 nathanw * @(#)csa12gdma.c
37 1.24.8.2 nathanw */
38 1.24.8.2 nathanw
39 1.24.8.2 nathanw #include <sys/cdefs.h>
40 1.24.8.2 nathanw __KERNEL_RCSID(0, "$NetBSD: otgsc.c,v 1.24.8.2 2002/02/28 04:06:55 nathanw Exp $");
41 1.24.8.2 nathanw
42 1.24.8.2 nathanw #include <sys/param.h>
43 1.24.8.2 nathanw #include <sys/systm.h>
44 1.24.8.2 nathanw #include <sys/kernel.h>
45 1.24.8.2 nathanw #include <sys/device.h>
46 1.24.8.2 nathanw #include <dev/scsipi/scsi_all.h>
47 1.24.8.2 nathanw #include <dev/scsipi/scsipi_all.h>
48 1.24.8.2 nathanw #include <dev/scsipi/scsiconf.h>
49 1.24.8.2 nathanw #include <amiga/amiga/device.h>
50 1.24.8.2 nathanw #include <amiga/amiga/isr.h>
51 1.24.8.2 nathanw #include <amiga/dev/scireg.h>
52 1.24.8.2 nathanw #include <amiga/dev/scivar.h>
53 1.24.8.2 nathanw #include <amiga/dev/zbusvar.h>
54 1.24.8.2 nathanw
55 1.24.8.2 nathanw void otgscattach(struct device *, struct device *, void *);
56 1.24.8.2 nathanw int otgscmatch(struct device *, struct cfdata *, void *);
57 1.24.8.2 nathanw
58 1.24.8.2 nathanw int otgsc_dma_xfer_in(struct sci_softc *dev, int len,
59 1.24.8.2 nathanw register u_char *buf, int phase);
60 1.24.8.2 nathanw int otgsc_dma_xfer_out(struct sci_softc *dev, int len,
61 1.24.8.2 nathanw register u_char *buf, int phase);
62 1.24.8.2 nathanw int otgsc_intr(void *);
63 1.24.8.2 nathanw
64 1.24.8.2 nathanw
65 1.24.8.2 nathanw #ifdef DEBUG
66 1.24.8.2 nathanw extern int sci_debug;
67 1.24.8.2 nathanw #define QPRINTF(a) if (sci_debug > 1) printf a
68 1.24.8.2 nathanw #else
69 1.24.8.2 nathanw #define QPRINTF(a)
70 1.24.8.2 nathanw #endif
71 1.24.8.2 nathanw
72 1.24.8.2 nathanw extern int sci_data_wait;
73 1.24.8.2 nathanw
74 1.24.8.2 nathanw struct cfattach otgsc_ca = {
75 1.24.8.2 nathanw sizeof(struct sci_softc), otgscmatch, otgscattach
76 1.24.8.2 nathanw };
77 1.24.8.2 nathanw
78 1.24.8.2 nathanw /*
79 1.24.8.2 nathanw * if we are my Hacker's SCSI board we are here.
80 1.24.8.2 nathanw */
81 1.24.8.2 nathanw int
82 1.24.8.2 nathanw otgscmatch(struct device *pdp, struct cfdata *cfp, void *auxp)
83 1.24.8.2 nathanw {
84 1.24.8.2 nathanw struct zbus_args *zap;
85 1.24.8.2 nathanw
86 1.24.8.2 nathanw zap = auxp;
87 1.24.8.2 nathanw
88 1.24.8.2 nathanw /*
89 1.24.8.2 nathanw * Check manufacturer and product id.
90 1.24.8.2 nathanw */
91 1.24.8.2 nathanw if (zap->manid == 1058 && zap->prodid == 21)
92 1.24.8.2 nathanw return(1);
93 1.24.8.2 nathanw else
94 1.24.8.2 nathanw return(0);
95 1.24.8.2 nathanw }
96 1.24.8.2 nathanw
97 1.24.8.2 nathanw void
98 1.24.8.2 nathanw otgscattach(struct device *pdp, struct device *dp, void *auxp)
99 1.24.8.2 nathanw {
100 1.24.8.2 nathanw volatile u_char *rp;
101 1.24.8.2 nathanw struct sci_softc *sc = (struct sci_softc *)dp;
102 1.24.8.2 nathanw struct zbus_args *zap;
103 1.24.8.2 nathanw struct scsipi_adapter *adapt = &sc->sc_adapter;
104 1.24.8.2 nathanw struct scsipi_channel *chan = &sc->sc_channel;
105 1.24.8.2 nathanw
106 1.24.8.2 nathanw printf("\n");
107 1.24.8.2 nathanw
108 1.24.8.2 nathanw zap = auxp;
109 1.24.8.2 nathanw
110 1.24.8.2 nathanw sc = (struct sci_softc *)dp;
111 1.24.8.2 nathanw rp = (u_char *)zap->va + 0x2000;
112 1.24.8.2 nathanw sc->sci_data = rp;
113 1.24.8.2 nathanw sc->sci_odata = rp;
114 1.24.8.2 nathanw sc->sci_icmd = rp + 0x10;
115 1.24.8.2 nathanw sc->sci_mode = rp + 0x20;
116 1.24.8.2 nathanw sc->sci_tcmd = rp + 0x30;
117 1.24.8.2 nathanw sc->sci_bus_csr = rp + 0x40;
118 1.24.8.2 nathanw sc->sci_sel_enb = rp + 0x40;
119 1.24.8.2 nathanw sc->sci_csr = rp + 0x50;
120 1.24.8.2 nathanw sc->sci_dma_send = rp + 0x50;
121 1.24.8.2 nathanw sc->sci_idata = rp + 0x60;
122 1.24.8.2 nathanw sc->sci_trecv = rp + 0x60;
123 1.24.8.2 nathanw sc->sci_iack = rp + 0x70;
124 1.24.8.2 nathanw sc->sci_irecv = rp + 0x70;
125 1.24.8.2 nathanw
126 1.24.8.2 nathanw sc->dma_xfer_in = otgsc_dma_xfer_in;
127 1.24.8.2 nathanw sc->dma_xfer_out = otgsc_dma_xfer_out;
128 1.24.8.2 nathanw
129 1.24.8.2 nathanw sc->sc_isr.isr_intr = otgsc_intr;
130 1.24.8.2 nathanw sc->sc_isr.isr_arg = sc;
131 1.24.8.2 nathanw sc->sc_isr.isr_ipl = 2;
132 1.24.8.2 nathanw add_isr(&sc->sc_isr);
133 1.24.8.2 nathanw
134 1.24.8.2 nathanw scireset(sc);
135 1.24.8.2 nathanw
136 1.24.8.2 nathanw /*
137 1.24.8.2 nathanw * Fill in the scsipi_adapter.
138 1.24.8.2 nathanw */
139 1.24.8.2 nathanw memset(adapt, 0, sizeof(*adapt));
140 1.24.8.2 nathanw adapt->adapt_dev = &sc->sc_dev;
141 1.24.8.2 nathanw adapt->adapt_nchannels = 1;
142 1.24.8.2 nathanw adapt->adapt_openings = 7;
143 1.24.8.2 nathanw adapt->adapt_max_periph = 1;
144 1.24.8.2 nathanw adapt->adapt_request = sci_scsipi_request;
145 1.24.8.2 nathanw adapt->adapt_minphys = sci_minphys;
146 1.24.8.2 nathanw
147 1.24.8.2 nathanw /*
148 1.24.8.2 nathanw * Fill in the scsipi_channel.
149 1.24.8.2 nathanw */
150 1.24.8.2 nathanw memset(chan, 0, sizeof(*chan));
151 1.24.8.2 nathanw chan->chan_adapter = adapt;
152 1.24.8.2 nathanw chan->chan_bustype = &scsi_bustype;
153 1.24.8.2 nathanw chan->chan_channel = 0;
154 1.24.8.2 nathanw chan->chan_ntargets = 8;
155 1.24.8.2 nathanw chan->chan_nluns = 8;
156 1.24.8.2 nathanw chan->chan_id = 7;
157 1.24.8.2 nathanw
158 1.24.8.2 nathanw /*
159 1.24.8.2 nathanw * attach all scsi units on us
160 1.24.8.2 nathanw */
161 1.24.8.2 nathanw config_found(dp, chan, scsiprint);
162 1.24.8.2 nathanw }
163 1.24.8.2 nathanw
164 1.24.8.2 nathanw int
165 1.24.8.2 nathanw otgsc_dma_xfer_in(struct sci_softc *dev, int len, register u_char *buf,
166 1.24.8.2 nathanw int phase)
167 1.24.8.2 nathanw {
168 1.24.8.2 nathanw int wait = sci_data_wait;
169 1.24.8.2 nathanw volatile register u_char *sci_dma = dev->sci_data + 0x100;
170 1.24.8.2 nathanw volatile register u_char *sci_csr = dev->sci_csr;
171 1.24.8.2 nathanw #ifdef DEBUG
172 1.24.8.2 nathanw u_char *obp = buf;
173 1.24.8.2 nathanw #endif
174 1.24.8.2 nathanw
175 1.24.8.2 nathanw QPRINTF(("otgsc_dma_in %d, csr=%02x\n", len, *dev->sci_bus_csr));
176 1.24.8.2 nathanw
177 1.24.8.2 nathanw *dev->sci_tcmd = phase;
178 1.24.8.2 nathanw *dev->sci_mode |= SCI_MODE_DMA;
179 1.24.8.2 nathanw *dev->sci_icmd = 0;
180 1.24.8.2 nathanw *dev->sci_irecv = 0;
181 1.24.8.2 nathanw while (len > 0) {
182 1.24.8.2 nathanw wait = sci_data_wait;
183 1.24.8.2 nathanw while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
184 1.24.8.2 nathanw (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
185 1.24.8.2 nathanw if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
186 1.24.8.2 nathanw || !(*dev->sci_bus_csr & SCI_BUS_BSY)
187 1.24.8.2 nathanw || --wait < 0) {
188 1.24.8.2 nathanw #ifdef DEBUG
189 1.24.8.2 nathanw if (sci_debug)
190 1.24.8.2 nathanw printf("otgsc_dma_in fail: l%d i%x w%d\n",
191 1.24.8.2 nathanw len, *dev->sci_bus_csr, wait);
192 1.24.8.2 nathanw #endif
193 1.24.8.2 nathanw *dev->sci_mode &= ~SCI_MODE_DMA;
194 1.24.8.2 nathanw return 0;
195 1.24.8.2 nathanw }
196 1.24.8.2 nathanw }
197 1.24.8.2 nathanw
198 1.24.8.2 nathanw *buf++ = *sci_dma;
199 1.24.8.2 nathanw len--;
200 1.24.8.2 nathanw }
201 1.24.8.2 nathanw
202 1.24.8.2 nathanw QPRINTF(("otgsc_dma_in {%d} %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x\n",
203 1.24.8.2 nathanw len, obp[0], obp[1], obp[2], obp[3], obp[4], obp[5],
204 1.24.8.2 nathanw obp[6], obp[7], obp[8], obp[9]));
205 1.24.8.2 nathanw
206 1.24.8.2 nathanw *dev->sci_mode &= ~SCI_MODE_DMA;
207 1.24.8.2 nathanw return 0;
208 1.24.8.2 nathanw }
209 1.24.8.2 nathanw
210 1.24.8.2 nathanw int
211 1.24.8.2 nathanw otgsc_dma_xfer_out(struct sci_softc *dev, int len, register u_char *buf,
212 1.24.8.2 nathanw int phase)
213 1.24.8.2 nathanw {
214 1.24.8.2 nathanw int wait = sci_data_wait;
215 1.24.8.2 nathanw volatile register u_char *sci_dma = dev->sci_data + 0x100;
216 1.24.8.2 nathanw volatile register u_char *sci_csr = dev->sci_csr;
217 1.24.8.2 nathanw
218 1.24.8.2 nathanw QPRINTF(("otgsc_dma_out %d, csr=%02x\n", len, *dev->sci_bus_csr));
219 1.24.8.2 nathanw
220 1.24.8.2 nathanw QPRINTF(("otgsc_dma_out {%d} %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x\n",
221 1.24.8.2 nathanw len, buf[0], buf[1], buf[2], buf[3], buf[4], buf[5],
222 1.24.8.2 nathanw buf[6], buf[7], buf[8], buf[9]));
223 1.24.8.2 nathanw
224 1.24.8.2 nathanw *dev->sci_tcmd = phase;
225 1.24.8.2 nathanw *dev->sci_mode |= SCI_MODE_DMA;
226 1.24.8.2 nathanw *dev->sci_icmd = SCI_ICMD_DATA;
227 1.24.8.2 nathanw *dev->sci_dma_send = 0;
228 1.24.8.2 nathanw while (len > 0) {
229 1.24.8.2 nathanw wait = sci_data_wait;
230 1.24.8.2 nathanw while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
231 1.24.8.2 nathanw (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
232 1.24.8.2 nathanw if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
233 1.24.8.2 nathanw || !(*dev->sci_bus_csr & SCI_BUS_BSY)
234 1.24.8.2 nathanw || --wait < 0) {
235 1.24.8.2 nathanw #ifdef DEBUG
236 1.24.8.2 nathanw if (sci_debug)
237 1.24.8.2 nathanw printf("otgsc_dma_out fail: l%d i%x w%d\n",
238 1.24.8.2 nathanw len, *dev->sci_bus_csr, wait);
239 1.24.8.2 nathanw #endif
240 1.24.8.2 nathanw *dev->sci_mode &= ~SCI_MODE_DMA;
241 1.24.8.2 nathanw return 0;
242 1.24.8.2 nathanw }
243 1.24.8.2 nathanw }
244 1.24.8.2 nathanw
245 1.24.8.2 nathanw *sci_dma = *buf++;
246 1.24.8.2 nathanw len--;
247 1.24.8.2 nathanw }
248 1.24.8.2 nathanw
249 1.24.8.2 nathanw wait = sci_data_wait;
250 1.24.8.2 nathanw while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) ==
251 1.24.8.2 nathanw SCI_CSR_PHASE_MATCH && --wait);
252 1.24.8.2 nathanw
253 1.24.8.2 nathanw
254 1.24.8.2 nathanw *dev->sci_mode &= ~SCI_MODE_DMA;
255 1.24.8.2 nathanw return 0;
256 1.24.8.2 nathanw }
257 1.24.8.2 nathanw
258 1.24.8.2 nathanw int
259 1.24.8.2 nathanw otgsc_intr(void *arg)
260 1.24.8.2 nathanw {
261 1.24.8.2 nathanw struct sci_softc *dev = arg;
262 1.24.8.2 nathanw u_char stat;
263 1.24.8.2 nathanw
264 1.24.8.2 nathanw if ((*dev->sci_csr & SCI_CSR_INT) == 0)
265 1.24.8.2 nathanw return (1);
266 1.24.8.2 nathanw stat = *dev->sci_iack;
267 1.24.8.2 nathanw *dev->sci_mode = 0;
268 1.24.8.2 nathanw return (1);
269 1.24.8.2 nathanw }
270