Home | History | Annotate | Line # | Download | only in dev
otgsc.c revision 1.24.8.3
      1  1.24.8.3  nathanw /*	$NetBSD: otgsc.c,v 1.24.8.3 2002/10/18 02:35:03 nathanw Exp $ */
      2  1.24.8.2  nathanw 
      3  1.24.8.2  nathanw /*
      4  1.24.8.2  nathanw  * Copyright (c) 1994 Michael L. Hitch
      5  1.24.8.2  nathanw  * Copyright (c) 1982, 1990 The Regents of the University of California.
      6  1.24.8.2  nathanw  * All rights reserved.
      7  1.24.8.2  nathanw  *
      8  1.24.8.2  nathanw  * Redistribution and use in source and binary forms, with or without
      9  1.24.8.2  nathanw  * modification, are permitted provided that the following conditions
     10  1.24.8.2  nathanw  * are met:
     11  1.24.8.2  nathanw  * 1. Redistributions of source code must retain the above copyright
     12  1.24.8.2  nathanw  *    notice, this list of conditions and the following disclaimer.
     13  1.24.8.2  nathanw  * 2. Redistributions in binary form must reproduce the above copyright
     14  1.24.8.2  nathanw  *    notice, this list of conditions and the following disclaimer in the
     15  1.24.8.2  nathanw  *    documentation and/or other materials provided with the distribution.
     16  1.24.8.2  nathanw  * 3. All advertising materials mentioning features or use of this software
     17  1.24.8.2  nathanw  *    must display the following acknowledgement:
     18  1.24.8.2  nathanw  *	This product includes software developed by the University of
     19  1.24.8.2  nathanw  *	California, Berkeley and its contributors.
     20  1.24.8.2  nathanw  * 4. Neither the name of the University nor the names of its contributors
     21  1.24.8.2  nathanw  *    may be used to endorse or promote products derived from this software
     22  1.24.8.2  nathanw  *    without specific prior written permission.
     23  1.24.8.2  nathanw  *
     24  1.24.8.2  nathanw  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     25  1.24.8.2  nathanw  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     26  1.24.8.2  nathanw  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     27  1.24.8.2  nathanw  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     28  1.24.8.2  nathanw  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     29  1.24.8.2  nathanw  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     30  1.24.8.2  nathanw  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     31  1.24.8.2  nathanw  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     32  1.24.8.2  nathanw  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     33  1.24.8.2  nathanw  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     34  1.24.8.2  nathanw  * SUCH DAMAGE.
     35  1.24.8.2  nathanw  *
     36  1.24.8.2  nathanw  *	@(#)csa12gdma.c
     37  1.24.8.2  nathanw  */
     38  1.24.8.2  nathanw 
     39  1.24.8.2  nathanw #include <sys/cdefs.h>
     40  1.24.8.3  nathanw __KERNEL_RCSID(0, "$NetBSD: otgsc.c,v 1.24.8.3 2002/10/18 02:35:03 nathanw Exp $");
     41  1.24.8.2  nathanw 
     42  1.24.8.2  nathanw #include <sys/param.h>
     43  1.24.8.2  nathanw #include <sys/systm.h>
     44  1.24.8.2  nathanw #include <sys/kernel.h>
     45  1.24.8.2  nathanw #include <sys/device.h>
     46  1.24.8.2  nathanw #include <dev/scsipi/scsi_all.h>
     47  1.24.8.2  nathanw #include <dev/scsipi/scsipi_all.h>
     48  1.24.8.2  nathanw #include <dev/scsipi/scsiconf.h>
     49  1.24.8.2  nathanw #include <amiga/amiga/device.h>
     50  1.24.8.2  nathanw #include <amiga/amiga/isr.h>
     51  1.24.8.2  nathanw #include <amiga/dev/scireg.h>
     52  1.24.8.2  nathanw #include <amiga/dev/scivar.h>
     53  1.24.8.2  nathanw #include <amiga/dev/zbusvar.h>
     54  1.24.8.2  nathanw 
     55  1.24.8.2  nathanw void otgscattach(struct device *, struct device *, void *);
     56  1.24.8.2  nathanw int otgscmatch(struct device *, struct cfdata *, void *);
     57  1.24.8.2  nathanw 
     58  1.24.8.2  nathanw int otgsc_dma_xfer_in(struct sci_softc *dev, int len,
     59  1.24.8.2  nathanw     register u_char *buf, int phase);
     60  1.24.8.2  nathanw int otgsc_dma_xfer_out(struct sci_softc *dev, int len,
     61  1.24.8.2  nathanw     register u_char *buf, int phase);
     62  1.24.8.2  nathanw int otgsc_intr(void *);
     63  1.24.8.2  nathanw 
     64  1.24.8.2  nathanw 
     65  1.24.8.2  nathanw #ifdef DEBUG
     66  1.24.8.2  nathanw extern int sci_debug;
     67  1.24.8.2  nathanw #define QPRINTF(a) if (sci_debug > 1) printf a
     68  1.24.8.2  nathanw #else
     69  1.24.8.2  nathanw #define QPRINTF(a)
     70  1.24.8.2  nathanw #endif
     71  1.24.8.2  nathanw 
     72  1.24.8.2  nathanw extern int sci_data_wait;
     73  1.24.8.2  nathanw 
     74  1.24.8.3  nathanw CFATTACH_DECL(otgsc, sizeof(struct sci_softc),
     75  1.24.8.3  nathanw     otgscmatch, otgscattach, NULL, NULL);
     76  1.24.8.2  nathanw 
     77  1.24.8.2  nathanw /*
     78  1.24.8.2  nathanw  * if we are my Hacker's SCSI board we are here.
     79  1.24.8.2  nathanw  */
     80  1.24.8.2  nathanw int
     81  1.24.8.2  nathanw otgscmatch(struct device *pdp, struct cfdata *cfp, void *auxp)
     82  1.24.8.2  nathanw {
     83  1.24.8.2  nathanw 	struct zbus_args *zap;
     84  1.24.8.2  nathanw 
     85  1.24.8.2  nathanw 	zap = auxp;
     86  1.24.8.2  nathanw 
     87  1.24.8.2  nathanw 	/*
     88  1.24.8.2  nathanw 	 * Check manufacturer and product id.
     89  1.24.8.2  nathanw 	 */
     90  1.24.8.2  nathanw 	if (zap->manid == 1058 && zap->prodid == 21)
     91  1.24.8.2  nathanw 		return(1);
     92  1.24.8.2  nathanw 	else
     93  1.24.8.2  nathanw 		return(0);
     94  1.24.8.2  nathanw }
     95  1.24.8.2  nathanw 
     96  1.24.8.2  nathanw void
     97  1.24.8.2  nathanw otgscattach(struct device *pdp, struct device *dp, void *auxp)
     98  1.24.8.2  nathanw {
     99  1.24.8.2  nathanw 	volatile u_char *rp;
    100  1.24.8.2  nathanw 	struct sci_softc *sc = (struct sci_softc *)dp;
    101  1.24.8.2  nathanw 	struct zbus_args *zap;
    102  1.24.8.2  nathanw 	struct scsipi_adapter *adapt = &sc->sc_adapter;
    103  1.24.8.2  nathanw 	struct scsipi_channel *chan = &sc->sc_channel;
    104  1.24.8.2  nathanw 
    105  1.24.8.2  nathanw 	printf("\n");
    106  1.24.8.2  nathanw 
    107  1.24.8.2  nathanw 	zap = auxp;
    108  1.24.8.2  nathanw 
    109  1.24.8.2  nathanw 	sc = (struct sci_softc *)dp;
    110  1.24.8.2  nathanw 	rp = (u_char *)zap->va + 0x2000;
    111  1.24.8.2  nathanw 	sc->sci_data = rp;
    112  1.24.8.2  nathanw 	sc->sci_odata = rp;
    113  1.24.8.2  nathanw 	sc->sci_icmd = rp + 0x10;
    114  1.24.8.2  nathanw 	sc->sci_mode = rp + 0x20;
    115  1.24.8.2  nathanw 	sc->sci_tcmd = rp + 0x30;
    116  1.24.8.2  nathanw 	sc->sci_bus_csr = rp + 0x40;
    117  1.24.8.2  nathanw 	sc->sci_sel_enb = rp + 0x40;
    118  1.24.8.2  nathanw 	sc->sci_csr = rp + 0x50;
    119  1.24.8.2  nathanw 	sc->sci_dma_send = rp + 0x50;
    120  1.24.8.2  nathanw 	sc->sci_idata = rp + 0x60;
    121  1.24.8.2  nathanw 	sc->sci_trecv = rp + 0x60;
    122  1.24.8.2  nathanw 	sc->sci_iack = rp + 0x70;
    123  1.24.8.2  nathanw 	sc->sci_irecv = rp + 0x70;
    124  1.24.8.2  nathanw 
    125  1.24.8.2  nathanw 	sc->dma_xfer_in = otgsc_dma_xfer_in;
    126  1.24.8.2  nathanw 	sc->dma_xfer_out = otgsc_dma_xfer_out;
    127  1.24.8.2  nathanw 
    128  1.24.8.2  nathanw 	sc->sc_isr.isr_intr = otgsc_intr;
    129  1.24.8.2  nathanw 	sc->sc_isr.isr_arg = sc;
    130  1.24.8.2  nathanw 	sc->sc_isr.isr_ipl = 2;
    131  1.24.8.2  nathanw 	add_isr(&sc->sc_isr);
    132  1.24.8.2  nathanw 
    133  1.24.8.2  nathanw 	scireset(sc);
    134  1.24.8.2  nathanw 
    135  1.24.8.2  nathanw 	/*
    136  1.24.8.2  nathanw 	 * Fill in the scsipi_adapter.
    137  1.24.8.2  nathanw 	 */
    138  1.24.8.2  nathanw 	memset(adapt, 0, sizeof(*adapt));
    139  1.24.8.2  nathanw 	adapt->adapt_dev = &sc->sc_dev;
    140  1.24.8.2  nathanw 	adapt->adapt_nchannels = 1;
    141  1.24.8.2  nathanw 	adapt->adapt_openings = 7;
    142  1.24.8.2  nathanw 	adapt->adapt_max_periph = 1;
    143  1.24.8.2  nathanw 	adapt->adapt_request = sci_scsipi_request;
    144  1.24.8.2  nathanw 	adapt->adapt_minphys = sci_minphys;
    145  1.24.8.2  nathanw 
    146  1.24.8.2  nathanw 	/*
    147  1.24.8.2  nathanw 	 * Fill in the scsipi_channel.
    148  1.24.8.2  nathanw 	 */
    149  1.24.8.2  nathanw 	memset(chan, 0, sizeof(*chan));
    150  1.24.8.2  nathanw 	chan->chan_adapter = adapt;
    151  1.24.8.2  nathanw 	chan->chan_bustype = &scsi_bustype;
    152  1.24.8.2  nathanw 	chan->chan_channel = 0;
    153  1.24.8.2  nathanw 	chan->chan_ntargets = 8;
    154  1.24.8.2  nathanw 	chan->chan_nluns = 8;
    155  1.24.8.2  nathanw 	chan->chan_id = 7;
    156  1.24.8.2  nathanw 
    157  1.24.8.2  nathanw 	/*
    158  1.24.8.2  nathanw 	 * attach all scsi units on us
    159  1.24.8.2  nathanw 	 */
    160  1.24.8.2  nathanw 	config_found(dp, chan, scsiprint);
    161  1.24.8.2  nathanw }
    162  1.24.8.2  nathanw 
    163  1.24.8.2  nathanw int
    164  1.24.8.2  nathanw otgsc_dma_xfer_in(struct sci_softc *dev, int len, register u_char *buf,
    165  1.24.8.2  nathanw                   int phase)
    166  1.24.8.2  nathanw {
    167  1.24.8.2  nathanw 	int wait = sci_data_wait;
    168  1.24.8.2  nathanw 	volatile register u_char *sci_dma = dev->sci_data + 0x100;
    169  1.24.8.2  nathanw 	volatile register u_char *sci_csr = dev->sci_csr;
    170  1.24.8.2  nathanw #ifdef DEBUG
    171  1.24.8.2  nathanw 	u_char *obp = buf;
    172  1.24.8.2  nathanw #endif
    173  1.24.8.2  nathanw 
    174  1.24.8.2  nathanw 	QPRINTF(("otgsc_dma_in %d, csr=%02x\n", len, *dev->sci_bus_csr));
    175  1.24.8.2  nathanw 
    176  1.24.8.2  nathanw 	*dev->sci_tcmd = phase;
    177  1.24.8.2  nathanw 	*dev->sci_mode |= SCI_MODE_DMA;
    178  1.24.8.2  nathanw 	*dev->sci_icmd = 0;
    179  1.24.8.2  nathanw 	*dev->sci_irecv = 0;
    180  1.24.8.2  nathanw 	while (len > 0) {
    181  1.24.8.2  nathanw 		wait = sci_data_wait;
    182  1.24.8.2  nathanw 		while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
    183  1.24.8.2  nathanw 		  (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
    184  1.24.8.2  nathanw 			if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
    185  1.24.8.2  nathanw 			  || !(*dev->sci_bus_csr & SCI_BUS_BSY)
    186  1.24.8.2  nathanw 			  || --wait < 0) {
    187  1.24.8.2  nathanw #ifdef DEBUG
    188  1.24.8.2  nathanw 				if (sci_debug)
    189  1.24.8.2  nathanw 					printf("otgsc_dma_in fail: l%d i%x w%d\n",
    190  1.24.8.2  nathanw 					len, *dev->sci_bus_csr, wait);
    191  1.24.8.2  nathanw #endif
    192  1.24.8.2  nathanw 				*dev->sci_mode &= ~SCI_MODE_DMA;
    193  1.24.8.2  nathanw 				return 0;
    194  1.24.8.2  nathanw 			}
    195  1.24.8.2  nathanw 		}
    196  1.24.8.2  nathanw 
    197  1.24.8.2  nathanw 		*buf++ = *sci_dma;
    198  1.24.8.2  nathanw 		len--;
    199  1.24.8.2  nathanw 	}
    200  1.24.8.2  nathanw 
    201  1.24.8.2  nathanw 	QPRINTF(("otgsc_dma_in {%d} %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x\n",
    202  1.24.8.2  nathanw 	  len, obp[0], obp[1], obp[2], obp[3], obp[4], obp[5],
    203  1.24.8.2  nathanw 	  obp[6], obp[7], obp[8], obp[9]));
    204  1.24.8.2  nathanw 
    205  1.24.8.2  nathanw 	*dev->sci_mode &= ~SCI_MODE_DMA;
    206  1.24.8.2  nathanw 	return 0;
    207  1.24.8.2  nathanw }
    208  1.24.8.2  nathanw 
    209  1.24.8.2  nathanw int
    210  1.24.8.2  nathanw otgsc_dma_xfer_out(struct sci_softc *dev, int len, register u_char *buf,
    211  1.24.8.2  nathanw                    int phase)
    212  1.24.8.2  nathanw {
    213  1.24.8.2  nathanw 	int wait = sci_data_wait;
    214  1.24.8.2  nathanw 	volatile register u_char *sci_dma = dev->sci_data + 0x100;
    215  1.24.8.2  nathanw 	volatile register u_char *sci_csr = dev->sci_csr;
    216  1.24.8.2  nathanw 
    217  1.24.8.2  nathanw 	QPRINTF(("otgsc_dma_out %d, csr=%02x\n", len, *dev->sci_bus_csr));
    218  1.24.8.2  nathanw 
    219  1.24.8.2  nathanw 	QPRINTF(("otgsc_dma_out {%d} %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x\n",
    220  1.24.8.2  nathanw   	 len, buf[0], buf[1], buf[2], buf[3], buf[4], buf[5],
    221  1.24.8.2  nathanw 	 buf[6], buf[7], buf[8], buf[9]));
    222  1.24.8.2  nathanw 
    223  1.24.8.2  nathanw 	*dev->sci_tcmd = phase;
    224  1.24.8.2  nathanw 	*dev->sci_mode |= SCI_MODE_DMA;
    225  1.24.8.2  nathanw 	*dev->sci_icmd = SCI_ICMD_DATA;
    226  1.24.8.2  nathanw 	*dev->sci_dma_send = 0;
    227  1.24.8.2  nathanw 	while (len > 0) {
    228  1.24.8.2  nathanw 		wait = sci_data_wait;
    229  1.24.8.2  nathanw 		while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
    230  1.24.8.2  nathanw 		  (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
    231  1.24.8.2  nathanw 			if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
    232  1.24.8.2  nathanw 			  || !(*dev->sci_bus_csr & SCI_BUS_BSY)
    233  1.24.8.2  nathanw 			  || --wait < 0) {
    234  1.24.8.2  nathanw #ifdef DEBUG
    235  1.24.8.2  nathanw 				if (sci_debug)
    236  1.24.8.2  nathanw 					printf("otgsc_dma_out fail: l%d i%x w%d\n",
    237  1.24.8.2  nathanw 					len, *dev->sci_bus_csr, wait);
    238  1.24.8.2  nathanw #endif
    239  1.24.8.2  nathanw 				*dev->sci_mode &= ~SCI_MODE_DMA;
    240  1.24.8.2  nathanw 				return 0;
    241  1.24.8.2  nathanw 			}
    242  1.24.8.2  nathanw 		}
    243  1.24.8.2  nathanw 
    244  1.24.8.2  nathanw 		*sci_dma = *buf++;
    245  1.24.8.2  nathanw 		len--;
    246  1.24.8.2  nathanw 	}
    247  1.24.8.2  nathanw 
    248  1.24.8.2  nathanw 	wait = sci_data_wait;
    249  1.24.8.2  nathanw 	while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) ==
    250  1.24.8.2  nathanw 	  SCI_CSR_PHASE_MATCH && --wait);
    251  1.24.8.2  nathanw 
    252  1.24.8.2  nathanw 
    253  1.24.8.2  nathanw 	*dev->sci_mode &= ~SCI_MODE_DMA;
    254  1.24.8.2  nathanw 	return 0;
    255  1.24.8.2  nathanw }
    256  1.24.8.2  nathanw 
    257  1.24.8.2  nathanw int
    258  1.24.8.2  nathanw otgsc_intr(void *arg)
    259  1.24.8.2  nathanw {
    260  1.24.8.2  nathanw 	struct sci_softc *dev = arg;
    261  1.24.8.2  nathanw 	u_char stat;
    262  1.24.8.2  nathanw 
    263  1.24.8.2  nathanw 	if ((*dev->sci_csr & SCI_CSR_INT) == 0)
    264  1.24.8.2  nathanw 		return (1);
    265  1.24.8.2  nathanw 	stat = *dev->sci_iack;
    266  1.24.8.2  nathanw 	*dev->sci_mode = 0;
    267  1.24.8.2  nathanw 	return (1);
    268  1.24.8.2  nathanw }
    269