otgsc.c revision 1.9 1 1.9 chopps /* $NetBSD: otgsc.c,v 1.9 1995/09/16 16:11:24 chopps Exp $ */
2 1.4 cgd
3 1.1 chopps /*
4 1.2 chopps * Copyright (c) 1994 Michael L. Hitch
5 1.1 chopps * Copyright (c) 1982, 1990 The Regents of the University of California.
6 1.1 chopps * All rights reserved.
7 1.1 chopps *
8 1.1 chopps * Redistribution and use in source and binary forms, with or without
9 1.1 chopps * modification, are permitted provided that the following conditions
10 1.1 chopps * are met:
11 1.1 chopps * 1. Redistributions of source code must retain the above copyright
12 1.1 chopps * notice, this list of conditions and the following disclaimer.
13 1.1 chopps * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 chopps * notice, this list of conditions and the following disclaimer in the
15 1.1 chopps * documentation and/or other materials provided with the distribution.
16 1.1 chopps * 3. All advertising materials mentioning features or use of this software
17 1.1 chopps * must display the following acknowledgement:
18 1.1 chopps * This product includes software developed by the University of
19 1.1 chopps * California, Berkeley and its contributors.
20 1.1 chopps * 4. Neither the name of the University nor the names of its contributors
21 1.1 chopps * may be used to endorse or promote products derived from this software
22 1.1 chopps * without specific prior written permission.
23 1.1 chopps *
24 1.1 chopps * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
25 1.1 chopps * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
26 1.1 chopps * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
27 1.1 chopps * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
28 1.1 chopps * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
29 1.1 chopps * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
30 1.1 chopps * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
31 1.1 chopps * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
32 1.1 chopps * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
33 1.1 chopps * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
34 1.1 chopps * SUCH DAMAGE.
35 1.1 chopps *
36 1.1 chopps * @(#)csa12gdma.c
37 1.1 chopps */
38 1.2 chopps #include <sys/param.h>
39 1.2 chopps #include <sys/systm.h>
40 1.2 chopps #include <sys/kernel.h>
41 1.2 chopps #include <sys/device.h>
42 1.2 chopps #include <scsi/scsi_all.h>
43 1.2 chopps #include <scsi/scsiconf.h>
44 1.2 chopps #include <amiga/amiga/device.h>
45 1.8 chopps #include <amiga/amiga/isr.h>
46 1.2 chopps #include <amiga/dev/scireg.h>
47 1.2 chopps #include <amiga/dev/scivar.h>
48 1.6 chopps #include <amiga/dev/zbusvar.h>
49 1.1 chopps
50 1.2 chopps int otgscprint __P((void *auxp, char *));
51 1.2 chopps void otgscattach __P((struct device *, struct device *, void *));
52 1.2 chopps int otgscmatch __P((struct device *, struct cfdata *, void *));
53 1.1 chopps
54 1.2 chopps int otgsc_dma_xfer_in __P((struct sci_softc *dev, int len,
55 1.2 chopps register u_char *buf, int phase));
56 1.2 chopps int otgsc_dma_xfer_out __P((struct sci_softc *dev, int len,
57 1.2 chopps register u_char *buf, int phase));
58 1.8 chopps int otgsc_intr __P((struct sci_softc *));
59 1.1 chopps
60 1.2 chopps struct scsi_adapter otgsc_scsiswitch = {
61 1.2 chopps sci_scsicmd,
62 1.2 chopps sci_minphys,
63 1.2 chopps 0, /* no lun support */
64 1.2 chopps 0, /* no lun support */
65 1.2 chopps };
66 1.2 chopps
67 1.2 chopps struct scsi_device otgsc_scsidev = {
68 1.2 chopps NULL, /* use default error handler */
69 1.2 chopps NULL, /* do not have a start functio */
70 1.2 chopps NULL, /* have no async handler */
71 1.2 chopps NULL, /* Use default done routine */
72 1.2 chopps };
73 1.1 chopps
74 1.2 chopps #define QPRINTF
75 1.1 chopps
76 1.1 chopps #ifdef DEBUG
77 1.1 chopps extern int sci_debug;
78 1.1 chopps #endif
79 1.1 chopps
80 1.1 chopps extern int sci_data_wait;
81 1.1 chopps
82 1.2 chopps struct cfdriver otgsccd = {
83 1.5 chopps NULL, "otgsc", (cfmatch_t)otgscmatch, otgscattach,
84 1.2 chopps DV_DULL, sizeof(struct sci_softc), NULL, 0 };
85 1.2 chopps
86 1.2 chopps /*
87 1.2 chopps * if we are my Hacker's SCSI board we are here.
88 1.2 chopps */
89 1.2 chopps int
90 1.2 chopps otgscmatch(pdp, cdp, auxp)
91 1.2 chopps struct device *pdp;
92 1.2 chopps struct cfdata *cdp;
93 1.2 chopps void *auxp;
94 1.2 chopps {
95 1.6 chopps struct zbus_args *zap;
96 1.2 chopps
97 1.2 chopps zap = auxp;
98 1.2 chopps
99 1.2 chopps /*
100 1.2 chopps * Check manufacturer and product id.
101 1.2 chopps */
102 1.3 chopps if (zap->manid == 1058 && zap->prodid == 21)
103 1.2 chopps return(1);
104 1.2 chopps else
105 1.2 chopps return(0);
106 1.2 chopps }
107 1.1 chopps
108 1.1 chopps void
109 1.2 chopps otgscattach(pdp, dp, auxp)
110 1.2 chopps struct device *pdp, *dp;
111 1.2 chopps void *auxp;
112 1.2 chopps {
113 1.2 chopps volatile u_char *rp;
114 1.2 chopps struct sci_softc *sc;
115 1.6 chopps struct zbus_args *zap;
116 1.3 chopps
117 1.3 chopps printf("\n");
118 1.2 chopps
119 1.2 chopps zap = auxp;
120 1.2 chopps
121 1.2 chopps sc = (struct sci_softc *)dp;
122 1.2 chopps rp = zap->va + 0x2000;
123 1.2 chopps sc->sci_data = rp;
124 1.2 chopps sc->sci_odata = rp;
125 1.2 chopps sc->sci_icmd = rp + 0x10;
126 1.2 chopps sc->sci_mode = rp + 0x20;
127 1.2 chopps sc->sci_tcmd = rp + 0x30;
128 1.2 chopps sc->sci_bus_csr = rp + 0x40;
129 1.2 chopps sc->sci_sel_enb = rp + 0x40;
130 1.2 chopps sc->sci_csr = rp + 0x50;
131 1.2 chopps sc->sci_dma_send = rp + 0x50;
132 1.2 chopps sc->sci_idata = rp + 0x60;
133 1.2 chopps sc->sci_trecv = rp + 0x60;
134 1.2 chopps sc->sci_iack = rp + 0x70;
135 1.2 chopps sc->sci_irecv = rp + 0x70;
136 1.2 chopps
137 1.2 chopps sc->dma_xfer_in = otgsc_dma_xfer_in;
138 1.2 chopps sc->dma_xfer_out = otgsc_dma_xfer_out;
139 1.2 chopps
140 1.8 chopps sc->sc_isr.isr_intr = otgsc_intr;
141 1.8 chopps sc->sc_isr.isr_arg = sc;
142 1.8 chopps sc->sc_isr.isr_ipl = 2;
143 1.8 chopps add_isr(&sc->sc_isr);
144 1.8 chopps
145 1.2 chopps scireset(sc);
146 1.2 chopps
147 1.2 chopps sc->sc_link.adapter_softc = sc;
148 1.7 chopps sc->sc_link.adapter_target = 7;
149 1.2 chopps sc->sc_link.adapter = &otgsc_scsiswitch;
150 1.2 chopps sc->sc_link.device = &otgsc_scsidev;
151 1.7 chopps sc->sc_link.openings = 1;
152 1.2 chopps TAILQ_INIT(&sc->sc_xslist);
153 1.2 chopps
154 1.2 chopps /*
155 1.2 chopps * attach all scsi units on us
156 1.2 chopps */
157 1.2 chopps config_found(dp, &sc->sc_link, otgscprint);
158 1.2 chopps }
159 1.2 chopps
160 1.2 chopps /*
161 1.2 chopps * print diag if pnp is NULL else just extra
162 1.2 chopps */
163 1.2 chopps int
164 1.2 chopps otgscprint(auxp, pnp)
165 1.2 chopps void *auxp;
166 1.2 chopps char *pnp;
167 1.1 chopps {
168 1.2 chopps if (pnp == NULL)
169 1.2 chopps return(UNCONF);
170 1.2 chopps return(QUIET);
171 1.1 chopps }
172 1.1 chopps
173 1.2 chopps
174 1.2 chopps int
175 1.2 chopps otgsc_dma_xfer_in (dev, len, buf, phase)
176 1.1 chopps struct sci_softc *dev;
177 1.1 chopps int len;
178 1.1 chopps register u_char *buf;
179 1.1 chopps int phase;
180 1.1 chopps {
181 1.1 chopps int wait = sci_data_wait;
182 1.1 chopps u_char csr;
183 1.1 chopps u_char *obp = buf;
184 1.9 chopps volatile register u_char *sci_dma = dev->sci_data + 0x100;
185 1.1 chopps volatile register u_char *sci_csr = dev->sci_csr;
186 1.1 chopps volatile register u_char *sci_icmd = dev->sci_icmd;
187 1.1 chopps
188 1.2 chopps QPRINTF(("otgsc_dma_in %d, csr=%02x\n", len, *dev->sci_bus_csr));
189 1.1 chopps
190 1.1 chopps *dev->sci_tcmd = phase;
191 1.1 chopps *dev->sci_mode |= SCI_MODE_DMA;
192 1.1 chopps *dev->sci_icmd = 0;
193 1.1 chopps *dev->sci_irecv = 0;
194 1.1 chopps while (len > 0) {
195 1.1 chopps wait = sci_data_wait;
196 1.1 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
197 1.1 chopps (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
198 1.1 chopps if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
199 1.1 chopps || !(*dev->sci_bus_csr & SCI_BUS_BSY)
200 1.1 chopps || --wait < 0) {
201 1.1 chopps #ifdef DEBUG
202 1.1 chopps if (sci_debug)
203 1.2 chopps printf("otgsc_dma_in fail: l%d i%x w%d\n",
204 1.1 chopps len, csr, wait);
205 1.1 chopps #endif
206 1.1 chopps *dev->sci_mode &= ~SCI_MODE_DMA;
207 1.1 chopps return 0;
208 1.1 chopps }
209 1.1 chopps }
210 1.1 chopps
211 1.1 chopps *buf++ = *sci_dma;
212 1.1 chopps len--;
213 1.1 chopps }
214 1.1 chopps
215 1.2 chopps QPRINTF(("otgsc_dma_in {%d} %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x\n",
216 1.1 chopps len, obp[0], obp[1], obp[2], obp[3], obp[4], obp[5],
217 1.1 chopps obp[6], obp[7], obp[8], obp[9]));
218 1.1 chopps
219 1.1 chopps *dev->sci_mode &= ~SCI_MODE_DMA;
220 1.1 chopps return 0;
221 1.1 chopps }
222 1.1 chopps
223 1.2 chopps int
224 1.2 chopps otgsc_dma_xfer_out (dev, len, buf, phase)
225 1.1 chopps struct sci_softc *dev;
226 1.1 chopps int len;
227 1.1 chopps register u_char *buf;
228 1.1 chopps int phase;
229 1.1 chopps {
230 1.1 chopps int wait = sci_data_wait;
231 1.1 chopps u_char csr;
232 1.1 chopps u_char *obp = buf;
233 1.9 chopps volatile register u_char *sci_dma = dev->sci_data + 0x100;
234 1.1 chopps volatile register u_char *sci_csr = dev->sci_csr;
235 1.1 chopps volatile register u_char *sci_icmd = dev->sci_icmd;
236 1.1 chopps
237 1.2 chopps QPRINTF(("otgsc_dma_out %d, csr=%02x\n", len, *dev->sci_bus_csr));
238 1.1 chopps
239 1.2 chopps QPRINTF(("otgsc_dma_out {%d} %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x\n",
240 1.1 chopps len, buf[0], buf[1], buf[2], buf[3], buf[4], buf[5],
241 1.1 chopps buf[6], buf[7], buf[8], buf[9]));
242 1.1 chopps
243 1.1 chopps *dev->sci_tcmd = phase;
244 1.1 chopps *dev->sci_mode |= SCI_MODE_DMA;
245 1.1 chopps *dev->sci_icmd = SCI_ICMD_DATA;
246 1.1 chopps *dev->sci_dma_send = 0;
247 1.1 chopps while (len > 0) {
248 1.1 chopps wait = sci_data_wait;
249 1.1 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) !=
250 1.1 chopps (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) {
251 1.1 chopps if (!(*sci_csr & SCI_CSR_PHASE_MATCH)
252 1.1 chopps || !(*dev->sci_bus_csr & SCI_BUS_BSY)
253 1.1 chopps || --wait < 0) {
254 1.1 chopps #ifdef DEBUG
255 1.1 chopps if (sci_debug)
256 1.2 chopps printf("otgsc_dma_out fail: l%d i%x w%d\n",
257 1.1 chopps len, csr, wait);
258 1.1 chopps #endif
259 1.1 chopps *dev->sci_mode &= ~SCI_MODE_DMA;
260 1.1 chopps return 0;
261 1.1 chopps }
262 1.1 chopps }
263 1.1 chopps
264 1.1 chopps *sci_dma = *buf++;
265 1.1 chopps len--;
266 1.1 chopps }
267 1.1 chopps
268 1.1 chopps wait = sci_data_wait;
269 1.1 chopps while ((*sci_csr & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH)) ==
270 1.1 chopps SCI_CSR_PHASE_MATCH && --wait);
271 1.1 chopps
272 1.1 chopps
273 1.1 chopps *dev->sci_mode &= ~SCI_MODE_DMA;
274 1.1 chopps return 0;
275 1.1 chopps }
276 1.2 chopps
277 1.2 chopps int
278 1.8 chopps otgsc_intr(dev)
279 1.8 chopps struct sci_softc *dev;
280 1.2 chopps {
281 1.2 chopps u_char stat;
282 1.2 chopps
283 1.8 chopps if ((*dev->sci_csr & SCI_CSR_INT) == 0)
284 1.8 chopps return (1);
285 1.8 chopps stat = *dev->sci_iack;
286 1.8 chopps *dev->sci_mode = 0;
287 1.8 chopps return (1);
288 1.2 chopps }
289