Home | History | Annotate | Line # | Download | only in dev
sbic.c revision 1.24
      1  1.24   mhitch /*	$NetBSD: sbic.c,v 1.24 1996/05/01 16:58:41 mhitch Exp $	*/
      2   1.6      cgd 
      3   1.1   chopps /*
      4   1.1   chopps  * Copyright (c) 1994 Christian E. Hopps
      5   1.1   chopps  * Copyright (c) 1990 The Regents of the University of California.
      6   1.1   chopps  * All rights reserved.
      7   1.1   chopps  *
      8   1.1   chopps  * This code is derived from software contributed to Berkeley by
      9   1.1   chopps  * Van Jacobson of Lawrence Berkeley Laboratory.
     10   1.1   chopps  *
     11   1.1   chopps  * Redistribution and use in source and binary forms, with or without
     12   1.1   chopps  * modification, are permitted provided that the following conditions
     13   1.1   chopps  * are met:
     14   1.1   chopps  * 1. Redistributions of source code must retain the above copyright
     15   1.1   chopps  *    notice, this list of conditions and the following disclaimer.
     16   1.1   chopps  * 2. Redistributions in binary form must reproduce the above copyright
     17   1.1   chopps  *    notice, this list of conditions and the following disclaimer in the
     18   1.1   chopps  *    documentation and/or other materials provided with the distribution.
     19   1.1   chopps  * 3. All advertising materials mentioning features or use of this software
     20   1.1   chopps  *    must display the following acknowledgement:
     21   1.1   chopps  *	This product includes software developed by the University of
     22   1.1   chopps  *	California, Berkeley and its contributors.
     23   1.1   chopps  * 4. Neither the name of the University nor the names of its contributors
     24   1.1   chopps  *    may be used to endorse or promote products derived from this software
     25   1.1   chopps  *    without specific prior written permission.
     26   1.1   chopps  *
     27   1.1   chopps  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     28   1.1   chopps  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     29   1.1   chopps  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     30   1.1   chopps  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     31   1.1   chopps  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     32   1.1   chopps  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     33   1.1   chopps  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     34   1.1   chopps  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     35   1.1   chopps  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     36   1.1   chopps  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     37   1.1   chopps  * SUCH DAMAGE.
     38   1.1   chopps  *
     39   1.1   chopps  *	@(#)scsi.c	7.5 (Berkeley) 5/4/91
     40   1.1   chopps  */
     41   1.1   chopps 
     42   1.1   chopps /*
     43   1.1   chopps  * AMIGA AMD 33C93 scsi adaptor driver
     44   1.1   chopps  */
     45   1.1   chopps 
     46   1.1   chopps #include <sys/param.h>
     47   1.1   chopps #include <sys/systm.h>
     48   1.1   chopps #include <sys/device.h>
     49  1.14   chopps #include <sys/kernel.h> /* For hz */
     50  1.10   chopps #include <sys/disklabel.h>
     51  1.10   chopps #include <sys/dkstat.h>
     52   1.1   chopps #include <sys/buf.h>
     53   1.1   chopps #include <scsi/scsi_all.h>
     54   1.1   chopps #include <scsi/scsiconf.h>
     55   1.1   chopps #include <vm/vm.h>
     56   1.1   chopps #include <vm/vm_kern.h>
     57   1.1   chopps #include <vm/vm_page.h>
     58   1.1   chopps #include <machine/pmap.h>
     59   1.1   chopps #include <machine/cpu.h>
     60   1.1   chopps #include <amiga/amiga/device.h>
     61   1.1   chopps #include <amiga/amiga/custom.h>
     62  1.10   chopps #include <amiga/amiga/isr.h>
     63   1.1   chopps #include <amiga/dev/dmavar.h>
     64   1.1   chopps #include <amiga/dev/sbicreg.h>
     65   1.1   chopps #include <amiga/dev/sbicvar.h>
     66   1.1   chopps 
     67  1.14   chopps /* These are for bounce buffers */
     68  1.14   chopps #include <amiga/amiga/cc.h>
     69  1.14   chopps #include <amiga/dev/zbusvar.h>
     70  1.14   chopps 
     71  1.14   chopps #include <vm/pmap.h>
     72  1.14   chopps 
     73  1.14   chopps /* Since I can't find this in any other header files */
     74  1.14   chopps #define SCSI_PHASE(reg)	(reg&0x07)
     75  1.14   chopps 
     76   1.1   chopps /*
     77   1.1   chopps  * SCSI delays
     78   1.1   chopps  * In u-seconds, primarily for state changes on the SPC.
     79   1.1   chopps  */
     80   1.1   chopps #define	SBIC_CMD_WAIT	50000	/* wait per step of 'immediate' cmds */
     81   1.1   chopps #define	SBIC_DATA_WAIT	50000	/* wait per data in/out step */
     82   1.1   chopps #define	SBIC_INIT_WAIT	50000	/* wait per step (both) during init */
     83   1.1   chopps 
     84   1.1   chopps #define	b_cylin		b_resid
     85   1.1   chopps #define SBIC_WAIT(regs, until, timeo) sbicwait(regs, until, timeo, __LINE__)
     86   1.1   chopps 
     87  1.14   chopps int  sbicicmd __P((struct sbic_softc *, int, int, void *, int, void *, int));
     88   1.1   chopps int  sbicgo __P((struct sbic_softc *, struct scsi_xfer *));
     89   1.1   chopps int  sbicdmaok __P((struct sbic_softc *, struct scsi_xfer *));
     90   1.1   chopps int  sbicwait __P((sbic_regmap_p, char, int , int));
     91  1.13  mycroft int  sbiccheckdmap __P((void *, u_long, u_long));
     92   1.7   chopps int  sbicselectbus __P((struct sbic_softc *, sbic_regmap_p, u_char, u_char, u_char));
     93   1.1   chopps int  sbicxfstart __P((sbic_regmap_p, int, u_char, int));
     94   1.1   chopps int  sbicxfout __P((sbic_regmap_p regs, int, void *, int));
     95   1.1   chopps int  sbicfromscsiperiod __P((struct sbic_softc *, sbic_regmap_p, int));
     96   1.1   chopps int  sbictoscsiperiod __P((struct sbic_softc *, sbic_regmap_p, int));
     97  1.14   chopps int  sbicpoll __P((struct sbic_softc *));
     98  1.14   chopps int  sbicnextstate __P((struct sbic_softc *, u_char, u_char));
     99  1.14   chopps int  sbicmsgin __P((struct sbic_softc *));
    100  1.14   chopps int  sbicxfin __P((sbic_regmap_p regs, int, void *));
    101  1.14   chopps int  sbicabort __P((struct sbic_softc *, sbic_regmap_p, char *));
    102   1.1   chopps void sbicxfdone __P((struct sbic_softc *, sbic_regmap_p, int));
    103   1.1   chopps void sbicerror __P((struct sbic_softc *, sbic_regmap_p, u_char));
    104   1.1   chopps void sbicstart __P((struct sbic_softc *));
    105   1.1   chopps void sbicreset __P((struct sbic_softc *));
    106  1.14   chopps void sbic_scsidone __P((struct sbic_acb *, int));
    107  1.14   chopps void sbic_sched __P((struct sbic_softc *));
    108  1.14   chopps void sbic_save_ptrs __P((struct sbic_softc *, sbic_regmap_p,int,int));
    109  1.14   chopps void sbic_load_ptrs __P((struct sbic_softc *, sbic_regmap_p,int,int));
    110  1.23    veego #ifdef DEBUG
    111  1.23    veego void sbicdumpstate __P((void));
    112  1.23    veego void sbic_dump_acb __P((struct sbic_acb *));
    113  1.23    veego #endif
    114   1.1   chopps 
    115   1.1   chopps /*
    116   1.1   chopps  * Synch xfer parameters, and timing conversions
    117   1.1   chopps  */
    118   1.1   chopps int sbic_min_period = SBIC_SYN_MIN_PERIOD;  /* in cycles = f(ICLK,FSn) */
    119   1.1   chopps int sbic_max_offset = SBIC_SYN_MAX_OFFSET;  /* pure number */
    120   1.1   chopps 
    121   1.1   chopps int sbic_cmd_wait = SBIC_CMD_WAIT;
    122   1.1   chopps int sbic_data_wait = SBIC_DATA_WAIT;
    123   1.1   chopps int sbic_init_wait = SBIC_INIT_WAIT;
    124   1.1   chopps 
    125   1.1   chopps /*
    126   1.1   chopps  * was broken before.. now if you want this you get it for all drives
    127   1.1   chopps  * on sbic controllers.
    128   1.1   chopps  */
    129  1.20      jtc u_char sbic_inhibit_sync[8];
    130  1.14   chopps int sbic_enable_reselect = 1;
    131   1.1   chopps int sbic_clock_override = 0;
    132   1.1   chopps int sbic_no_dma = 0;
    133  1.14   chopps int sbic_parallel_operations = 1;
    134   1.1   chopps 
    135   1.1   chopps #ifdef DEBUG
    136  1.14   chopps sbic_regmap_p debug_sbic_regs;
    137  1.10   chopps int	sbicdma_ops = 0;	/* total DMA operations */
    138  1.10   chopps int	sbicdma_bounces = 0;	/* number operations using bounce buffer */
    139  1.10   chopps int	sbicdma_hits = 0;	/* number of DMA chains that were contiguous */
    140  1.10   chopps int	sbicdma_misses = 0;	/* number of DMA chains that were not contiguous */
    141  1.14   chopps int     sbicdma_saves = 0;
    142   1.1   chopps #define QPRINTF(a) if (sbic_debug > 1) printf a
    143   1.1   chopps int	sbic_debug = 0;
    144   1.1   chopps int	sync_debug = 0;
    145   1.1   chopps int	sbic_dma_debug = 0;
    146  1.14   chopps int	reselect_debug = 0;
    147  1.14   chopps int	report_sense = 0;
    148  1.14   chopps int	data_pointer_debug = 0;
    149  1.16   chopps u_char	debug_asr, debug_csr, routine;
    150  1.14   chopps void sbictimeout __P((struct sbic_softc *dev));
    151  1.16   chopps 
    152  1.17   chopps #define CSR_TRACE_SIZE 32
    153  1.16   chopps #if CSR_TRACE_SIZE
    154  1.16   chopps #define CSR_TRACE(w,c,a,x) do { \
    155  1.16   chopps 	int s = splbio(); \
    156  1.16   chopps 	csr_trace[csr_traceptr].whr = (w); csr_trace[csr_traceptr].csr = (c); \
    157  1.16   chopps 	csr_trace[csr_traceptr].asr = (a); csr_trace[csr_traceptr].xtn = (x); \
    158  1.23    veego 	dma_cachectl((caddr_t)&csr_trace[csr_traceptr], sizeof(csr_trace[0])); \
    159  1.16   chopps 	csr_traceptr = (csr_traceptr + 1) & (CSR_TRACE_SIZE - 1); \
    160  1.23    veego /*	dma_cachectl((caddr_t)&csr_traceptr, sizeof(csr_traceptr));*/ \
    161  1.16   chopps 	splx(s); \
    162  1.16   chopps } while (0)
    163  1.16   chopps int csr_traceptr;
    164  1.16   chopps int csr_tracesize = CSR_TRACE_SIZE;
    165  1.16   chopps struct {
    166  1.16   chopps 	u_char whr;
    167  1.16   chopps 	u_char csr;
    168  1.16   chopps 	u_char asr;
    169  1.16   chopps 	u_char xtn;
    170  1.16   chopps } csr_trace[CSR_TRACE_SIZE];
    171  1.16   chopps #else
    172  1.23    veego #define CSR_TRACE(w,c,a,x)
    173  1.16   chopps #endif
    174  1.16   chopps 
    175  1.16   chopps #define SBIC_TRACE_SIZE 0
    176  1.16   chopps #if SBIC_TRACE_SIZE
    177  1.16   chopps #define SBIC_TRACE(dev) do { \
    178  1.16   chopps 	int s = splbio(); \
    179  1.16   chopps 	sbic_trace[sbic_traceptr].sp = &s; \
    180  1.16   chopps 	sbic_trace[sbic_traceptr].line = __LINE__; \
    181  1.16   chopps 	sbic_trace[sbic_traceptr].sr = s; \
    182  1.16   chopps 	sbic_trace[sbic_traceptr].csr = csr_traceptr; \
    183  1.16   chopps 	dma_cachectl(&sbic_trace[sbic_traceptr], sizeof(sbic_trace[0])); \
    184  1.16   chopps 	sbic_traceptr = (sbic_traceptr + 1) & (SBIC_TRACE_SIZE - 1); \
    185  1.16   chopps 	dma_cachectl(&sbic_traceptr, sizeof(sbic_traceptr)); \
    186  1.16   chopps 	if (dev) dma_cachectl(dev, sizeof(*dev)); \
    187  1.16   chopps 	splx(s); \
    188  1.16   chopps } while (0)
    189  1.16   chopps int sbic_traceptr;
    190  1.16   chopps int sbic_tracesize = SBIC_TRACE_SIZE;
    191  1.16   chopps struct {
    192  1.16   chopps 	void *sp;
    193  1.16   chopps 	u_short line;
    194  1.16   chopps 	u_short sr;
    195  1.16   chopps 	int csr;
    196  1.16   chopps } sbic_trace[SBIC_TRACE_SIZE];
    197  1.16   chopps #else
    198  1.23    veego #define SBIC_TRACE(dev)
    199  1.16   chopps #endif
    200  1.16   chopps 
    201  1.23    veego #else	/* DEBUG */
    202  1.23    veego #define QPRINTF(a)
    203  1.23    veego #define CSR_TRACE(w,c,a,x)
    204  1.23    veego #define SBIC_TRACE(dev)
    205  1.23    veego #endif	/* DEBUG */
    206   1.1   chopps 
    207   1.1   chopps /*
    208   1.1   chopps  * default minphys routine for sbic based controllers
    209   1.1   chopps  */
    210  1.13  mycroft void
    211   1.1   chopps sbic_minphys(bp)
    212   1.1   chopps 	struct buf *bp;
    213   1.1   chopps {
    214  1.13  mycroft 
    215   1.1   chopps 	/*
    216  1.13  mycroft 	 * No max transfer at this level.
    217   1.1   chopps 	 */
    218  1.13  mycroft 	minphys(bp);
    219   1.1   chopps }
    220   1.1   chopps 
    221   1.1   chopps /*
    222  1.14   chopps  * Save DMA pointers.  Take into account partial transfer. Shut down DMA.
    223  1.14   chopps  */
    224  1.14   chopps void
    225  1.14   chopps sbic_save_ptrs(dev, regs, target, lun)
    226  1.14   chopps 	struct sbic_softc *dev;
    227  1.14   chopps 	sbic_regmap_p regs;
    228  1.14   chopps 	int target, lun;
    229  1.14   chopps {
    230  1.23    veego 	int count, asr, s;
    231  1.14   chopps 	struct sbic_acb* acb;
    232  1.14   chopps 
    233  1.16   chopps 	SBIC_TRACE(dev);
    234  1.14   chopps 	if( !dev->sc_cur ) return;
    235  1.14   chopps 	if( !(dev->sc_flags & SBICF_INDMA) ) return; /* DMA not active */
    236  1.14   chopps 
    237  1.14   chopps 	s = splbio();
    238  1.14   chopps 
    239  1.14   chopps 	acb = dev->sc_nexus;
    240  1.14   chopps 	count = -1;
    241  1.14   chopps 	do {
    242  1.14   chopps 		GET_SBIC_asr(regs, asr);
    243  1.14   chopps 		if( asr & SBIC_ASR_DBR ) {
    244  1.14   chopps 			printf("sbic_save_ptrs: asr %02x canceled!\n", asr);
    245  1.14   chopps 			splx(s);
    246  1.16   chopps 			SBIC_TRACE(dev);
    247  1.14   chopps 			return;
    248  1.14   chopps 		}
    249  1.14   chopps 	} while( asr & (SBIC_ASR_BSY|SBIC_ASR_CIP) );
    250  1.14   chopps 
    251  1.14   chopps 	/* Save important state */
    252  1.14   chopps 	/* must be done before dmastop */
    253  1.14   chopps 	acb->sc_dmacmd = dev->sc_dmacmd;
    254  1.14   chopps 	SBIC_TC_GET(regs, count);
    255  1.14   chopps 
    256  1.14   chopps 	/* Shut down DMA ====CAREFUL==== */
    257  1.14   chopps 	dev->sc_dmastop(dev);
    258  1.14   chopps 	dev->sc_flags &= ~SBICF_INDMA;
    259  1.14   chopps 	SBIC_TC_PUT(regs, 0);
    260  1.14   chopps 
    261  1.14   chopps #ifdef DEBUG
    262  1.14   chopps 	if(!count && sbic_debug) printf("%dcount0",target);
    263  1.14   chopps 	if(data_pointer_debug == -1)
    264  1.23    veego 		printf("SBIC saving target %d data pointers from (%p,%x)%xASR:%02x",
    265  1.14   chopps 		       target, dev->sc_cur->dc_addr, dev->sc_cur->dc_count,
    266  1.14   chopps 		       acb->sc_dmacmd, asr);
    267  1.14   chopps #endif
    268  1.14   chopps 
    269  1.14   chopps 	/* Fixup partial xfers */
    270  1.14   chopps 	acb->sc_kv.dc_addr += (dev->sc_tcnt - count);
    271  1.14   chopps 	acb->sc_kv.dc_count -= (dev->sc_tcnt - count);
    272  1.14   chopps 	acb->sc_pa.dc_addr += (dev->sc_tcnt - count);
    273  1.14   chopps 	acb->sc_pa.dc_count -= ((dev->sc_tcnt - count)>>1);
    274  1.14   chopps 
    275  1.14   chopps 	acb->sc_tcnt = dev->sc_tcnt = count;
    276  1.14   chopps #ifdef DEBUG
    277  1.14   chopps 	if(data_pointer_debug)
    278  1.23    veego 		printf(" at (%p,%x):%x\n",
    279  1.14   chopps 		       dev->sc_cur->dc_addr, dev->sc_cur->dc_count,count);
    280  1.14   chopps 	sbicdma_saves++;
    281  1.14   chopps #endif
    282  1.14   chopps 	splx(s);
    283  1.16   chopps 	SBIC_TRACE(dev);
    284  1.14   chopps }
    285  1.14   chopps 
    286  1.14   chopps 
    287  1.14   chopps /*
    288  1.14   chopps  * DOES NOT RESTART DMA!!!
    289  1.14   chopps  */
    290  1.14   chopps void sbic_load_ptrs(dev, regs, target, lun)
    291  1.14   chopps 	struct sbic_softc *dev;
    292  1.14   chopps 	sbic_regmap_p regs;
    293  1.14   chopps 	int target, lun;
    294  1.14   chopps {
    295  1.23    veego 	int s, count;
    296  1.14   chopps 	char* vaddr, * paddr;
    297  1.14   chopps 	struct sbic_acb *acb;
    298  1.14   chopps 
    299  1.16   chopps 	SBIC_TRACE(dev);
    300  1.14   chopps 	acb = dev->sc_nexus;
    301  1.16   chopps 	if( !acb->sc_kv.dc_count ) {
    302  1.14   chopps 		/* No data to xfer */
    303  1.16   chopps 		SBIC_TRACE(dev);
    304  1.14   chopps 		return;
    305  1.16   chopps 	}
    306  1.14   chopps 
    307  1.14   chopps 	s = splbio();
    308  1.14   chopps 
    309  1.14   chopps 	dev->sc_last = dev->sc_cur = &acb->sc_pa;
    310  1.14   chopps 	dev->sc_tcnt = acb->sc_tcnt;
    311  1.14   chopps 	dev->sc_dmacmd = acb->sc_dmacmd;
    312  1.14   chopps 
    313  1.14   chopps #ifdef DEBUG
    314  1.14   chopps 	sbicdma_ops++;
    315  1.14   chopps #endif
    316  1.14   chopps 	if( !dev->sc_tcnt ) {
    317  1.14   chopps 		/* sc_tcnt == 0 implies end of segment */
    318  1.14   chopps 
    319  1.14   chopps 		/* do kvm to pa mappings */
    320  1.14   chopps 		paddr = acb->sc_pa.dc_addr =
    321  1.14   chopps 			(char *) kvtop(acb->sc_kv.dc_addr);
    322  1.14   chopps 
    323  1.14   chopps 		vaddr = acb->sc_kv.dc_addr;
    324  1.14   chopps 		count = acb->sc_kv.dc_count;
    325  1.14   chopps 		for(count = (NBPG - ((int)vaddr & PGOFSET));
    326  1.14   chopps 		    count < acb->sc_kv.dc_count
    327  1.14   chopps 		    && (char*)kvtop(vaddr + count + 4) == paddr + count + 4;
    328  1.14   chopps 		    count += NBPG);
    329  1.14   chopps 		/* If it's all contiguous... */
    330  1.14   chopps 		if(count > acb->sc_kv.dc_count ) {
    331  1.14   chopps 			count = acb->sc_kv.dc_count;
    332  1.14   chopps #ifdef DEBUG
    333  1.14   chopps 			sbicdma_hits++;
    334  1.14   chopps #endif
    335  1.14   chopps 		} else {
    336  1.14   chopps #ifdef DEBUG
    337  1.14   chopps 			sbicdma_misses++;
    338  1.14   chopps #endif
    339  1.14   chopps 		}
    340  1.14   chopps 		acb->sc_tcnt = count;
    341  1.14   chopps 		acb->sc_pa.dc_count = count >> 1;
    342  1.14   chopps 
    343  1.14   chopps #ifdef DEBUG
    344  1.14   chopps 		if(data_pointer_debug)
    345  1.23    veego 			printf("DMA recalc:kv(%p,%x)pa(%p,%lx)\n",
    346  1.14   chopps 			       acb->sc_kv.dc_addr,
    347  1.14   chopps 			       acb->sc_kv.dc_count,
    348  1.14   chopps 			       acb->sc_pa.dc_addr,
    349  1.14   chopps 			       acb->sc_tcnt);
    350  1.14   chopps #endif
    351  1.14   chopps 	}
    352  1.14   chopps 	splx(s);
    353  1.14   chopps #ifdef DEBUG
    354  1.14   chopps 	if(data_pointer_debug)
    355  1.23    veego 		printf("SBIC restoring target %d data pointers at (%p,%x)%x\n",
    356  1.14   chopps 		       target, dev->sc_cur->dc_addr, dev->sc_cur->dc_count,
    357  1.14   chopps 		       dev->sc_dmacmd);
    358  1.14   chopps #endif
    359  1.16   chopps 	SBIC_TRACE(dev);
    360  1.14   chopps }
    361  1.14   chopps 
    362  1.14   chopps /*
    363   1.1   chopps  * used by specific sbic controller
    364   1.1   chopps  *
    365   1.1   chopps  * it appears that the higher level code does nothing with LUN's
    366   1.1   chopps  * so I will too.  I could plug it in, however so could they
    367   1.1   chopps  * in scsi_scsi_cmd().
    368   1.1   chopps  */
    369   1.1   chopps int
    370   1.1   chopps sbic_scsicmd(xs)
    371   1.1   chopps 	struct scsi_xfer *xs;
    372   1.1   chopps {
    373  1.14   chopps 	struct sbic_acb *acb;
    374   1.1   chopps 	struct sbic_softc *dev;
    375   1.1   chopps 	struct scsi_link *slp;
    376  1.14   chopps 	int flags, s, stat;
    377   1.1   chopps 
    378   1.1   chopps 	slp = xs->sc_link;
    379   1.1   chopps 	dev = slp->adapter_softc;
    380  1.16   chopps 	SBIC_TRACE(dev);
    381   1.1   chopps 	flags = xs->flags;
    382   1.1   chopps 
    383   1.1   chopps 	if (flags & SCSI_DATA_UIO)
    384   1.1   chopps 		panic("sbic: scsi data uio requested");
    385  1.13  mycroft 
    386  1.14   chopps 	if (dev->sc_nexus && flags & SCSI_POLL)
    387   1.1   chopps 		panic("sbic_scsicmd: busy");
    388   1.1   chopps 
    389  1.14   chopps 	if (slp->target == slp->adapter_target)
    390  1.14   chopps 		return ESCAPE_NOT_SUPPORTED;
    391  1.14   chopps 
    392   1.1   chopps 	s = splbio();
    393  1.14   chopps 	acb = dev->free_list.tqh_first;
    394  1.14   chopps 	if (acb)
    395  1.14   chopps 		TAILQ_REMOVE(&dev->free_list, acb, chain);
    396  1.14   chopps 	splx(s);
    397  1.14   chopps 
    398  1.14   chopps 	if (acb == NULL) {
    399  1.14   chopps #ifdef DEBUG
    400  1.14   chopps 		printf("sbic_scsicmd: unable to queue request for target %d\n",
    401  1.14   chopps 		    slp->target);
    402  1.14   chopps #ifdef DDB
    403  1.14   chopps 		Debugger();
    404  1.14   chopps #endif
    405  1.14   chopps #endif
    406  1.14   chopps 		xs->error = XS_DRIVER_STUFFUP;
    407  1.16   chopps 		SBIC_TRACE(dev);
    408  1.14   chopps 		return(TRY_AGAIN_LATER);
    409  1.14   chopps 	}
    410  1.14   chopps 
    411  1.14   chopps 	acb->flags = ACB_ACTIVE;
    412  1.14   chopps 	if (flags & SCSI_DATA_IN)
    413  1.14   chopps 		acb->flags |= ACB_DATAIN;
    414  1.14   chopps 	acb->xs = xs;
    415  1.14   chopps 	bcopy(xs->cmd, &acb->cmd, xs->cmdlen);
    416  1.14   chopps 	acb->clen = xs->cmdlen;
    417  1.14   chopps 	acb->sc_kv.dc_addr = xs->data;
    418  1.14   chopps 	acb->sc_kv.dc_count = xs->datalen;
    419  1.14   chopps 	acb->pa_addr = xs->data ? (char *)kvtop(xs->data) : 0;	/* XXXX check */
    420  1.14   chopps 
    421  1.14   chopps 	if (flags & SCSI_POLL) {
    422  1.14   chopps 		s = splbio();
    423  1.14   chopps 		/*
    424  1.14   chopps 		 * This has major side effects -- it locks up the machine
    425  1.14   chopps 		 */
    426  1.14   chopps 
    427  1.14   chopps 		dev->sc_flags |= SBICF_ICMD;
    428  1.14   chopps 		do {
    429  1.14   chopps 			while(dev->sc_nexus)
    430  1.14   chopps 				sbicpoll(dev);
    431  1.14   chopps 			dev->sc_nexus = acb;
    432  1.14   chopps 			dev->sc_stat[0] = -1;
    433  1.14   chopps 			dev->sc_xs = xs;
    434  1.14   chopps 			dev->target = slp->target;
    435  1.14   chopps 			dev->lun = slp->lun;
    436  1.14   chopps 			stat = sbicicmd(dev, slp->target, slp->lun,
    437  1.14   chopps 					&acb->cmd, acb->clen,
    438  1.14   chopps 					acb->sc_kv.dc_addr, acb->sc_kv.dc_count);
    439  1.14   chopps 		} while (dev->sc_nexus != acb);
    440  1.14   chopps 		sbic_scsidone(acb, stat);
    441  1.14   chopps 
    442   1.1   chopps 		splx(s);
    443  1.16   chopps 		SBIC_TRACE(dev);
    444  1.14   chopps 		return(COMPLETE);
    445   1.1   chopps 	}
    446   1.1   chopps 
    447  1.14   chopps 	s = splbio();
    448  1.14   chopps 	TAILQ_INSERT_TAIL(&dev->ready_list, acb, chain);
    449  1.14   chopps 
    450  1.14   chopps 	if (dev->sc_nexus) {
    451   1.1   chopps 		splx(s);
    452  1.16   chopps 		SBIC_TRACE(dev);
    453   1.1   chopps 		return(SUCCESSFULLY_QUEUED);
    454   1.1   chopps 	}
    455   1.1   chopps 
    456   1.1   chopps 	/*
    457  1.14   chopps 	 * nothing is active, try to start it now.
    458   1.1   chopps 	 */
    459  1.14   chopps 	sbic_sched(dev);
    460  1.14   chopps 	splx(s);
    461   1.1   chopps 
    462  1.16   chopps 	SBIC_TRACE(dev);
    463  1.14   chopps /* TODO:  add sbic_poll to do SCSI_POLL operations */
    464  1.14   chopps #if 0
    465   1.8   chopps 	if (flags & SCSI_POLL)
    466   1.1   chopps 		return(COMPLETE);
    467  1.14   chopps #endif
    468   1.1   chopps 	return(SUCCESSFULLY_QUEUED);
    469   1.1   chopps }
    470   1.1   chopps 
    471   1.1   chopps /*
    472  1.14   chopps  * attempt to start the next available command
    473   1.1   chopps  */
    474   1.1   chopps void
    475  1.14   chopps sbic_sched(dev)
    476   1.1   chopps 	struct sbic_softc *dev;
    477   1.1   chopps {
    478   1.1   chopps 	struct scsi_xfer *xs;
    479   1.1   chopps 	struct scsi_link *slp;
    480  1.14   chopps 	struct sbic_acb *acb;
    481  1.14   chopps 	int flags, /*phase,*/ stat, i;
    482  1.14   chopps 
    483  1.16   chopps 	SBIC_TRACE(dev);
    484  1.14   chopps 	if (dev->sc_nexus)
    485  1.14   chopps 		return;			/* a command is current active */
    486  1.14   chopps 
    487  1.16   chopps 	SBIC_TRACE(dev);
    488  1.14   chopps 	for (acb = dev->ready_list.tqh_first; acb; acb = acb->chain.tqe_next) {
    489  1.14   chopps 		slp = acb->xs->sc_link;
    490  1.14   chopps 		i = slp->target;
    491  1.14   chopps 		if (!(dev->sc_tinfo[i].lubusy & (1 << slp->lun))) {
    492  1.14   chopps 			struct sbic_tinfo *ti = &dev->sc_tinfo[i];
    493  1.14   chopps 
    494  1.14   chopps 			TAILQ_REMOVE(&dev->ready_list, acb, chain);
    495  1.14   chopps 			dev->sc_nexus = acb;
    496  1.14   chopps 			slp = acb->xs->sc_link;
    497  1.14   chopps 			ti = &dev->sc_tinfo[slp->target];
    498  1.14   chopps 			ti->lubusy |= (1 << slp->lun);
    499  1.14   chopps 			acb->sc_pa.dc_addr = acb->pa_addr;	/* XXXX check */
    500  1.14   chopps 			break;
    501  1.14   chopps 		}
    502  1.14   chopps 	}
    503  1.14   chopps 
    504  1.16   chopps 	SBIC_TRACE(dev);
    505  1.14   chopps 	if (acb == NULL)
    506  1.14   chopps 		return;			/* did not find an available command */
    507   1.1   chopps 
    508  1.14   chopps 	dev->sc_xs = xs = acb->xs;
    509   1.1   chopps 	slp = xs->sc_link;
    510   1.1   chopps 	flags = xs->flags;
    511   1.1   chopps 
    512   1.1   chopps 	if (flags & SCSI_RESET)
    513   1.1   chopps 		sbicreset(dev);
    514   1.1   chopps 
    515  1.14   chopps #ifdef DEBUG
    516  1.14   chopps 	if( data_pointer_debug > 1 )
    517  1.14   chopps 		printf("sbic_sched(%d,%d)\n",slp->target,slp->lun);
    518  1.14   chopps #endif
    519   1.1   chopps 	dev->sc_stat[0] = -1;
    520  1.14   chopps 	dev->target = slp->target;
    521  1.14   chopps 	dev->lun = slp->lun;
    522  1.14   chopps 	if ( flags & SCSI_POLL || ( !sbic_parallel_operations
    523  1.14   chopps 				   && (/*phase == STATUS_PHASE ||*/
    524  1.14   chopps 				       sbicdmaok(dev, xs) == 0) ) )
    525  1.14   chopps 		stat = sbicicmd(dev, slp->target, slp->lun, &acb->cmd,
    526  1.14   chopps 		    acb->clen, acb->sc_kv.dc_addr, acb->sc_kv.dc_count);
    527  1.16   chopps 	else if (sbicgo(dev, xs) == 0) {
    528  1.16   chopps 		SBIC_TRACE(dev);
    529   1.1   chopps 		return;
    530  1.16   chopps 	} else
    531   1.1   chopps 		stat = dev->sc_stat[0];
    532  1.13  mycroft 
    533  1.14   chopps 	sbic_scsidone(acb, stat);
    534  1.16   chopps 	SBIC_TRACE(dev);
    535   1.1   chopps }
    536   1.1   chopps 
    537   1.1   chopps void
    538  1.14   chopps sbic_scsidone(acb, stat)
    539  1.14   chopps 	struct sbic_acb *acb;
    540   1.1   chopps 	int stat;
    541   1.1   chopps {
    542   1.1   chopps 	struct scsi_xfer *xs;
    543  1.14   chopps 	struct scsi_link *slp;
    544  1.14   chopps 	struct sbic_softc *dev;
    545  1.23    veego 	int dosched = 0;
    546   1.1   chopps 
    547  1.14   chopps 	xs = acb->xs;
    548  1.14   chopps 	slp = xs->sc_link;
    549  1.14   chopps 	dev = slp->adapter_softc;
    550  1.16   chopps 	SBIC_TRACE(dev);
    551   1.1   chopps #ifdef DIAGNOSTIC
    552  1.14   chopps 	if (acb == NULL || xs == NULL) {
    553  1.14   chopps 		printf("sbic_scsidone -- (%d,%d) no scsi_xfer\n",
    554  1.14   chopps 		       dev->target, dev->lun);
    555  1.14   chopps #ifdef DDB
    556  1.14   chopps 		Debugger();
    557  1.14   chopps #endif
    558  1.14   chopps 		return;
    559  1.14   chopps 	}
    560   1.1   chopps #endif
    561  1.21  thorpej 	/*
    562  1.21  thorpej 	 * XXX Support old-style instrumentation for now.
    563  1.21  thorpej 	 * IS THIS REALLY THE RIGHT PLACE FOR THIS?  --thorpej
    564  1.21  thorpej 	 */
    565  1.18   chopps 	if (slp->device_softc &&
    566  1.18   chopps 	    ((struct device *)(slp->device_softc))->dv_unit < dk_ndrive)
    567  1.14   chopps 		++dk_xfer[((struct device *)(slp->device_softc))->dv_unit];
    568   1.1   chopps 	/*
    569   1.1   chopps 	 * is this right?
    570   1.1   chopps 	 */
    571   1.1   chopps 	xs->status = stat;
    572   1.1   chopps 
    573  1.14   chopps #ifdef DEBUG
    574  1.14   chopps 	if( data_pointer_debug > 1 )
    575  1.14   chopps 		printf("scsidone: (%d,%d)->(%d,%d)%02x\n",
    576  1.14   chopps 		       slp->target, slp->lun,
    577  1.14   chopps 		       dev->target,  dev->lun,  stat);
    578  1.14   chopps 	if( xs->sc_link->target == dev->sc_link.adapter_target )
    579  1.14   chopps 		panic("target == hostid");
    580  1.14   chopps #endif
    581  1.14   chopps 
    582  1.14   chopps 	if (xs->error == XS_NOERROR && !(acb->flags & ACB_CHKSENSE)) {
    583  1.14   chopps 		if (stat == SCSI_CHECK) {
    584  1.14   chopps 			/* Schedule a REQUEST SENSE */
    585  1.14   chopps 			struct scsi_sense *ss = (void *)&acb->cmd;
    586  1.14   chopps #ifdef DEBUG
    587  1.14   chopps 			if (report_sense)
    588  1.14   chopps 				printf("sbic_scsidone: autosense %02x targ %d lun %d",
    589  1.14   chopps 				    acb->cmd.opcode, slp->target, slp->lun);
    590  1.14   chopps #endif
    591  1.14   chopps 			bzero(ss, sizeof(*ss));
    592  1.14   chopps 			ss->opcode = REQUEST_SENSE;
    593  1.14   chopps 			ss->byte2 = slp->lun << 5;
    594  1.14   chopps 			ss->length = sizeof(struct scsi_sense_data);
    595  1.14   chopps 			acb->clen = sizeof(*ss);
    596  1.14   chopps 			acb->sc_kv.dc_addr = (char *)&xs->sense;
    597  1.14   chopps 			acb->sc_kv.dc_count = sizeof(struct scsi_sense_data);
    598  1.23    veego 			acb->pa_addr = (char *)kvtop((u_char *)&xs->sense); /* XXX check */
    599  1.14   chopps 			acb->flags = ACB_ACTIVE | ACB_CHKSENSE | ACB_DATAIN;
    600  1.14   chopps 			TAILQ_INSERT_HEAD(&dev->ready_list, acb, chain);
    601  1.14   chopps 			dev->sc_tinfo[slp->target].lubusy &=
    602  1.14   chopps 			    ~(1 << slp->lun);
    603  1.14   chopps 			dev->sc_tinfo[slp->target].senses++;
    604  1.14   chopps 			if (dev->sc_nexus == acb) {
    605  1.14   chopps 				dev->sc_nexus = NULL;
    606  1.16   chopps 				dev->sc_xs = NULL;
    607  1.14   chopps 				sbic_sched(dev);
    608  1.14   chopps 			}
    609  1.16   chopps 			SBIC_TRACE(dev);
    610  1.14   chopps 			return;
    611  1.14   chopps 		}
    612  1.14   chopps 	}
    613  1.14   chopps 	if (xs->error == XS_NOERROR && (acb->flags & ACB_CHKSENSE)) {
    614  1.14   chopps 		xs->error = XS_SENSE;
    615  1.14   chopps #ifdef DEBUG
    616  1.14   chopps 		if (report_sense)
    617  1.22       is 			printf(" => %02x %02x\n", xs->sense.flags,
    618  1.22       is 			    xs->sense.extra_bytes[3]);
    619  1.14   chopps #endif
    620  1.14   chopps 	} else {
    621  1.14   chopps 		xs->resid = 0;		/* XXXX */
    622  1.14   chopps 	}
    623  1.14   chopps #if whataboutthisone
    624   1.1   chopps 		case SCSI_BUSY:
    625   1.1   chopps 			xs->error = XS_BUSY;
    626   1.1   chopps 			break;
    627  1.14   chopps #endif
    628   1.1   chopps 	xs->flags |= ITSDONE;
    629   1.1   chopps 
    630   1.1   chopps 	/*
    631  1.14   chopps 	 * Remove the ACB from whatever queue it's on.  We have to do a bit of
    632  1.14   chopps 	 * a hack to figure out which queue it's on.  Note that it is *not*
    633  1.14   chopps 	 * necessary to cdr down the ready queue, but we must cdr down the
    634  1.14   chopps 	 * nexus queue and see if it's there, so we can mark the unit as no
    635  1.14   chopps 	 * longer busy.  This code is sickening, but it works.
    636  1.14   chopps 	 */
    637  1.14   chopps 	if (acb == dev->sc_nexus) {
    638  1.14   chopps 		dev->sc_nexus = NULL;
    639  1.16   chopps 		dev->sc_xs = NULL;
    640  1.14   chopps 		dev->sc_tinfo[slp->target].lubusy &= ~(1<<slp->lun);
    641  1.14   chopps 		if (dev->ready_list.tqh_first)
    642  1.14   chopps 			dosched = 1;	/* start next command */
    643  1.14   chopps 	} else if (dev->ready_list.tqh_last == &acb->chain.tqe_next) {
    644  1.14   chopps 		TAILQ_REMOVE(&dev->ready_list, acb, chain);
    645   1.1   chopps 	} else {
    646  1.14   chopps 		register struct sbic_acb *acb2;
    647  1.14   chopps 		for (acb2 = dev->nexus_list.tqh_first; acb2;
    648  1.16   chopps 		    acb2 = acb2->chain.tqe_next) {
    649  1.14   chopps 			if (acb2 == acb) {
    650  1.14   chopps 				TAILQ_REMOVE(&dev->nexus_list, acb, chain);
    651  1.14   chopps 				dev->sc_tinfo[slp->target].lubusy
    652  1.14   chopps 					&= ~(1<<slp->lun);
    653  1.14   chopps 				break;
    654  1.14   chopps 			}
    655  1.16   chopps 		}
    656  1.14   chopps 		if (acb2)
    657  1.14   chopps 			;
    658  1.14   chopps 		else if (acb->chain.tqe_next) {
    659  1.14   chopps 			TAILQ_REMOVE(&dev->ready_list, acb, chain);
    660  1.14   chopps 		} else {
    661  1.14   chopps 			printf("%s: can't find matching acb\n",
    662  1.14   chopps 			    dev->sc_dev.dv_xname);
    663  1.14   chopps #ifdef DDB
    664  1.14   chopps 			Debugger();
    665  1.14   chopps #endif
    666  1.14   chopps 		}
    667   1.1   chopps 	}
    668  1.14   chopps 	/* Put it on the free list. */
    669  1.14   chopps 	acb->flags = ACB_FREE;
    670  1.14   chopps 	TAILQ_INSERT_HEAD(&dev->free_list, acb, chain);
    671   1.1   chopps 
    672  1.14   chopps 	dev->sc_tinfo[slp->target].cmds++;
    673   1.1   chopps 
    674  1.14   chopps 	scsi_done(xs);
    675  1.13  mycroft 
    676  1.14   chopps 	if (dosched)
    677  1.14   chopps 		sbic_sched(dev);
    678  1.16   chopps 	SBIC_TRACE(dev);
    679   1.1   chopps }
    680   1.1   chopps 
    681   1.1   chopps int
    682   1.1   chopps sbicdmaok(dev, xs)
    683   1.1   chopps 	struct sbic_softc *dev;
    684   1.1   chopps 	struct scsi_xfer *xs;
    685   1.1   chopps {
    686   1.1   chopps 	if (sbic_no_dma || xs->datalen & 0x1 || (u_int)xs->data & 0x3)
    687   1.1   chopps 		return(0);
    688   1.1   chopps 	/*
    689   1.1   chopps 	 * controller supports dma to any addresses?
    690   1.1   chopps 	 */
    691  1.13  mycroft 	else if ((dev->sc_flags & SBICF_BADDMA) == 0)
    692   1.1   chopps 		return(1);
    693   1.1   chopps 	/*
    694   1.1   chopps 	 * this address is ok for dma?
    695   1.1   chopps 	 */
    696   1.1   chopps 	else if (sbiccheckdmap(xs->data, xs->datalen, dev->sc_dmamask) == 0)
    697   1.1   chopps 		return(1);
    698   1.1   chopps 	/*
    699   1.1   chopps 	 * we have a bounce buffer?
    700   1.1   chopps 	 */
    701  1.14   chopps 	else if (dev->sc_tinfo[xs->sc_link->target].bounce)
    702  1.14   chopps 		return(1);
    703  1.14   chopps 	/*
    704  1.14   chopps 	 * try to get one
    705  1.14   chopps 	 */
    706  1.23    veego 	else if ((dev->sc_tinfo[xs->sc_link->target].bounce
    707  1.23    veego 		 = (char *)alloc_z2mem(MAXPHYS))) {
    708  1.14   chopps 		if (isztwomem(dev->sc_tinfo[xs->sc_link->target].bounce))
    709  1.14   chopps 			printf("alloc ZII target %d bounce pa 0x%x\n",
    710  1.14   chopps 			       xs->sc_link->target,
    711  1.14   chopps 			       kvtop(dev->sc_tinfo[xs->sc_link->target].bounce));
    712  1.14   chopps 		else if (dev->sc_tinfo[xs->sc_link->target].bounce)
    713  1.23    veego 			printf("alloc CHIP target %d bounce pa 0x%p\n",
    714  1.14   chopps 			       xs->sc_link->target,
    715  1.14   chopps 			       PREP_DMA_MEM(dev->sc_tinfo[xs->sc_link->target].bounce));
    716   1.1   chopps 		return(1);
    717  1.14   chopps 	}
    718  1.14   chopps 
    719   1.1   chopps 	return(0);
    720   1.1   chopps }
    721   1.1   chopps 
    722   1.1   chopps 
    723   1.1   chopps int
    724   1.1   chopps sbicwait(regs, until, timeo, line)
    725   1.1   chopps 	sbic_regmap_p regs;
    726   1.1   chopps 	char until;
    727   1.1   chopps 	int timeo;
    728   1.1   chopps 	int line;
    729   1.1   chopps {
    730   1.1   chopps 	u_char val;
    731   1.1   chopps 	int csr;
    732   1.1   chopps 
    733  1.16   chopps 	SBIC_TRACE((struct sbic_softc *)0);
    734   1.1   chopps 	if (timeo == 0)
    735   1.1   chopps 		timeo = 1000000;	/* some large value.. */
    736   1.1   chopps 
    737   1.1   chopps 	GET_SBIC_asr(regs,val);
    738   1.1   chopps 	while ((val & until) == 0) {
    739   1.1   chopps 		if (timeo-- == 0) {
    740   1.1   chopps 			GET_SBIC_csr(regs, csr);
    741   1.1   chopps 			printf("sbicwait TIMEO @%d with asr=x%x csr=x%x\n",
    742   1.1   chopps 			    line, val, csr);
    743  1.14   chopps #if defined(DDB) && defined(DEBUG)
    744  1.14   chopps 			Debugger();
    745  1.14   chopps #endif
    746  1.14   chopps 			return(val); /* Maybe I should abort */
    747   1.1   chopps 			break;
    748   1.1   chopps 		}
    749   1.1   chopps 		DELAY(1);
    750   1.1   chopps 		GET_SBIC_asr(regs,val);
    751   1.1   chopps 	}
    752  1.16   chopps 	SBIC_TRACE((struct sbic_softc *)0);
    753   1.1   chopps 	return(val);
    754   1.1   chopps }
    755   1.1   chopps 
    756  1.14   chopps int
    757   1.1   chopps sbicabort(dev, regs, where)
    758   1.1   chopps 	struct sbic_softc *dev;
    759   1.1   chopps 	sbic_regmap_p regs;
    760   1.1   chopps 	char *where;
    761   1.1   chopps {
    762   1.1   chopps 	u_char csr, asr;
    763  1.13  mycroft 
    764  1.16   chopps 	GET_SBIC_asr(regs, asr);
    765   1.1   chopps 	GET_SBIC_csr(regs, csr);
    766   1.1   chopps 
    767  1.13  mycroft 	printf ("%s: abort %s: csr = 0x%02x, asr = 0x%02x\n",
    768   1.1   chopps 	    dev->sc_dev.dv_xname, where, csr, asr);
    769   1.1   chopps 
    770  1.14   chopps 
    771  1.14   chopps #if 0
    772  1.14   chopps 	/* Clean up running command */
    773  1.14   chopps 	if (dev->sc_nexus != NULL) {
    774  1.14   chopps 		dev->sc_nexus->xs->error = XS_DRIVER_STUFFUP;
    775  1.14   chopps 		sbic_scsidone(dev->sc_nexus, dev->sc_stat[0]);
    776  1.14   chopps 	}
    777  1.14   chopps 	while (acb = dev->nexus_list.tqh_first) {
    778  1.14   chopps 		acb->xs->error = XS_DRIVER_STUFFUP;
    779  1.14   chopps 		sbic_scsidone(acb, -1 /*acb->stat[0]*/);
    780  1.14   chopps 	}
    781  1.14   chopps #endif
    782  1.14   chopps 
    783  1.14   chopps 	/* Clean up chip itself */
    784   1.1   chopps 	if (dev->sc_flags & SBICF_SELECTED) {
    785  1.14   chopps 		while( asr & SBIC_ASR_DBR ) {
    786  1.14   chopps 			/* sbic is jammed w/data. need to clear it */
    787  1.14   chopps 			/* But we don't know what direction it needs to go */
    788  1.14   chopps 			GET_SBIC_data(regs, asr);
    789  1.14   chopps 			printf("%s: abort %s: clearing data buffer 0x%02x\n",
    790  1.14   chopps 			       dev->sc_dev.dv_xname, where, asr);
    791  1.14   chopps 			GET_SBIC_asr(regs, asr);
    792  1.14   chopps 			if( asr & SBIC_ASR_DBR ) /* Not the read direction, then */
    793  1.14   chopps 				SET_SBIC_data(regs, asr);
    794  1.14   chopps 			GET_SBIC_asr(regs, asr);
    795  1.14   chopps 		}
    796  1.14   chopps 		WAIT_CIP(regs);
    797  1.16   chopps printf("%s: sbicabort - sending ABORT command\n", dev->sc_dev.dv_xname);
    798   1.1   chopps 		SET_SBIC_cmd(regs, SBIC_CMD_ABORT);
    799   1.1   chopps 		WAIT_CIP(regs);
    800   1.1   chopps 
    801   1.1   chopps 		GET_SBIC_asr(regs, asr);
    802   1.1   chopps 		if (asr & (SBIC_ASR_BSY|SBIC_ASR_LCI)) {
    803   1.1   chopps 			/* ok, get more drastic.. */
    804  1.13  mycroft 
    805  1.16   chopps printf("%s: sbicabort - asr %x, trying to reset\n", dev->sc_dev.dv_xname, asr);
    806  1.14   chopps 			sbicreset(dev);
    807   1.1   chopps 			dev->sc_flags &= ~SBICF_SELECTED;
    808  1.14   chopps 			return -1;
    809   1.1   chopps 		}
    810  1.16   chopps printf("%s: sbicabort - sending DISC command\n", dev->sc_dev.dv_xname);
    811  1.14   chopps 		SET_SBIC_cmd(regs, SBIC_CMD_DISC);
    812   1.1   chopps 
    813   1.1   chopps 		do {
    814  1.16   chopps 			asr = SBIC_WAIT (regs, SBIC_ASR_INT, 0);
    815   1.1   chopps 			GET_SBIC_csr (regs, csr);
    816  1.16   chopps 			CSR_TRACE('a',csr,asr,0);
    817   1.1   chopps 		} while ((csr != SBIC_CSR_DISC) && (csr != SBIC_CSR_DISC_1)
    818   1.1   chopps 		    && (csr != SBIC_CSR_CMD_INVALID));
    819   1.1   chopps 
    820   1.1   chopps 		/* lets just hope it worked.. */
    821   1.1   chopps 		dev->sc_flags &= ~SBICF_SELECTED;
    822   1.1   chopps 	}
    823  1.14   chopps 	return -1;
    824   1.1   chopps }
    825   1.1   chopps 
    826  1.14   chopps 
    827   1.1   chopps /*
    828  1.14   chopps  * Initialize driver-private structures
    829   1.1   chopps  */
    830  1.14   chopps 
    831   1.1   chopps void
    832  1.14   chopps sbicinit(dev)
    833  1.14   chopps 	struct sbic_softc *dev;
    834   1.1   chopps {
    835  1.14   chopps 	sbic_regmap_p regs;
    836  1.23    veego 	u_int i;
    837  1.14   chopps 	struct sbic_acb *acb;
    838  1.20      jtc 	u_int inhibit_sync;
    839  1.20      jtc 
    840  1.20      jtc 	extern u_long scsi_nosync;
    841  1.20      jtc 	extern int shift_nosync;
    842  1.14   chopps 
    843  1.14   chopps 	regs = dev->sc_sbicp;
    844   1.1   chopps 
    845  1.14   chopps 	if ((dev->sc_flags & SBICF_ALIVE) == 0) {
    846  1.14   chopps 		TAILQ_INIT(&dev->ready_list);
    847  1.14   chopps 		TAILQ_INIT(&dev->nexus_list);
    848  1.14   chopps 		TAILQ_INIT(&dev->free_list);
    849  1.14   chopps 		dev->sc_nexus = NULL;
    850  1.14   chopps 		dev->sc_xs = NULL;
    851  1.14   chopps 		acb = dev->sc_acb;
    852  1.14   chopps 		bzero(acb, sizeof(dev->sc_acb));
    853  1.14   chopps 		for (i = 0; i < sizeof(dev->sc_acb) / sizeof(*acb); i++) {
    854  1.14   chopps 			TAILQ_INSERT_TAIL(&dev->free_list, acb, chain);
    855  1.14   chopps 			acb++;
    856  1.14   chopps 		}
    857  1.14   chopps 		bzero(dev->sc_tinfo, sizeof(dev->sc_tinfo));
    858  1.16   chopps #ifdef DEBUG
    859  1.16   chopps 		/* make sure timeout is really not needed */
    860  1.16   chopps 		timeout((void *)sbictimeout, dev, 30 * hz);
    861  1.16   chopps #endif
    862  1.16   chopps 
    863  1.14   chopps 	} else panic("sbic: reinitializing driver!");
    864  1.14   chopps 
    865  1.14   chopps 	dev->sc_flags |= SBICF_ALIVE;
    866  1.14   chopps 	dev->sc_flags &= ~SBICF_SELECTED;
    867  1.14   chopps 
    868  1.20      jtc 	/* initialize inhibit array */
    869  1.20      jtc 	if (scsi_nosync) {
    870  1.20      jtc 		inhibit_sync = (scsi_nosync >> shift_nosync) & 0xff;
    871  1.20      jtc 		shift_nosync += 8;
    872  1.20      jtc #ifdef DEBUG
    873  1.20      jtc 		if (inhibit_sync)
    874  1.20      jtc 			printf("%s: Inhibiting synchronous transfer %02x\n",
    875  1.20      jtc 				dev->sc_dev.dv_xname, inhibit_sync);
    876  1.20      jtc #endif
    877  1.20      jtc 		for (i = 0; i < 8; ++i)
    878  1.20      jtc 			if (inhibit_sync & (1 << i))
    879  1.20      jtc 				sbic_inhibit_sync[i] = 1;
    880  1.20      jtc 	}
    881  1.20      jtc 
    882  1.14   chopps 	sbicreset(dev);
    883   1.1   chopps }
    884   1.1   chopps 
    885   1.1   chopps void
    886   1.1   chopps sbicreset(dev)
    887   1.1   chopps 	struct sbic_softc *dev;
    888   1.1   chopps {
    889   1.1   chopps 	sbic_regmap_p regs;
    890  1.23    veego 	u_int my_id, s;
    891  1.14   chopps 	u_char csr;
    892  1.23    veego #if 0
    893  1.23    veego 	u_int i;
    894  1.14   chopps 	struct sbic_acb *acb;
    895  1.23    veego #endif
    896  1.13  mycroft 
    897   1.1   chopps 	regs = dev->sc_sbicp;
    898  1.14   chopps #if 0
    899  1.14   chopps 	if (dev->sc_flags & SBICF_ALIVE) {
    900  1.14   chopps 		SET_SBIC_cmd(regs, SBIC_CMD_ABORT);
    901  1.14   chopps 		WAIT_CIP(regs);
    902  1.14   chopps 	}
    903  1.14   chopps #else
    904  1.14   chopps 		SET_SBIC_cmd(regs, SBIC_CMD_ABORT);
    905  1.14   chopps 		WAIT_CIP(regs);
    906  1.14   chopps #endif
    907   1.1   chopps 	s = splbio();
    908  1.14   chopps 	my_id = dev->sc_link.adapter_target & SBIC_ID_MASK;
    909   1.1   chopps 
    910  1.14   chopps 	/* Enable advanced mode */
    911   1.1   chopps 	my_id |= SBIC_ID_EAF /*| SBIC_ID_EHP*/ ;
    912   1.1   chopps 	SET_SBIC_myid(regs, my_id);
    913   1.1   chopps 
    914   1.1   chopps 	/*
    915   1.1   chopps 	 * Disable interrupts (in dmainit) then reset the chip
    916   1.1   chopps 	 */
    917   1.1   chopps 	SET_SBIC_cmd(regs, SBIC_CMD_RESET);
    918   1.1   chopps 	DELAY(25);
    919   1.1   chopps 	SBIC_WAIT(regs, SBIC_ASR_INT, 0);
    920   1.1   chopps 	GET_SBIC_csr(regs, csr);       /* clears interrupt also */
    921   1.1   chopps 
    922  1.14   chopps 	if (dev->sc_clkfreq < 110)
    923  1.14   chopps 		my_id |= SBIC_ID_FS_8_10;
    924  1.14   chopps 	else if (dev->sc_clkfreq < 160)
    925  1.14   chopps 		my_id |= SBIC_ID_FS_12_15;
    926  1.14   chopps 	else if (dev->sc_clkfreq < 210)
    927  1.14   chopps 		my_id |= SBIC_ID_FS_16_20;
    928  1.14   chopps 
    929  1.14   chopps 	SET_SBIC_myid(regs, my_id);
    930  1.14   chopps 
    931   1.1   chopps 	/*
    932   1.1   chopps 	 * Set up various chip parameters
    933   1.1   chopps 	 */
    934  1.14   chopps 	SET_SBIC_control(regs, SBIC_CTL_EDI | SBIC_CTL_IDI /* | SBIC_CTL_HSP */
    935   1.1   chopps 	    | SBIC_MACHINE_DMA_MODE);
    936   1.1   chopps 	/*
    937   1.1   chopps 	 * don't allow (re)selection (SBIC_RID_ES)
    938   1.1   chopps 	 * until we can handle target mode!!
    939   1.1   chopps 	 */
    940  1.14   chopps 	SET_SBIC_rselid(regs, SBIC_RID_ER);
    941   1.1   chopps 	SET_SBIC_syn(regs, 0);     /* asynch for now */
    942   1.1   chopps 
    943   1.1   chopps 	/*
    944   1.1   chopps 	 * anything else was zeroed by reset
    945   1.1   chopps 	 */
    946   1.1   chopps 	splx(s);
    947   1.1   chopps 
    948  1.14   chopps #if 0
    949  1.14   chopps 	if ((dev->sc_flags & SBICF_ALIVE) == 0) {
    950  1.14   chopps 		TAILQ_INIT(&dev->ready_list);
    951  1.14   chopps 		TAILQ_INIT(&dev->nexus_list);
    952  1.14   chopps 		TAILQ_INIT(&dev->free_list);
    953  1.14   chopps 		dev->sc_nexus = NULL;
    954  1.14   chopps 		dev->sc_xs = NULL;
    955  1.14   chopps 		acb = dev->sc_acb;
    956  1.14   chopps 		bzero(acb, sizeof(dev->sc_acb));
    957  1.14   chopps 		for (i = 0; i < sizeof(dev->sc_acb) / sizeof(*acb); i++) {
    958  1.14   chopps 			TAILQ_INSERT_TAIL(&dev->free_list, acb, chain);
    959  1.14   chopps 			acb++;
    960  1.14   chopps 		}
    961  1.14   chopps 		bzero(dev->sc_tinfo, sizeof(dev->sc_tinfo));
    962  1.14   chopps 	} else {
    963  1.14   chopps 		if (dev->sc_nexus != NULL) {
    964  1.14   chopps 			dev->sc_nexus->xs->error = XS_DRIVER_STUFFUP;
    965  1.14   chopps 			sbic_scsidone(dev->sc_nexus, dev->sc_stat[0]);
    966  1.14   chopps 		}
    967  1.14   chopps 		while (acb = dev->nexus_list.tqh_first) {
    968  1.14   chopps 			acb->xs->error = XS_DRIVER_STUFFUP;
    969  1.14   chopps 			sbic_scsidone(acb, -1 /*acb->stat[0]*/);
    970  1.14   chopps 		}
    971  1.14   chopps 	}
    972  1.14   chopps 
    973   1.1   chopps 	dev->sc_flags |= SBICF_ALIVE;
    974  1.14   chopps #endif
    975   1.1   chopps 	dev->sc_flags &= ~SBICF_SELECTED;
    976   1.1   chopps }
    977   1.1   chopps 
    978   1.1   chopps void
    979   1.1   chopps sbicerror(dev, regs, csr)
    980   1.1   chopps 	struct sbic_softc *dev;
    981   1.1   chopps 	sbic_regmap_p regs;
    982   1.1   chopps 	u_char csr;
    983   1.1   chopps {
    984   1.1   chopps 	struct scsi_xfer *xs;
    985   1.1   chopps 
    986   1.1   chopps 	xs = dev->sc_xs;
    987   1.1   chopps 
    988   1.1   chopps #ifdef DIAGNOSTIC
    989   1.1   chopps 	if (xs == NULL)
    990   1.1   chopps 		panic("sbicerror");
    991   1.1   chopps #endif
    992   1.1   chopps 	if (xs->flags & SCSI_SILENT)
    993   1.1   chopps 		return;
    994   1.1   chopps 
    995   1.1   chopps 	printf("%s: ", dev->sc_dev.dv_xname);
    996  1.14   chopps 	printf("csr == 0x%02x\n", csr);	/* XXX */
    997   1.1   chopps }
    998   1.1   chopps 
    999   1.1   chopps /*
   1000   1.1   chopps  * select the bus, return when selected or error.
   1001   1.1   chopps  */
   1002   1.1   chopps int
   1003   1.7   chopps sbicselectbus(dev, regs, target, lun, our_addr)
   1004   1.1   chopps         struct sbic_softc *dev;
   1005   1.1   chopps 	sbic_regmap_p regs;
   1006   1.7   chopps 	u_char target, lun, our_addr;
   1007   1.1   chopps {
   1008   1.1   chopps 	u_char asr, csr, id;
   1009   1.1   chopps 
   1010  1.16   chopps 	SBIC_TRACE(dev);
   1011   1.1   chopps 	QPRINTF(("sbicselectbus %d\n", target));
   1012   1.1   chopps 
   1013  1.13  mycroft 	/*
   1014   1.1   chopps 	 * if we're already selected, return (XXXX panic maybe?)
   1015   1.1   chopps 	 */
   1016  1.16   chopps 	if (dev->sc_flags & SBICF_SELECTED) {
   1017  1.16   chopps 		SBIC_TRACE(dev);
   1018   1.1   chopps 		return(1);
   1019  1.16   chopps 	}
   1020   1.1   chopps 
   1021   1.1   chopps 	/*
   1022   1.1   chopps 	 * issue select
   1023   1.1   chopps 	 */
   1024   1.1   chopps 	SBIC_TC_PUT(regs, 0);
   1025   1.1   chopps 	SET_SBIC_selid(regs, target);
   1026   1.1   chopps 	SET_SBIC_timeo(regs, SBIC_TIMEOUT(250,dev->sc_clkfreq));
   1027   1.1   chopps 
   1028   1.1   chopps 	/*
   1029   1.1   chopps 	 * set sync or async
   1030   1.1   chopps 	 */
   1031   1.1   chopps 	if (dev->sc_sync[target].state == SYNC_DONE)
   1032  1.13  mycroft 		SET_SBIC_syn(regs, SBIC_SYN (dev->sc_sync[target].offset,
   1033   1.1   chopps 		    dev->sc_sync[target].period));
   1034   1.1   chopps 	else
   1035   1.1   chopps 		SET_SBIC_syn(regs, SBIC_SYN (0, sbic_min_period));
   1036  1.13  mycroft 
   1037  1.14   chopps 	GET_SBIC_asr(regs, asr);
   1038  1.14   chopps 	if( asr & (SBIC_ASR_INT|SBIC_ASR_BSY) ) {
   1039  1.14   chopps 		/* This means we got ourselves reselected upon */
   1040  1.14   chopps /*		printf("sbicselectbus: INT/BSY asr %02x\n", asr);*/
   1041  1.14   chopps #ifdef DDB
   1042  1.14   chopps /*		Debugger();*/
   1043  1.14   chopps #endif
   1044  1.16   chopps 		SBIC_TRACE(dev);
   1045  1.14   chopps 		return 1;
   1046  1.14   chopps 	}
   1047  1.14   chopps 
   1048   1.1   chopps 	SET_SBIC_cmd(regs, SBIC_CMD_SEL_ATN);
   1049   1.1   chopps 
   1050   1.1   chopps 	/*
   1051   1.1   chopps 	 * wait for select (merged from seperate function may need
   1052   1.1   chopps 	 * cleanup)
   1053   1.1   chopps 	 */
   1054   1.1   chopps 	WAIT_CIP(regs);
   1055   1.1   chopps 	do {
   1056  1.14   chopps 		asr = SBIC_WAIT(regs, SBIC_ASR_INT | SBIC_ASR_LCI, 0);
   1057  1.14   chopps 		if (asr & SBIC_ASR_LCI) {
   1058  1.14   chopps #ifdef DEBUG
   1059  1.14   chopps 			if (reselect_debug)
   1060  1.14   chopps 				printf("sbicselectbus: late LCI asr %02x\n", asr);
   1061  1.14   chopps #endif
   1062  1.16   chopps 			SBIC_TRACE(dev);
   1063  1.14   chopps 			return 1;
   1064  1.14   chopps 		}
   1065   1.1   chopps 		GET_SBIC_csr (regs, csr);
   1066  1.16   chopps 		CSR_TRACE('s',csr,asr,target);
   1067   1.1   chopps 		QPRINTF(("%02x ", csr));
   1068  1.14   chopps 		if( csr == SBIC_CSR_RSLT_NI || csr == SBIC_CSR_RSLT_IFY) {
   1069  1.14   chopps #ifdef DEBUG
   1070  1.16   chopps 			if(reselect_debug)
   1071  1.14   chopps 				printf("sbicselectbus: reselected asr %02x\n", asr);
   1072  1.14   chopps #endif
   1073  1.15   chopps 			/* We need to handle this now so we don't lock up later */
   1074  1.15   chopps 			sbicnextstate(dev, csr, asr);
   1075  1.16   chopps 			SBIC_TRACE(dev);
   1076  1.14   chopps 			return 1;
   1077  1.14   chopps 		}
   1078  1.14   chopps 		if( csr == SBIC_CSR_SLT || csr == SBIC_CSR_SLT_ATN) {
   1079  1.14   chopps 			panic("sbicselectbus: target issued select!");
   1080  1.14   chopps 			return 1;
   1081  1.14   chopps 		}
   1082   1.1   chopps 	} while (csr != (SBIC_CSR_MIS_2|MESG_OUT_PHASE)
   1083   1.1   chopps 	    && csr != (SBIC_CSR_MIS_2|CMD_PHASE) && csr != SBIC_CSR_SEL_TIMEO);
   1084   1.1   chopps 
   1085  1.14   chopps 	/* Enable (or not) reselection */
   1086  1.16   chopps 	if(!sbic_enable_reselect && dev->nexus_list.tqh_first == NULL)
   1087  1.14   chopps 		SET_SBIC_rselid (regs, 0);
   1088  1.14   chopps 	else
   1089  1.14   chopps 		SET_SBIC_rselid (regs, SBIC_RID_ER);
   1090  1.14   chopps 
   1091  1.14   chopps 	if (csr == (SBIC_CSR_MIS_2|CMD_PHASE)) {
   1092   1.1   chopps 		dev->sc_flags |= SBICF_SELECTED;	/* device ignored ATN */
   1093  1.14   chopps 		GET_SBIC_selid(regs, id);
   1094  1.14   chopps 		dev->target = id;
   1095  1.14   chopps 		GET_SBIC_tlun(regs,dev->lun);
   1096  1.14   chopps 		if( dev->lun & SBIC_TLUN_VALID )
   1097  1.14   chopps 			dev->lun &= SBIC_TLUN_MASK;
   1098  1.14   chopps 		else
   1099  1.14   chopps 			dev->lun = lun;
   1100  1.14   chopps 	} else if (csr == (SBIC_CSR_MIS_2|MESG_OUT_PHASE)) {
   1101   1.1   chopps 		/*
   1102   1.1   chopps 		 * Send identify message
   1103   1.1   chopps 		 * (SCSI-2 requires an identify msg (?))
   1104   1.1   chopps 		 */
   1105   1.1   chopps 		GET_SBIC_selid(regs, id);
   1106  1.14   chopps 		dev->target = id;
   1107  1.14   chopps 		GET_SBIC_tlun(regs,dev->lun);
   1108  1.14   chopps 		if( dev->lun & SBIC_TLUN_VALID )
   1109  1.14   chopps 			dev->lun &= SBIC_TLUN_MASK;
   1110  1.14   chopps 		else
   1111  1.14   chopps 			dev->lun = lun;
   1112  1.13  mycroft 		/*
   1113  1.13  mycroft 		 * handle drives that don't want to be asked
   1114   1.1   chopps 		 * whether to go sync at all.
   1115   1.1   chopps 		 */
   1116  1.20      jtc 		if (sbic_inhibit_sync[id]
   1117  1.20      jtc 		    && dev->sc_sync[id].state == SYNC_START) {
   1118   1.1   chopps #ifdef DEBUG
   1119   1.1   chopps 			if (sync_debug)
   1120   1.1   chopps 				printf("Forcing target %d asynchronous.\n", id);
   1121   1.1   chopps #endif
   1122   1.1   chopps 			dev->sc_sync[id].offset = 0;
   1123   1.1   chopps 			dev->sc_sync[id].period = sbic_min_period;
   1124   1.1   chopps 			dev->sc_sync[id].state = SYNC_DONE;
   1125   1.1   chopps 		}
   1126  1.13  mycroft 
   1127   1.1   chopps 
   1128  1.14   chopps 		if (dev->sc_sync[id].state != SYNC_START){
   1129  1.14   chopps 			if( dev->sc_xs->flags & SCSI_POLL
   1130  1.14   chopps 			   || (dev->sc_flags & SBICF_ICMD)
   1131  1.14   chopps 			   || !sbic_enable_reselect )
   1132  1.14   chopps 				SEND_BYTE (regs, MSG_IDENTIFY | lun);
   1133  1.14   chopps 			else
   1134  1.14   chopps 				SEND_BYTE (regs, MSG_IDENTIFY_DR | lun);
   1135  1.14   chopps 		} else {
   1136   1.1   chopps 			/*
   1137   1.1   chopps 			 * try to initiate a sync transfer.
   1138  1.13  mycroft 			 * So compose the sync message we're going
   1139   1.1   chopps 			 * to send to the target
   1140   1.1   chopps 			 */
   1141   1.1   chopps 
   1142   1.1   chopps #ifdef DEBUG
   1143   1.1   chopps 			if (sync_debug)
   1144   1.1   chopps 				printf("Sending sync request to target %d ... ",
   1145   1.1   chopps 				    id);
   1146   1.1   chopps #endif
   1147   1.1   chopps 			/*
   1148   1.1   chopps 			 * setup scsi message sync message request
   1149   1.1   chopps 			 */
   1150   1.7   chopps 			dev->sc_msg[0] = MSG_IDENTIFY | lun;
   1151   1.1   chopps 			dev->sc_msg[1] = MSG_EXT_MESSAGE;
   1152   1.1   chopps 			dev->sc_msg[2] = 3;
   1153   1.1   chopps 			dev->sc_msg[3] = MSG_SYNC_REQ;
   1154   1.1   chopps 			dev->sc_msg[4] = sbictoscsiperiod(dev, regs,
   1155   1.1   chopps 			    sbic_min_period);
   1156   1.1   chopps 			dev->sc_msg[5] = sbic_max_offset;
   1157   1.1   chopps 
   1158   1.1   chopps 			if (sbicxfstart(regs, 6, MESG_OUT_PHASE, sbic_cmd_wait))
   1159   1.1   chopps 				sbicxfout(regs, 6, dev->sc_msg, MESG_OUT_PHASE);
   1160   1.1   chopps 
   1161   1.1   chopps 			dev->sc_sync[id].state = SYNC_SENT;
   1162   1.1   chopps #ifdef DEBUG
   1163   1.1   chopps 			if (sync_debug)
   1164   1.1   chopps 				printf ("sent\n");
   1165   1.1   chopps #endif
   1166   1.1   chopps 		}
   1167   1.1   chopps 
   1168  1.16   chopps 		asr = SBIC_WAIT (regs, SBIC_ASR_INT, 0);
   1169   1.1   chopps 		GET_SBIC_csr (regs, csr);
   1170  1.16   chopps 		CSR_TRACE('y',csr,asr,target);
   1171   1.1   chopps 		QPRINTF(("[%02x]", csr));
   1172   1.1   chopps #ifdef DEBUG
   1173   1.1   chopps 		if (sync_debug && dev->sc_sync[id].state == SYNC_SENT)
   1174   1.1   chopps 			printf("csr-result of last msgout: 0x%x\n", csr);
   1175   1.1   chopps #endif
   1176   1.1   chopps 
   1177   1.1   chopps 		if (csr != SBIC_CSR_SEL_TIMEO)
   1178   1.1   chopps 			dev->sc_flags |= SBICF_SELECTED;
   1179   1.1   chopps 	}
   1180  1.14   chopps 	if (csr == SBIC_CSR_SEL_TIMEO)
   1181  1.14   chopps 		dev->sc_xs->error = XS_SELTIMEOUT;
   1182  1.13  mycroft 
   1183   1.1   chopps 	QPRINTF(("\n"));
   1184   1.1   chopps 
   1185  1.16   chopps 	SBIC_TRACE(dev);
   1186   1.1   chopps 	return(csr == SBIC_CSR_SEL_TIMEO);
   1187   1.1   chopps }
   1188   1.1   chopps 
   1189   1.1   chopps int
   1190   1.1   chopps sbicxfstart(regs, len, phase, wait)
   1191   1.1   chopps 	sbic_regmap_p regs;
   1192   1.1   chopps 	int len, wait;
   1193   1.1   chopps 	u_char phase;
   1194   1.1   chopps {
   1195   1.1   chopps 	u_char id;
   1196   1.1   chopps 
   1197  1.14   chopps 	switch (phase) {
   1198  1.14   chopps 	case DATA_IN_PHASE:
   1199  1.14   chopps 	case MESG_IN_PHASE:
   1200   1.1   chopps 		GET_SBIC_selid (regs, id);
   1201   1.1   chopps 		id |= SBIC_SID_FROM_SCSI;
   1202   1.1   chopps 		SET_SBIC_selid (regs, id);
   1203   1.1   chopps 		SBIC_TC_PUT (regs, (unsigned)len);
   1204  1.14   chopps 		break;
   1205  1.14   chopps 	case DATA_OUT_PHASE:
   1206  1.14   chopps 	case MESG_OUT_PHASE:
   1207  1.14   chopps 	case CMD_PHASE:
   1208  1.14   chopps 		GET_SBIC_selid (regs, id);
   1209  1.14   chopps 		id &= ~SBIC_SID_FROM_SCSI;
   1210  1.14   chopps 		SET_SBIC_selid (regs, id);
   1211   1.1   chopps 		SBIC_TC_PUT (regs, (unsigned)len);
   1212  1.14   chopps 		break;
   1213  1.14   chopps 	default:
   1214   1.1   chopps 		SBIC_TC_PUT (regs, 0);
   1215  1.14   chopps 	}
   1216   1.1   chopps 	QPRINTF(("sbicxfstart %d, %d, %d\n", len, phase, wait));
   1217   1.1   chopps 
   1218   1.1   chopps 	return(1);
   1219   1.1   chopps }
   1220   1.1   chopps 
   1221   1.1   chopps int
   1222   1.1   chopps sbicxfout(regs, len, bp, phase)
   1223   1.1   chopps 	sbic_regmap_p regs;
   1224   1.1   chopps 	int len;
   1225   1.1   chopps 	void *bp;
   1226   1.1   chopps 	int phase;
   1227   1.1   chopps {
   1228  1.23    veego 	u_char orig_csr, asr, *buf;
   1229   1.1   chopps 	int wait;
   1230  1.13  mycroft 
   1231   1.1   chopps 	buf = bp;
   1232   1.1   chopps 	wait = sbic_data_wait;
   1233   1.1   chopps 
   1234   1.1   chopps 	QPRINTF(("sbicxfout {%d} %02x %02x %02x %02x %02x "
   1235  1.13  mycroft 	    "%02x %02x %02x %02x %02x\n", len, buf[0], buf[1], buf[2],
   1236   1.1   chopps 	    buf[3], buf[4], buf[5], buf[6], buf[7], buf[8], buf[9]));
   1237   1.1   chopps 
   1238   1.1   chopps 	GET_SBIC_csr (regs, orig_csr);
   1239  1.16   chopps 	CSR_TRACE('>',orig_csr,0,0);
   1240   1.1   chopps 
   1241  1.13  mycroft 	/*
   1242   1.1   chopps 	 * sigh.. WD-PROTO strikes again.. sending the command in one go
   1243   1.1   chopps 	 * causes the chip to lock up if talking to certain (misbehaving?)
   1244   1.1   chopps 	 * targets. Anyway, this procedure should work for all targets, but
   1245   1.1   chopps 	 * it's slightly slower due to the overhead
   1246   1.1   chopps 	 */
   1247   1.1   chopps 	WAIT_CIP (regs);
   1248   1.1   chopps 	SET_SBIC_cmd (regs, SBIC_CMD_XFER_INFO);
   1249   1.1   chopps 	for (;len > 0; len--) {
   1250   1.1   chopps 		GET_SBIC_asr (regs, asr);
   1251   1.1   chopps 		while ((asr & SBIC_ASR_DBR) == 0) {
   1252   1.1   chopps 			if ((asr & SBIC_ASR_INT) || --wait < 0) {
   1253   1.1   chopps #ifdef DEBUG
   1254   1.1   chopps 				if (sbic_debug)
   1255   1.1   chopps 					printf("sbicxfout fail: l%d i%x w%d\n",
   1256   1.1   chopps 					    len, asr, wait);
   1257   1.1   chopps #endif
   1258   1.1   chopps 				return (len);
   1259   1.1   chopps 			}
   1260  1.14   chopps /*			DELAY(1);*/
   1261   1.1   chopps 			GET_SBIC_asr (regs, asr);
   1262   1.1   chopps 		}
   1263   1.1   chopps 
   1264   1.1   chopps 		SET_SBIC_data (regs, *buf);
   1265   1.1   chopps 		buf++;
   1266   1.1   chopps 	}
   1267  1.14   chopps 	SBIC_TC_GET(regs, len);
   1268  1.14   chopps 	QPRINTF(("sbicxfout done %d bytes\n", len));
   1269   1.1   chopps 	/*
   1270   1.1   chopps 	 * this leaves with one csr to be read
   1271   1.1   chopps 	 */
   1272   1.1   chopps 	return(0);
   1273   1.1   chopps }
   1274   1.1   chopps 
   1275  1.14   chopps /* returns # bytes left to read */
   1276  1.14   chopps int
   1277   1.1   chopps sbicxfin(regs, len, bp)
   1278   1.1   chopps 	sbic_regmap_p regs;
   1279   1.1   chopps 	int len;
   1280   1.1   chopps 	void *bp;
   1281   1.1   chopps {
   1282  1.23    veego 	int wait;
   1283   1.1   chopps 	u_char *obp, *buf;
   1284   1.1   chopps 	u_char orig_csr, csr, asr;
   1285  1.13  mycroft 
   1286   1.1   chopps 	wait = sbic_data_wait;
   1287   1.1   chopps 	obp = bp;
   1288   1.1   chopps 	buf = bp;
   1289   1.1   chopps 
   1290   1.1   chopps 	GET_SBIC_csr (regs, orig_csr);
   1291  1.16   chopps 	CSR_TRACE('<',orig_csr,0,0);
   1292   1.1   chopps 
   1293   1.1   chopps 	QPRINTF(("sbicxfin %d, csr=%02x\n", len, orig_csr));
   1294   1.1   chopps 
   1295   1.1   chopps 	WAIT_CIP (regs);
   1296   1.1   chopps 	SET_SBIC_cmd (regs, SBIC_CMD_XFER_INFO);
   1297   1.1   chopps 	for (;len > 0; len--) {
   1298   1.1   chopps 		GET_SBIC_asr (regs, asr);
   1299  1.14   chopps 		if((asr & SBIC_ASR_PE)) {
   1300  1.14   chopps #ifdef DEBUG
   1301  1.14   chopps 			printf("sbicxfin parity error: l%d i%x w%d\n",
   1302  1.14   chopps 			       len, asr, wait);
   1303  1.14   chopps /*			return ((unsigned long)buf - (unsigned long)bp); */
   1304  1.14   chopps #ifdef DDB
   1305  1.14   chopps 			Debugger();
   1306  1.14   chopps #endif
   1307  1.14   chopps #endif
   1308  1.14   chopps 		}
   1309   1.1   chopps 		while ((asr & SBIC_ASR_DBR) == 0) {
   1310   1.1   chopps 			if ((asr & SBIC_ASR_INT) || --wait < 0) {
   1311   1.1   chopps #ifdef DEBUG
   1312  1.14   chopps 				if (sbic_debug) {
   1313  1.14   chopps 	QPRINTF(("sbicxfin fail:{%d} %02x %02x %02x %02x %02x %02x "
   1314  1.14   chopps 	    "%02x %02x %02x %02x\n", len, obp[0], obp[1], obp[2],
   1315  1.14   chopps 	    obp[3], obp[4], obp[5], obp[6], obp[7], obp[8], obp[9]));
   1316   1.1   chopps 					printf("sbicxfin fail: l%d i%x w%d\n",
   1317   1.1   chopps 					    len, asr, wait);
   1318  1.14   chopps }
   1319   1.1   chopps #endif
   1320  1.14   chopps 				return len;
   1321  1.14   chopps 			}
   1322  1.14   chopps 
   1323  1.14   chopps 			if( ! asr & SBIC_ASR_BSY ) {
   1324  1.14   chopps 				GET_SBIC_csr(regs, csr);
   1325  1.16   chopps 				CSR_TRACE('<',csr,asr,len);
   1326  1.14   chopps 				QPRINTF(("[CSR%02xASR%02x]", csr, asr));
   1327   1.1   chopps 			}
   1328   1.1   chopps 
   1329  1.14   chopps /*			DELAY(1);*/
   1330   1.1   chopps 			GET_SBIC_asr (regs, asr);
   1331   1.1   chopps 		}
   1332   1.1   chopps 
   1333   1.1   chopps 		GET_SBIC_data (regs, *buf);
   1334  1.14   chopps /*		QPRINTF(("asr=%02x, csr=%02x, data=%02x\n", asr, csr, *buf));*/
   1335   1.1   chopps 		buf++;
   1336   1.1   chopps 	}
   1337   1.1   chopps 
   1338   1.1   chopps 	QPRINTF(("sbicxfin {%d} %02x %02x %02x %02x %02x %02x "
   1339  1.13  mycroft 	    "%02x %02x %02x %02x\n", len, obp[0], obp[1], obp[2],
   1340   1.1   chopps 	    obp[3], obp[4], obp[5], obp[6], obp[7], obp[8], obp[9]));
   1341   1.1   chopps 
   1342   1.1   chopps 	/* this leaves with one csr to be read */
   1343  1.14   chopps 	return len;
   1344   1.1   chopps }
   1345   1.1   chopps 
   1346   1.1   chopps /*
   1347   1.1   chopps  * SCSI 'immediate' command:  issue a command to some SCSI device
   1348   1.1   chopps  * and get back an 'immediate' response (i.e., do programmed xfer
   1349   1.1   chopps  * to get the response data).  'cbuf' is a buffer containing a scsi
   1350   1.1   chopps  * command of length clen bytes.  'buf' is a buffer of length 'len'
   1351   1.1   chopps  * bytes for data.  The transfer direction is determined by the device
   1352   1.1   chopps  * (i.e., by the scsi bus data xfer phase).  If 'len' is zero, the
   1353  1.14   chopps  * command must supply no data.
   1354   1.1   chopps  */
   1355   1.1   chopps int
   1356  1.14   chopps sbicicmd(dev, target, lun, cbuf, clen, buf, len)
   1357   1.1   chopps 	struct sbic_softc *dev;
   1358   1.1   chopps 	void *cbuf, *buf;
   1359   1.1   chopps 	int clen, len;
   1360   1.1   chopps {
   1361   1.1   chopps 	sbic_regmap_p regs;
   1362   1.1   chopps 	u_char phase, csr, asr;
   1363  1.23    veego 	int wait, i;
   1364  1.14   chopps 	struct sbic_acb *acb;
   1365  1.14   chopps 
   1366  1.14   chopps #define CSR_LOG_BUF_SIZE 0
   1367  1.14   chopps #if CSR_LOG_BUF_SIZE
   1368  1.14   chopps 	int bufptr;
   1369  1.14   chopps 	int csrbuf[CSR_LOG_BUF_SIZE];
   1370  1.14   chopps 	bufptr=0;
   1371  1.14   chopps #endif
   1372   1.1   chopps 
   1373  1.16   chopps 	SBIC_TRACE(dev);
   1374   1.1   chopps 	regs = dev->sc_sbicp;
   1375  1.14   chopps 	acb = dev->sc_nexus;
   1376  1.14   chopps 
   1377  1.14   chopps 	/* Make sure pointers are OK */
   1378  1.14   chopps 	dev->sc_last = dev->sc_cur = &acb->sc_pa;
   1379  1.14   chopps 	dev->sc_tcnt = acb->sc_tcnt = 0;
   1380  1.14   chopps 	acb->sc_pa.dc_count = 0; /* No DMA */
   1381  1.14   chopps 	acb->sc_kv.dc_addr = buf;
   1382  1.14   chopps 	acb->sc_kv.dc_count = len;
   1383  1.14   chopps 
   1384  1.14   chopps #ifdef DEBUG
   1385  1.14   chopps 	routine = 3;
   1386  1.14   chopps 	debug_sbic_regs = regs; /* store this to allow debug calls */
   1387  1.14   chopps 	if( data_pointer_debug > 1 )
   1388  1.14   chopps 		printf("sbicicmd(%d,%d):%d\n", target, lun,
   1389  1.14   chopps 		       acb->sc_kv.dc_count);
   1390  1.14   chopps #endif
   1391   1.1   chopps 
   1392  1.13  mycroft 	/*
   1393   1.1   chopps 	 * set the sbic into non-DMA mode
   1394   1.1   chopps 	 */
   1395  1.14   chopps 	SET_SBIC_control(regs, SBIC_CTL_EDI | SBIC_CTL_IDI /*| SBIC_CTL_HSP*/);
   1396   1.1   chopps 
   1397   1.1   chopps 	dev->sc_stat[0] = 0xff;
   1398   1.1   chopps 	dev->sc_msg[0] = 0xff;
   1399  1.14   chopps 	i = 1; /* pre-load */
   1400   1.1   chopps 
   1401  1.14   chopps 	/* We're stealing the SCSI bus */
   1402  1.14   chopps 	dev->sc_flags |= SBICF_ICMD;
   1403   1.1   chopps 
   1404  1.14   chopps 	do {
   1405  1.14   chopps 		/*
   1406  1.14   chopps 		 * select the SCSI bus (it's an error if bus isn't free)
   1407  1.14   chopps 		 */
   1408  1.14   chopps 		if (!( dev->sc_flags & SBICF_SELECTED )
   1409  1.14   chopps 		    && sbicselectbus(dev, regs, target, lun, dev->sc_scsiaddr)) {
   1410  1.14   chopps 			/*printf("sbicicmd trying to select busy bus!\n");*/
   1411  1.14   chopps 			dev->sc_flags &= ~SBICF_ICMD;
   1412   1.1   chopps 			return(-1);
   1413  1.14   chopps 		}
   1414   1.1   chopps 
   1415   1.1   chopps 		/*
   1416  1.14   chopps 		 * Wait for a phase change (or error) then let the device sequence
   1417  1.14   chopps 		 * us through the various SCSI phases.
   1418   1.1   chopps 		 */
   1419  1.14   chopps 
   1420  1.14   chopps 		wait = sbic_cmd_wait;
   1421  1.14   chopps 
   1422  1.16   chopps 		asr = GET_SBIC_asr (regs, asr);
   1423  1.14   chopps 		GET_SBIC_csr (regs, csr);
   1424  1.16   chopps 		CSR_TRACE('I',csr,asr,target);
   1425  1.14   chopps 		QPRINTF((">ASR:%02xCSR:%02x<", asr, csr));
   1426  1.14   chopps 
   1427  1.14   chopps #if CSR_LOG_BUF_SIZE
   1428  1.14   chopps 		csrbuf[bufptr++] = csr;
   1429  1.14   chopps #endif
   1430  1.14   chopps 
   1431  1.14   chopps 
   1432  1.14   chopps 		switch (csr) {
   1433  1.14   chopps 		case SBIC_CSR_S_XFERRED:
   1434  1.14   chopps 		case SBIC_CSR_DISC:
   1435  1.14   chopps 		case SBIC_CSR_DISC_1:
   1436  1.14   chopps 			dev->sc_flags &= ~SBICF_SELECTED;
   1437  1.14   chopps 			GET_SBIC_cmd_phase (regs, phase);
   1438  1.14   chopps 			if (phase == 0x60) {
   1439  1.14   chopps 				GET_SBIC_tlun (regs, dev->sc_stat[0]);
   1440  1.14   chopps 				i = 0; /* done */
   1441  1.23    veego /*				break; */ /* Bypass all the state gobldygook */
   1442  1.14   chopps 			} else {
   1443   1.1   chopps #ifdef DEBUG
   1444  1.14   chopps 				if(reselect_debug>1)
   1445  1.14   chopps 					printf("sbicicmd: handling disconnect\n");
   1446   1.1   chopps #endif
   1447  1.14   chopps 				i = SBIC_STATE_DISCONNECT;
   1448  1.14   chopps 			}
   1449  1.14   chopps 			break;
   1450   1.1   chopps 
   1451  1.14   chopps 		case SBIC_CSR_XFERRED|CMD_PHASE:
   1452  1.14   chopps 		case SBIC_CSR_MIS|CMD_PHASE:
   1453  1.14   chopps 		case SBIC_CSR_MIS_1|CMD_PHASE:
   1454  1.14   chopps 		case SBIC_CSR_MIS_2|CMD_PHASE:
   1455  1.14   chopps 			if (sbicxfstart(regs, clen, CMD_PHASE, sbic_cmd_wait))
   1456  1.14   chopps 				if (sbicxfout(regs, clen,
   1457  1.14   chopps 					      cbuf, CMD_PHASE))
   1458  1.14   chopps 					i = sbicabort(dev, regs,"icmd sending cmd");
   1459  1.14   chopps #if 0
   1460  1.14   chopps 			GET_SBIC_csr(regs, csr); /* Lets us reload tcount */
   1461   1.1   chopps 			WAIT_CIP(regs);
   1462  1.14   chopps 			GET_SBIC_asr(regs, asr);
   1463  1.16   chopps 			CSR_TRACE('I',csr,asr,target);
   1464  1.14   chopps 			if( asr & (SBIC_ASR_BSY|SBIC_ASR_LCI|SBIC_ASR_CIP) )
   1465  1.14   chopps 				printf("next: cmd sent asr %02x, csr %02x\n",
   1466  1.14   chopps 				       asr, csr);
   1467  1.14   chopps #endif
   1468  1.14   chopps 			break;
   1469  1.14   chopps 
   1470  1.14   chopps #if 0
   1471  1.14   chopps 		case SBIC_CSR_XFERRED|DATA_OUT_PHASE:
   1472  1.14   chopps 		case SBIC_CSR_XFERRED|DATA_IN_PHASE:
   1473  1.14   chopps 		case SBIC_CSR_MIS|DATA_OUT_PHASE:
   1474  1.14   chopps 		case SBIC_CSR_MIS|DATA_IN_PHASE:
   1475  1.14   chopps 		case SBIC_CSR_MIS_1|DATA_OUT_PHASE:
   1476  1.14   chopps 		case SBIC_CSR_MIS_1|DATA_IN_PHASE:
   1477  1.14   chopps 		case SBIC_CSR_MIS_2|DATA_OUT_PHASE:
   1478  1.14   chopps 		case SBIC_CSR_MIS_2|DATA_IN_PHASE:
   1479  1.14   chopps 			if (acb->sc_kv.dc_count <= 0)
   1480  1.14   chopps 				i = sbicabort(dev, regs, "icmd out of data");
   1481  1.14   chopps 			else {
   1482  1.14   chopps 			  wait = sbic_data_wait;
   1483  1.14   chopps 			  if (sbicxfstart(regs,
   1484  1.14   chopps 					  acb->sc_kv.dc_count,
   1485  1.14   chopps 					  SBIC_PHASE(csr), wait))
   1486  1.14   chopps 			    if (csr & 0x01)
   1487  1.14   chopps 			      /* data in? */
   1488  1.14   chopps 			      i=sbicxfin(regs,
   1489  1.14   chopps 					 acb->sc_kv.dc_count,
   1490  1.14   chopps 					 acb->sc_kv.dc_addr);
   1491  1.14   chopps 			    else
   1492  1.14   chopps 			      i=sbicxfout(regs,
   1493  1.14   chopps 					  acb->sc_kv.dc_count,
   1494  1.14   chopps 					  acb->sc_kv.dc_addr,
   1495  1.14   chopps 					     SBIC_PHASE(csr));
   1496  1.14   chopps 			  acb->sc_kv.dc_addr +=
   1497  1.14   chopps 				  (acb->sc_kv.dc_count - i);
   1498  1.14   chopps 			  acb->sc_kv.dc_count = i;
   1499  1.14   chopps 			  i = 1;
   1500  1.14   chopps 			}
   1501  1.14   chopps 			break;
   1502  1.14   chopps 
   1503   1.1   chopps #endif
   1504  1.14   chopps 		case SBIC_CSR_XFERRED|STATUS_PHASE:
   1505  1.14   chopps 		case SBIC_CSR_MIS|STATUS_PHASE:
   1506  1.14   chopps 		case SBIC_CSR_MIS_1|STATUS_PHASE:
   1507  1.14   chopps 		case SBIC_CSR_MIS_2|STATUS_PHASE:
   1508   1.1   chopps 			/*
   1509  1.14   chopps 			 * the sbic does the status/cmd-complete reading ok,
   1510  1.14   chopps 			 * so do this with its hi-level commands.
   1511   1.1   chopps 			 */
   1512  1.14   chopps #ifdef DEBUG
   1513  1.14   chopps 			if(sbic_debug)
   1514  1.14   chopps 				printf("SBICICMD status phase\n");
   1515  1.14   chopps #endif
   1516  1.14   chopps 			SBIC_TC_PUT(regs, 0);
   1517  1.14   chopps 			SET_SBIC_cmd_phase(regs, 0x46);
   1518  1.14   chopps 			SET_SBIC_cmd(regs, SBIC_CMD_SEL_ATN_XFER);
   1519  1.14   chopps 			break;
   1520   1.1   chopps 
   1521  1.14   chopps #if THIS_IS_A_RESERVED_STATE
   1522  1.14   chopps 		case BUS_FREE_PHASE:		/* This is not legal */
   1523  1.14   chopps 			if( dev->sc_stat[0] != 0xff )
   1524  1.14   chopps 				goto out;
   1525  1.14   chopps 			break;
   1526   1.1   chopps #endif
   1527   1.1   chopps 
   1528  1.14   chopps 		default:
   1529  1.14   chopps 			i = sbicnextstate(dev, csr, asr);
   1530  1.14   chopps 		}
   1531  1.14   chopps 
   1532  1.14   chopps 		/*
   1533  1.14   chopps 		 * make sure the last command was taken,
   1534  1.14   chopps 		 * ie. we're not hunting after an ignored command..
   1535  1.14   chopps 		 */
   1536  1.14   chopps 		GET_SBIC_asr(regs, asr);
   1537  1.14   chopps 
   1538  1.14   chopps 		/* tapes may take a loooong time.. */
   1539  1.14   chopps 		while (asr & SBIC_ASR_BSY){
   1540  1.14   chopps 			if(asr & SBIC_ASR_DBR) {
   1541  1.14   chopps 				printf("sbicicmd: Waiting while sbic is jammed, CSR:%02x,ASR:%02x\n",
   1542  1.14   chopps 				       csr,asr);
   1543  1.14   chopps #ifdef DDB
   1544  1.14   chopps 				Debugger();
   1545  1.14   chopps #endif
   1546  1.14   chopps 				/* SBIC is jammed */
   1547  1.14   chopps 				/* DUNNO which direction */
   1548  1.14   chopps 				/* Try old direction */
   1549  1.14   chopps 				GET_SBIC_data(regs,i);
   1550  1.14   chopps 				GET_SBIC_asr(regs, asr);
   1551  1.14   chopps 				if( asr & SBIC_ASR_DBR) /* Wants us to write */
   1552  1.14   chopps 					SET_SBIC_data(regs,i);
   1553   1.1   chopps 			}
   1554  1.14   chopps 			GET_SBIC_asr(regs, asr);
   1555   1.1   chopps 		}
   1556   1.1   chopps 
   1557   1.1   chopps 		/*
   1558  1.14   chopps 		 * wait for last command to complete
   1559   1.1   chopps 		 */
   1560  1.14   chopps 		if (asr & SBIC_ASR_LCI) {
   1561  1.14   chopps 			printf("sbicicmd: last command ignored\n");
   1562  1.14   chopps 		}
   1563  1.14   chopps 		else if( i == 1 ) /* Bsy */
   1564  1.14   chopps 			SBIC_WAIT (regs, SBIC_ASR_INT, wait);
   1565  1.14   chopps 
   1566  1.13  mycroft 		/*
   1567  1.14   chopps 		 * do it again
   1568   1.1   chopps 		 */
   1569  1.14   chopps 	} while ( i > 0 && dev->sc_stat[0] == 0xff);
   1570   1.1   chopps 
   1571  1.14   chopps 	/* Sometimes we need to do an extra read of the CSR */
   1572  1.14   chopps 	GET_SBIC_csr(regs, csr);
   1573  1.16   chopps 	CSR_TRACE('I',csr,asr,0xff);
   1574   1.1   chopps 
   1575  1.14   chopps #if CSR_LOG_BUF_SIZE
   1576  1.14   chopps 	if(reselect_debug>1)
   1577  1.14   chopps 		for(i=0; i<bufptr; i++)
   1578  1.14   chopps 			printf("CSR:%02x", csrbuf[i]);
   1579  1.14   chopps #endif
   1580   1.1   chopps 
   1581  1.14   chopps #ifdef DEBUG
   1582  1.14   chopps 	if(data_pointer_debug > 1)
   1583  1.14   chopps 		printf("sbicicmd done(%d,%d):%d =%d=\n",
   1584  1.14   chopps 		       dev->target, lun,
   1585  1.14   chopps 		       acb->sc_kv.dc_count,
   1586  1.14   chopps 		       dev->sc_stat[0]);
   1587  1.14   chopps #endif
   1588   1.1   chopps 
   1589   1.1   chopps 	QPRINTF(("=STS:%02x=", dev->sc_stat[0]));
   1590  1.14   chopps 	dev->sc_flags &= ~SBICF_ICMD;
   1591  1.14   chopps 
   1592  1.16   chopps 	SBIC_TRACE(dev);
   1593   1.1   chopps 	return(dev->sc_stat[0]);
   1594   1.1   chopps }
   1595   1.1   chopps 
   1596   1.1   chopps /*
   1597   1.1   chopps  * Finish SCSI xfer command:  After the completion interrupt from
   1598   1.1   chopps  * a read/write operation, sequence through the final phases in
   1599   1.1   chopps  * programmed i/o.  This routine is a lot like sbicicmd except we
   1600   1.1   chopps  * skip (and don't allow) the select, cmd out and data in/out phases.
   1601   1.1   chopps  */
   1602   1.1   chopps void
   1603   1.1   chopps sbicxfdone(dev, regs, target)
   1604   1.1   chopps 	struct sbic_softc *dev;
   1605   1.1   chopps 	sbic_regmap_p regs;
   1606   1.1   chopps 	int target;
   1607   1.1   chopps {
   1608  1.16   chopps 	u_char phase, asr, csr;
   1609   1.1   chopps 	int s;
   1610   1.1   chopps 
   1611  1.16   chopps 	SBIC_TRACE(dev);
   1612   1.1   chopps 	QPRINTF(("{"));
   1613   1.1   chopps 	s = splbio();
   1614   1.1   chopps 
   1615   1.1   chopps 	/*
   1616   1.1   chopps 	 * have the sbic complete on its own
   1617   1.1   chopps 	 */
   1618   1.1   chopps 	SBIC_TC_PUT(regs, 0);
   1619   1.1   chopps 	SET_SBIC_cmd_phase(regs, 0x46);
   1620   1.1   chopps 	SET_SBIC_cmd(regs, SBIC_CMD_SEL_ATN_XFER);
   1621   1.1   chopps 
   1622   1.1   chopps 	do {
   1623  1.16   chopps 		asr = SBIC_WAIT (regs, SBIC_ASR_INT, 0);
   1624   1.1   chopps 		GET_SBIC_csr (regs, csr);
   1625  1.16   chopps 		CSR_TRACE('f',csr,asr,target);
   1626   1.1   chopps 		QPRINTF(("%02x:", csr));
   1627   1.1   chopps 	} while ((csr != SBIC_CSR_DISC) && (csr != SBIC_CSR_DISC_1)
   1628   1.1   chopps 	    && (csr != SBIC_CSR_S_XFERRED));
   1629   1.1   chopps 
   1630   1.1   chopps 	dev->sc_flags &= ~SBICF_SELECTED;
   1631   1.1   chopps 
   1632   1.1   chopps 	GET_SBIC_cmd_phase (regs, phase);
   1633   1.1   chopps 	QPRINTF(("}%02x", phase));
   1634   1.1   chopps 	if (phase == 0x60)
   1635   1.1   chopps 		GET_SBIC_tlun(regs, dev->sc_stat[0]);
   1636   1.1   chopps 	else
   1637   1.1   chopps 		sbicerror(dev, regs, csr);
   1638   1.1   chopps 
   1639   1.1   chopps 	QPRINTF(("=STS:%02x=\n", dev->sc_stat[0]));
   1640   1.1   chopps 	splx(s);
   1641  1.16   chopps 	SBIC_TRACE(dev);
   1642   1.1   chopps }
   1643   1.1   chopps 
   1644  1.14   chopps 	/*
   1645  1.14   chopps 	 * No DMA chains
   1646  1.14   chopps 	 */
   1647  1.14   chopps 
   1648   1.1   chopps int
   1649   1.1   chopps sbicgo(dev, xs)
   1650   1.1   chopps 	struct sbic_softc *dev;
   1651   1.1   chopps 	struct scsi_xfer *xs;
   1652   1.1   chopps {
   1653  1.23    veego 	int i, dmaflags, count, usedma;
   1654  1.23    veego 	u_char csr, asr, *addr;
   1655   1.1   chopps 	sbic_regmap_p regs;
   1656  1.14   chopps 	struct sbic_acb *acb;
   1657   1.1   chopps 
   1658  1.16   chopps 	SBIC_TRACE(dev);
   1659  1.14   chopps 	dev->target = xs->sc_link->target;
   1660  1.14   chopps 	dev->lun = xs->sc_link->lun;
   1661  1.14   chopps 	acb = dev->sc_nexus;
   1662   1.1   chopps 	regs = dev->sc_sbicp;
   1663  1.14   chopps 
   1664  1.14   chopps 	usedma = sbicdmaok(dev, xs);
   1665  1.14   chopps #ifdef DEBUG
   1666  1.14   chopps 	routine = 1;
   1667  1.14   chopps 	debug_sbic_regs = regs; /* store this to allow debug calls */
   1668  1.14   chopps 	if( data_pointer_debug > 1 )
   1669  1.14   chopps 		printf("sbicgo(%d,%d)\n", dev->target, dev->lun);
   1670  1.14   chopps #endif
   1671   1.1   chopps 
   1672   1.1   chopps 	/*
   1673   1.1   chopps 	 * set the sbic into DMA mode
   1674   1.1   chopps 	 */
   1675  1.14   chopps 	if( usedma )
   1676  1.14   chopps 		SET_SBIC_control(regs, SBIC_CTL_EDI | SBIC_CTL_IDI |
   1677  1.14   chopps 				 SBIC_MACHINE_DMA_MODE);
   1678  1.14   chopps 	else
   1679  1.14   chopps 		SET_SBIC_control(regs, SBIC_CTL_EDI | SBIC_CTL_IDI);
   1680  1.14   chopps 
   1681   1.1   chopps 
   1682   1.1   chopps 	/*
   1683   1.1   chopps 	 * select the SCSI bus (it's an error if bus isn't free)
   1684   1.1   chopps 	 */
   1685  1.14   chopps 	if (sbicselectbus(dev, regs, dev->target, dev->lun,
   1686   1.7   chopps 	    dev->sc_scsiaddr)) {
   1687  1.14   chopps /*		printf("sbicgo: Trying to select busy bus!\n"); */
   1688  1.16   chopps 		SBIC_TRACE(dev);
   1689  1.14   chopps 		return(0); /* Not done: needs to be rescheduled */
   1690   1.1   chopps 	}
   1691  1.14   chopps 	dev->sc_stat[0] = 0xff;
   1692   1.1   chopps 
   1693   1.1   chopps 	/*
   1694  1.14   chopps 	 * Calculate DMA chains now
   1695   1.1   chopps 	 */
   1696   1.1   chopps 
   1697  1.14   chopps 	dmaflags = 0;
   1698  1.14   chopps 	if (acb->flags & ACB_DATAIN)
   1699  1.14   chopps 		dmaflags |= DMAGO_READ;
   1700   1.1   chopps 
   1701   1.1   chopps 
   1702   1.1   chopps 	/*
   1703  1.14   chopps 	 * Deal w/bounce buffers.
   1704   1.1   chopps 	 */
   1705   1.1   chopps 
   1706  1.14   chopps 	addr = acb->sc_kv.dc_addr;
   1707  1.14   chopps 	count = acb->sc_kv.dc_count;
   1708  1.14   chopps 	if (count && (char *)kvtop(addr) != acb->sc_pa.dc_addr)	{ /* XXXX check */
   1709  1.23    veego 		printf("sbic: DMA buffer mapping changed %p->%x\n",
   1710  1.14   chopps 		    acb->sc_pa.dc_addr, kvtop(addr));
   1711  1.14   chopps #ifdef DDB
   1712  1.14   chopps 		Debugger();
   1713  1.14   chopps #endif
   1714   1.1   chopps 	}
   1715   1.1   chopps 
   1716  1.10   chopps #ifdef DEBUG
   1717  1.10   chopps 	++sbicdma_ops;			/* count total DMA operations */
   1718  1.10   chopps #endif
   1719  1.14   chopps 	if (count && usedma && dev->sc_flags & SBICF_BADDMA &&
   1720   1.1   chopps 	    sbiccheckdmap(addr, count, dev->sc_dmamask)) {
   1721   1.1   chopps 		/*
   1722   1.1   chopps 		 * need to bounce the dma.
   1723   1.1   chopps 		 */
   1724   1.1   chopps 		if (dmaflags & DMAGO_READ) {
   1725  1.14   chopps 			acb->flags |= ACB_BBUF;
   1726  1.14   chopps 			acb->sc_dmausrbuf = addr;
   1727  1.14   chopps 			acb->sc_dmausrlen = count;
   1728  1.14   chopps 			acb->sc_usrbufpa = (u_char *)kvtop(addr);
   1729  1.14   chopps 			if(!dev->sc_tinfo[dev->target].bounce) {
   1730  1.14   chopps 				printf("sbicgo: HELP! no bounce allocated for %d\n",
   1731  1.14   chopps 				       dev->target);
   1732  1.23    veego 				printf("xfer: (%p->%p,%lx)\n", acb->sc_dmausrbuf,
   1733  1.14   chopps 				       acb->sc_usrbufpa, acb->sc_dmausrlen);
   1734  1.14   chopps 				dev->sc_tinfo[xs->sc_link->target].bounce
   1735  1.14   chopps 					= (char *)alloc_z2mem(MAXPHYS);
   1736  1.14   chopps 				if (isztwomem(dev->sc_tinfo[xs->sc_link->target].bounce))
   1737  1.14   chopps 					printf("alloc ZII target %d bounce pa 0x%x\n",
   1738  1.14   chopps 					       xs->sc_link->target,
   1739  1.14   chopps 					       kvtop(dev->sc_tinfo[xs->sc_link->target].bounce));
   1740  1.14   chopps 				else if (dev->sc_tinfo[xs->sc_link->target].bounce)
   1741  1.23    veego 					printf("alloc CHIP target %d bounce pa 0x%p\n",
   1742  1.14   chopps 					       xs->sc_link->target,
   1743  1.14   chopps 					       PREP_DMA_MEM(dev->sc_tinfo[xs->sc_link->target].bounce));
   1744  1.14   chopps 
   1745  1.14   chopps 				printf("Allocating %d bounce at %x\n",
   1746  1.14   chopps 				       dev->target,
   1747  1.14   chopps 				       kvtop(dev->sc_tinfo[dev->target].bounce));
   1748  1.14   chopps 			}
   1749   1.1   chopps 		} else {	/* write: copy to dma buffer */
   1750  1.14   chopps #ifdef DEBUG
   1751  1.14   chopps 			if(data_pointer_debug)
   1752  1.14   chopps 			printf("sbicgo: copying %x bytes to target %d bounce %x\n",
   1753  1.14   chopps 			       count, dev->target,
   1754  1.14   chopps 			       kvtop(dev->sc_tinfo[dev->target].bounce));
   1755  1.14   chopps #endif
   1756  1.14   chopps 			bcopy (addr, dev->sc_tinfo[dev->target].bounce, count);
   1757   1.1   chopps 		}
   1758  1.14   chopps 		addr = dev->sc_tinfo[dev->target].bounce;/* and use dma buffer */
   1759  1.14   chopps 		acb->sc_kv.dc_addr = addr;
   1760  1.10   chopps #ifdef DEBUG
   1761  1.10   chopps 		++sbicdma_bounces;		/* count number of bounced */
   1762  1.10   chopps #endif
   1763   1.1   chopps 	}
   1764   1.1   chopps 
   1765  1.14   chopps 	/*
   1766  1.14   chopps 	 * Allocate the DMA chain
   1767  1.14   chopps 	 */
   1768  1.14   chopps 
   1769  1.14   chopps 	/* Set start KVM addresses */
   1770  1.14   chopps #if 0
   1771  1.14   chopps 	acb->sc_kv.dc_addr = addr;
   1772  1.14   chopps 	acb->sc_kv.dc_count = count;
   1773  1.10   chopps #endif
   1774   1.1   chopps 
   1775  1.14   chopps 	/* Mark end of segment */
   1776  1.14   chopps 	acb->sc_tcnt = dev->sc_tcnt = 0;
   1777  1.14   chopps 	acb->sc_pa.dc_count = 0;
   1778  1.14   chopps 
   1779  1.14   chopps 	sbic_load_ptrs(dev, regs, dev->target, dev->lun);
   1780  1.16   chopps 	SBIC_TRACE(dev);
   1781  1.14   chopps 	/* Enable interrupts but don't do any DMA */
   1782  1.16   chopps 	dev->sc_enintr(dev);
   1783  1.16   chopps 	if (usedma) {
   1784  1.16   chopps 		dev->sc_tcnt = dev->sc_dmago(dev, acb->sc_pa.dc_addr,
   1785  1.16   chopps 		    acb->sc_pa.dc_count,
   1786  1.16   chopps 		    dmaflags);
   1787  1.16   chopps #ifdef DEBUG
   1788  1.19   chopps 		dev->sc_dmatimo = dev->sc_tcnt ? 1 : 0;
   1789  1.16   chopps #endif
   1790  1.16   chopps         } else
   1791  1.16   chopps 		dev->sc_dmacmd = 0; /* Don't use DMA */
   1792  1.14   chopps 	dev->sc_flags |= SBICF_INDMA;
   1793  1.23    veego /*	SBIC_TC_PUT(regs, dev->sc_tcnt); */ /* XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX */
   1794  1.16   chopps 	SBIC_TRACE(dev);
   1795  1.14   chopps 	sbic_save_ptrs(dev, regs, dev->target, dev->lun);
   1796  1.14   chopps 
   1797  1.14   chopps 	/*
   1798  1.14   chopps 	 * push the data cache ( I think this won't work (EH))
   1799  1.14   chopps 	 */
   1800  1.14   chopps #if defined(M68040)
   1801  1.14   chopps 	if (mmutype == MMU_68040 && usedma && count) {
   1802  1.14   chopps 		dma_cachectl(addr, count);
   1803  1.14   chopps 		if (((u_int)addr & 0xF) || (((u_int)addr + count) & 0xF))
   1804  1.14   chopps 			dev->sc_flags |= SBICF_DCFLUSH;
   1805   1.1   chopps 	}
   1806   1.1   chopps #endif
   1807   1.1   chopps 
   1808   1.1   chopps 	/*
   1809  1.16   chopps 	 * enintr() also enables interrupts for the sbic
   1810   1.1   chopps 	 */
   1811  1.14   chopps #ifdef DEBUG
   1812  1.14   chopps 	if( data_pointer_debug > 1 )
   1813  1.23    veego 		printf("sbicgo dmago:%d(%p:%lx)\n",
   1814  1.14   chopps 		       dev->target,dev->sc_cur->dc_addr,dev->sc_tcnt);
   1815  1.24   mhitch #if 0
   1816  1.24   mhitch 	/*
   1817  1.24   mhitch 	 * Hmm - this isn't right:  asr and csr haven't been set yet.
   1818  1.24   mhitch 	 */
   1819  1.14   chopps 	debug_asr = asr;
   1820  1.14   chopps 	debug_csr = csr;
   1821   1.3   chopps #endif
   1822  1.24   mhitch #endif
   1823   1.1   chopps 
   1824   1.1   chopps 	/*
   1825  1.14   chopps 	 * Lets cycle a while then let the interrupt handler take over
   1826   1.1   chopps 	 */
   1827   1.1   chopps 
   1828  1.16   chopps 	asr = GET_SBIC_asr(regs, asr);
   1829  1.14   chopps 	do {
   1830  1.14   chopps 		GET_SBIC_csr(regs, csr);
   1831  1.16   chopps 		CSR_TRACE('g',csr,asr,dev->target);
   1832  1.14   chopps #ifdef DEBUG
   1833  1.14   chopps 		debug_csr = csr;
   1834  1.14   chopps 		routine = 1;
   1835  1.14   chopps #endif
   1836  1.14   chopps 		QPRINTF(("go[0x%x]", csr));
   1837   1.1   chopps 
   1838  1.14   chopps 		i = sbicnextstate(dev, csr, asr);
   1839   1.1   chopps 
   1840  1.14   chopps 		WAIT_CIP(regs);
   1841  1.14   chopps 		GET_SBIC_asr(regs, asr);
   1842  1.14   chopps #ifdef DEBUG
   1843  1.14   chopps 		debug_asr = asr;
   1844  1.14   chopps #endif
   1845  1.14   chopps 		if(asr & SBIC_ASR_LCI) printf("sbicgo: LCI asr:%02x csr:%02x\n",
   1846  1.14   chopps 					      asr,csr);
   1847  1.14   chopps 	} while( i == SBIC_STATE_RUNNING
   1848  1.14   chopps 		&& asr & (SBIC_ASR_INT|SBIC_ASR_LCI) );
   1849  1.14   chopps 
   1850  1.16   chopps 	CSR_TRACE('g',csr,asr,i<<4);
   1851  1.16   chopps 	SBIC_TRACE(dev);
   1852  1.16   chopps if (i == SBIC_STATE_DONE && dev->sc_stat[0] == 0xff) printf("sbicgo: done & stat = 0xff\n");
   1853  1.16   chopps 	if (i == SBIC_STATE_DONE && dev->sc_stat[0] != 0xff) {
   1854  1.16   chopps /*	if( i == SBIC_STATE_DONE && dev->sc_stat[0] ) { */
   1855  1.14   chopps 		/* Did we really finish that fast? */
   1856  1.14   chopps 		return 1;
   1857  1.14   chopps 	}
   1858  1.14   chopps 	return 0;
   1859   1.1   chopps }
   1860   1.1   chopps 
   1861   1.1   chopps 
   1862   1.1   chopps int
   1863   1.1   chopps sbicintr(dev)
   1864   1.1   chopps 	struct sbic_softc *dev;
   1865   1.1   chopps {
   1866   1.1   chopps 	sbic_regmap_p regs;
   1867  1.23    veego 	u_char asr, csr;
   1868  1.23    veego 	int i;
   1869   1.1   chopps 
   1870   1.1   chopps 	regs = dev->sc_sbicp;
   1871   1.1   chopps 
   1872   1.1   chopps 	/*
   1873   1.1   chopps 	 * pending interrupt?
   1874   1.1   chopps 	 */
   1875   1.1   chopps 	GET_SBIC_asr (regs, asr);
   1876   1.1   chopps 	if ((asr & SBIC_ASR_INT) == 0)
   1877   1.1   chopps 		return(0);
   1878   1.1   chopps 
   1879  1.16   chopps 	SBIC_TRACE(dev);
   1880  1.14   chopps 	do {
   1881  1.14   chopps 		GET_SBIC_csr(regs, csr);
   1882  1.16   chopps 		CSR_TRACE('i',csr,asr,dev->target);
   1883  1.14   chopps #ifdef DEBUG
   1884  1.14   chopps 		debug_csr = csr;
   1885  1.14   chopps 		routine = 2;
   1886  1.14   chopps #endif
   1887  1.14   chopps 		QPRINTF(("intr[0x%x]", csr));
   1888  1.14   chopps 
   1889  1.14   chopps 		i = sbicnextstate(dev, csr, asr);
   1890  1.14   chopps 
   1891  1.14   chopps 		WAIT_CIP(regs);
   1892  1.14   chopps 		GET_SBIC_asr(regs, asr);
   1893  1.14   chopps #ifdef DEBUG
   1894  1.14   chopps 		debug_asr = asr;
   1895  1.14   chopps #endif
   1896  1.14   chopps #if 0
   1897  1.14   chopps 		if(asr & SBIC_ASR_LCI) printf("sbicintr: LCI asr:%02x csr:%02x\n",
   1898  1.14   chopps 					      asr,csr);
   1899  1.14   chopps #endif
   1900  1.14   chopps 	} while(i == SBIC_STATE_RUNNING &&
   1901  1.14   chopps 		asr & (SBIC_ASR_INT|SBIC_ASR_LCI));
   1902  1.16   chopps 	CSR_TRACE('i',csr,asr,i<<4);
   1903  1.16   chopps 	SBIC_TRACE(dev);
   1904  1.14   chopps 	return(1);
   1905  1.14   chopps }
   1906  1.14   chopps 
   1907  1.14   chopps /*
   1908  1.14   chopps  * Run commands and wait for disconnect
   1909  1.14   chopps  */
   1910  1.14   chopps int
   1911  1.14   chopps sbicpoll(dev)
   1912  1.14   chopps 	struct sbic_softc *dev;
   1913  1.14   chopps {
   1914  1.14   chopps 	sbic_regmap_p regs;
   1915  1.14   chopps 	u_char asr, csr;
   1916  1.14   chopps 	int i;
   1917  1.14   chopps 
   1918  1.16   chopps 	SBIC_TRACE(dev);
   1919  1.14   chopps 	regs = dev->sc_sbicp;
   1920  1.14   chopps 
   1921  1.14   chopps 	do {
   1922  1.14   chopps 		GET_SBIC_asr (regs, asr);
   1923  1.14   chopps #ifdef DEBUG
   1924  1.14   chopps 		debug_asr = asr;
   1925  1.14   chopps #endif
   1926  1.14   chopps 		GET_SBIC_csr(regs, csr);
   1927  1.16   chopps 		CSR_TRACE('p',csr,asr,dev->target);
   1928  1.14   chopps #ifdef DEBUG
   1929  1.14   chopps 		debug_csr = csr;
   1930  1.14   chopps 		routine = 2;
   1931  1.14   chopps #endif
   1932  1.14   chopps 		QPRINTF(("poll[0x%x]", csr));
   1933  1.14   chopps 
   1934  1.14   chopps 		i = sbicnextstate(dev, csr, asr);
   1935  1.14   chopps 
   1936  1.14   chopps 		WAIT_CIP(regs);
   1937  1.14   chopps 		GET_SBIC_asr(regs, asr);
   1938  1.14   chopps 		/* tapes may take a loooong time.. */
   1939  1.14   chopps 		while (asr & SBIC_ASR_BSY){
   1940  1.14   chopps 			if(asr & SBIC_ASR_DBR) {
   1941  1.14   chopps 				printf("sbipoll: Waiting while sbic is jammed, CSR:%02x,ASR:%02x\n",
   1942  1.14   chopps 				       csr,asr);
   1943  1.14   chopps #ifdef DDB
   1944  1.14   chopps 				Debugger();
   1945  1.14   chopps #endif
   1946  1.14   chopps 				/* SBIC is jammed */
   1947  1.14   chopps 				/* DUNNO which direction */
   1948  1.14   chopps 				/* Try old direction */
   1949  1.14   chopps 				GET_SBIC_data(regs,i);
   1950  1.14   chopps 				GET_SBIC_asr(regs, asr);
   1951  1.14   chopps 				if( asr & SBIC_ASR_DBR) /* Wants us to write */
   1952  1.14   chopps 					SET_SBIC_data(regs,i);
   1953  1.14   chopps 			}
   1954  1.14   chopps 			GET_SBIC_asr(regs, asr);
   1955  1.14   chopps 		}
   1956  1.14   chopps 
   1957  1.14   chopps 		if(asr & SBIC_ASR_LCI) printf("sbicpoll: LCI asr:%02x csr:%02x\n",
   1958  1.14   chopps 					      asr,csr);
   1959  1.14   chopps 		else if( i == 1 ) /* BSY */
   1960  1.14   chopps 			SBIC_WAIT(regs, SBIC_ASR_INT, sbic_cmd_wait);
   1961  1.14   chopps 	} while(i == SBIC_STATE_RUNNING);
   1962  1.16   chopps 	CSR_TRACE('p',csr,asr,i<<4);
   1963  1.16   chopps 	SBIC_TRACE(dev);
   1964  1.14   chopps 	return(1);
   1965  1.14   chopps }
   1966  1.14   chopps 
   1967  1.14   chopps /*
   1968  1.14   chopps  * Handle a single msgin
   1969  1.14   chopps  */
   1970  1.14   chopps 
   1971  1.14   chopps int
   1972  1.14   chopps sbicmsgin(dev)
   1973  1.14   chopps 	struct sbic_softc *dev;
   1974  1.14   chopps {
   1975  1.14   chopps 	sbic_regmap_p regs;
   1976  1.14   chopps 	int recvlen;
   1977  1.14   chopps 	u_char asr, csr, *tmpaddr;
   1978  1.14   chopps 
   1979  1.14   chopps 	regs = dev->sc_sbicp;
   1980  1.14   chopps 
   1981  1.14   chopps 	dev->sc_msg[0] = 0xff;
   1982  1.14   chopps 	dev->sc_msg[1] = 0xff;
   1983  1.14   chopps 
   1984  1.14   chopps 	GET_SBIC_asr(regs, asr);
   1985  1.14   chopps #ifdef DEBUG
   1986  1.14   chopps 	if(reselect_debug>1)
   1987  1.14   chopps 		printf("sbicmsgin asr=%02x\n", asr);
   1988  1.14   chopps #endif
   1989  1.14   chopps 
   1990  1.14   chopps 	sbic_save_ptrs(dev, regs, dev->target, dev->lun);
   1991  1.14   chopps 
   1992  1.14   chopps 	GET_SBIC_selid (regs, csr);
   1993  1.14   chopps 	SET_SBIC_selid (regs, csr | SBIC_SID_FROM_SCSI);
   1994  1.14   chopps 
   1995  1.14   chopps 	SBIC_TC_PUT(regs, 0);
   1996  1.14   chopps 	tmpaddr = dev->sc_msg;
   1997  1.14   chopps 	recvlen = 1;
   1998  1.14   chopps 	do {
   1999  1.14   chopps 		while( recvlen-- ) {
   2000  1.16   chopps 			asr = GET_SBIC_asr(regs, asr);
   2001  1.14   chopps 			GET_SBIC_csr(regs, csr);
   2002  1.14   chopps 			QPRINTF(("sbicmsgin ready to go (csr,asr)=(%02x,%02x)\n",
   2003  1.14   chopps 				 csr, asr));
   2004  1.14   chopps 
   2005  1.14   chopps 			RECV_BYTE(regs, *tmpaddr);
   2006  1.16   chopps 			CSR_TRACE('m',csr,asr,*tmpaddr);
   2007  1.14   chopps #if 1
   2008  1.14   chopps 			/*
   2009  1.14   chopps 			 * get the command completion interrupt, or we
   2010  1.14   chopps 			 * can't send a new command (LCI)
   2011  1.14   chopps 			 */
   2012  1.14   chopps 			SBIC_WAIT(regs, SBIC_ASR_INT, 0);
   2013  1.14   chopps 			GET_SBIC_csr(regs, csr);
   2014  1.16   chopps 			CSR_TRACE('X',csr,asr,dev->target);
   2015  1.14   chopps #else
   2016  1.14   chopps 			WAIT_CIP(regs);
   2017  1.14   chopps 			do {
   2018  1.14   chopps 				GET_SBIC_asr(regs, asr);
   2019  1.14   chopps 				csr = 0xff;
   2020  1.14   chopps 				GET_SBIC_csr(regs, csr);
   2021  1.16   chopps 				CSR_TRACE('X',csr,asr,dev->target);
   2022  1.14   chopps 				if( csr == 0xff )
   2023  1.14   chopps 					printf("sbicmsgin waiting: csr %02x asr %02x\n", csr, asr);
   2024  1.14   chopps 			} while( csr == 0xff );
   2025  1.14   chopps #endif
   2026  1.14   chopps #ifdef DEBUG
   2027  1.14   chopps 			if(reselect_debug>1)
   2028  1.14   chopps 				printf("sbicmsgin: got %02x csr %02x asr %02x\n",
   2029  1.14   chopps 				       *tmpaddr, csr, asr);
   2030  1.14   chopps #endif
   2031  1.14   chopps #if do_parity_check
   2032  1.14   chopps 			if( asr & SBIC_ASR_PE ) {
   2033  1.14   chopps 				printf ("Parity error");
   2034  1.14   chopps 				/* This code simply does not work. */
   2035  1.14   chopps 				WAIT_CIP(regs);
   2036  1.14   chopps 				SET_SBIC_cmd(regs, SBIC_CMD_SET_ATN);
   2037  1.14   chopps 				WAIT_CIP(regs);
   2038  1.14   chopps 				GET_SBIC_asr(regs, asr);
   2039  1.14   chopps 				WAIT_CIP(regs);
   2040  1.14   chopps 				SET_SBIC_cmd(regs, SBIC_CMD_CLR_ACK);
   2041  1.14   chopps 				WAIT_CIP(regs);
   2042  1.14   chopps 				if( !(asr & SBIC_ASR_LCI) )
   2043  1.14   chopps 					/* Target wants to send garbled msg*/
   2044  1.14   chopps 					continue;
   2045  1.14   chopps 				printf("--fixing\n");
   2046  1.14   chopps 				/* loop until a msgout phase occurs on target */
   2047  1.14   chopps 				while(csr & 0x07 != MESG_OUT_PHASE) {
   2048  1.14   chopps 					while( asr & SBIC_ASR_BSY &&
   2049  1.14   chopps 					      !(asr & SBIC_ASR_DBR|SBIC_ASR_INT) )
   2050  1.14   chopps 						GET_SBIC_asr(regs, asr);
   2051  1.14   chopps 					if( asr & SBIC_ASR_DBR )
   2052  1.14   chopps 						panic("msgin: jammed again!\n");
   2053  1.14   chopps 					GET_SBIC_csr(regs, csr);
   2054  1.16   chopps 					CSR_TRACE('e',csr,asr,dev->target);
   2055  1.14   chopps 					if( csr & 0x07 != MESG_OUT_PHASE ) {
   2056  1.14   chopps 						sbicnextstate(dev, csr, asr);
   2057  1.14   chopps 						sbic_save_ptrs(dev, regs,
   2058  1.14   chopps 							       dev->target,
   2059  1.14   chopps 							       dev->lun);
   2060  1.14   chopps 					}
   2061  1.14   chopps 				}
   2062  1.14   chopps 				/* Should be msg out by now */
   2063  1.14   chopps 				SEND_BYTE(regs, MSG_PARITY_ERROR);
   2064  1.14   chopps 			}
   2065  1.14   chopps 			else
   2066  1.14   chopps #endif
   2067  1.14   chopps 				tmpaddr++;
   2068  1.14   chopps 
   2069  1.14   chopps 			if(recvlen) {
   2070  1.14   chopps 				/* Clear ACK */
   2071  1.14   chopps 				WAIT_CIP(regs);
   2072  1.14   chopps 				GET_SBIC_asr(regs, asr);
   2073  1.14   chopps 				GET_SBIC_csr(regs, csr);
   2074  1.16   chopps 				CSR_TRACE('X',csr,asr,dev->target);
   2075  1.14   chopps 				QPRINTF(("sbicmsgin pre byte CLR_ACK (csr,asr)=(%02x,%02x)\n",
   2076  1.14   chopps 					 csr, asr));
   2077  1.14   chopps 				SET_SBIC_cmd(regs, SBIC_CMD_CLR_ACK);
   2078  1.14   chopps 				SBIC_WAIT(regs, SBIC_ASR_INT, 0);
   2079  1.14   chopps 			}
   2080  1.14   chopps 
   2081  1.14   chopps 		};
   2082  1.14   chopps 
   2083  1.14   chopps 		if(dev->sc_msg[0] == 0xff) {
   2084  1.14   chopps 			printf("sbicmsgin: sbic swallowed our message\n");
   2085  1.14   chopps 			break;
   2086  1.14   chopps 		}
   2087  1.14   chopps #ifdef DEBUG
   2088  1.14   chopps 		if (sync_debug)
   2089  1.14   chopps 			printf("msgin done csr 0x%x asr 0x%x msg 0x%x\n",
   2090  1.14   chopps 			       csr, asr, dev->sc_msg[0]);
   2091  1.14   chopps #endif
   2092  1.14   chopps 		/*
   2093  1.14   chopps 		 * test whether this is a reply to our sync
   2094  1.14   chopps 		 * request
   2095  1.14   chopps 		 */
   2096  1.14   chopps 		if (MSG_ISIDENTIFY(dev->sc_msg[0])) {
   2097  1.14   chopps 			QPRINTF(("IFFY"));
   2098  1.14   chopps #if 0
   2099  1.14   chopps 			/* There is an implied load-ptrs here */
   2100  1.14   chopps 			sbic_load_ptrs(dev, regs, dev->target, dev->lun);
   2101  1.14   chopps #endif
   2102  1.14   chopps 			/* Got IFFY msg -- ack it */
   2103  1.14   chopps 		} else if (dev->sc_msg[0] == MSG_REJECT
   2104  1.14   chopps 			   && dev->sc_sync[dev->target].state == SYNC_SENT) {
   2105  1.14   chopps 			QPRINTF(("REJECT of SYN"));
   2106  1.14   chopps #ifdef DEBUG
   2107  1.14   chopps 			if (sync_debug)
   2108  1.14   chopps 				printf("target %d rejected sync, going async\n",
   2109  1.14   chopps 				       dev->target);
   2110  1.14   chopps #endif
   2111  1.14   chopps 			dev->sc_sync[dev->target].period = sbic_min_period;
   2112  1.14   chopps 			dev->sc_sync[dev->target].offset = 0;
   2113  1.14   chopps 			dev->sc_sync[dev->target].state = SYNC_DONE;
   2114  1.14   chopps 			SET_SBIC_syn(regs,
   2115  1.14   chopps 				     SBIC_SYN(dev->sc_sync[dev->target].offset,
   2116  1.14   chopps 					      dev->sc_sync[dev->target].period));
   2117  1.14   chopps 		} else if ((dev->sc_msg[0] == MSG_REJECT)) {
   2118  1.14   chopps 			QPRINTF(("REJECT"));
   2119  1.14   chopps 			/*
   2120  1.14   chopps 			 * we'll never REJECt a REJECT message..
   2121  1.14   chopps 			 */
   2122  1.14   chopps 		} else if ((dev->sc_msg[0] == MSG_SAVE_DATA_PTR)) {
   2123  1.14   chopps 			QPRINTF(("MSG_SAVE_DATA_PTR"));
   2124  1.14   chopps 			/*
   2125  1.14   chopps 			 * don't reject this either.
   2126  1.14   chopps 			 */
   2127  1.14   chopps 		} else if ((dev->sc_msg[0] == MSG_DISCONNECT)) {
   2128  1.14   chopps 			QPRINTF(("DISCONNECT"));
   2129  1.14   chopps #ifdef DEBUG
   2130  1.14   chopps 			if( reselect_debug>1 && dev->sc_msg[0] == MSG_DISCONNECT )
   2131  1.14   chopps 				printf("sbicmsgin: got disconnect msg %s\n",
   2132  1.14   chopps 				       (dev->sc_flags & SBICF_ICMD)?"rejecting":"");
   2133  1.14   chopps #endif
   2134  1.14   chopps 			if( dev->sc_flags & SBICF_ICMD ) {
   2135  1.14   chopps 				/* We're in immediate mode. Prevent disconnects. */
   2136  1.14   chopps 				/* prepare to reject the message, NACK */
   2137  1.14   chopps 				SET_SBIC_cmd(regs, SBIC_CMD_SET_ATN);
   2138  1.14   chopps 				WAIT_CIP(regs);
   2139  1.14   chopps 			}
   2140  1.14   chopps 		} else if (dev->sc_msg[0] == MSG_CMD_COMPLETE ) {
   2141  1.14   chopps 			QPRINTF(("CMD_COMPLETE"));
   2142  1.14   chopps 			/* !! KLUDGE ALERT !! quite a few drives don't seem to
   2143  1.14   chopps 			 * really like the current way of sending the
   2144  1.14   chopps 			 * sync-handshake together with the ident-message, and
   2145  1.14   chopps 			 * they react by sending command-complete and
   2146  1.14   chopps 			 * disconnecting right after returning the valid sync
   2147  1.14   chopps 			 * handshake. So, all I can do is reselect the drive,
   2148  1.14   chopps 			 * and hope it won't disconnect again. I don't think
   2149  1.14   chopps 			 * this is valid behavior, but I can't help fixing a
   2150  1.14   chopps 			 * problem that apparently exists.
   2151  1.14   chopps 			 *
   2152  1.14   chopps 			 * Note: we should not get here on `normal' command
   2153  1.14   chopps 			 * completion, as that condition is handled by the
   2154  1.14   chopps 			 * high-level sel&xfer resume command used to walk
   2155  1.14   chopps 			 * thru status/cc-phase.
   2156  1.14   chopps 			 */
   2157  1.14   chopps 
   2158  1.14   chopps #ifdef DEBUG
   2159  1.14   chopps 			if (sync_debug)
   2160  1.14   chopps 				printf ("GOT MSG %d! target %d acting weird.."
   2161  1.14   chopps 					" waiting for disconnect...\n",
   2162  1.14   chopps 					dev->sc_msg[0], dev->target);
   2163  1.14   chopps #endif
   2164  1.14   chopps 			/* Check to see if sbic is handling this */
   2165  1.14   chopps 			GET_SBIC_asr(regs, asr);
   2166  1.14   chopps 			if(asr & SBIC_ASR_BSY)
   2167  1.14   chopps 				return SBIC_STATE_RUNNING;
   2168  1.14   chopps 
   2169  1.14   chopps 			/* Let's try this: Assume it works and set status to 00 */
   2170  1.14   chopps 			dev->sc_stat[0] = 0;
   2171  1.14   chopps 		} else if (dev->sc_msg[0] == MSG_EXT_MESSAGE
   2172  1.14   chopps 			   && tmpaddr == &dev->sc_msg[1]) {
   2173  1.14   chopps 			QPRINTF(("ExtMSG\n"));
   2174  1.14   chopps 			/* Read in whole extended message */
   2175  1.14   chopps 			SET_SBIC_cmd(regs, SBIC_CMD_CLR_ACK);
   2176  1.14   chopps 			SBIC_WAIT(regs, SBIC_ASR_INT, 0);
   2177  1.14   chopps 			GET_SBIC_asr(regs, asr);
   2178  1.14   chopps 			GET_SBIC_csr(regs, csr);
   2179  1.14   chopps 			QPRINTF(("CLR ACK asr %02x, csr %02x\n", asr, csr));
   2180  1.14   chopps 			RECV_BYTE(regs, *tmpaddr);
   2181  1.16   chopps 			CSR_TRACE('x',csr,asr,*tmpaddr);
   2182  1.14   chopps 			/* Wait for command completion IRQ */
   2183  1.14   chopps 			SBIC_WAIT(regs, SBIC_ASR_INT, 0);
   2184  1.14   chopps 			recvlen = *tmpaddr++;
   2185  1.14   chopps 			QPRINTF(("Recving ext msg, asr %02x csr %02x len %02x\n",
   2186  1.14   chopps 			       asr, csr, recvlen));
   2187  1.14   chopps 		} else if (dev->sc_msg[0] == MSG_EXT_MESSAGE && dev->sc_msg[1] == 3
   2188  1.14   chopps 			   && dev->sc_msg[2] == MSG_SYNC_REQ) {
   2189  1.14   chopps 			QPRINTF(("SYN"));
   2190  1.14   chopps 			dev->sc_sync[dev->target].period =
   2191  1.14   chopps 				sbicfromscsiperiod(dev,
   2192  1.14   chopps 						   regs, dev->sc_msg[3]);
   2193  1.14   chopps 			dev->sc_sync[dev->target].offset = dev->sc_msg[4];
   2194  1.14   chopps 			dev->sc_sync[dev->target].state = SYNC_DONE;
   2195  1.14   chopps 			SET_SBIC_syn(regs,
   2196  1.14   chopps 				     SBIC_SYN(dev->sc_sync[dev->target].offset,
   2197  1.14   chopps 					      dev->sc_sync[dev->target].period));
   2198  1.14   chopps 			printf("%s: target %d now synchronous,"
   2199  1.14   chopps 			       " period=%dns, offset=%d.\n",
   2200  1.14   chopps 			       dev->sc_dev.dv_xname, dev->target,
   2201  1.14   chopps 			       dev->sc_msg[3] * 4, dev->sc_msg[4]);
   2202  1.14   chopps 		} else {
   2203  1.14   chopps #ifdef DEBUG
   2204  1.14   chopps 			if (sbic_debug || sync_debug)
   2205  1.14   chopps 				printf ("sbicmsgin: Rejecting message 0x%02x\n",
   2206  1.14   chopps 					dev->sc_msg[0]);
   2207  1.14   chopps #endif
   2208  1.14   chopps 			/* prepare to reject the message, NACK */
   2209  1.14   chopps 			SET_SBIC_cmd(regs, SBIC_CMD_SET_ATN);
   2210  1.14   chopps 			WAIT_CIP(regs);
   2211  1.14   chopps 		}
   2212  1.14   chopps 		/* Clear ACK */
   2213  1.14   chopps 		WAIT_CIP(regs);
   2214  1.14   chopps 		GET_SBIC_asr(regs, asr);
   2215  1.14   chopps 		GET_SBIC_csr(regs, csr);
   2216  1.16   chopps 		CSR_TRACE('X',csr,asr,dev->target);
   2217  1.14   chopps 		QPRINTF(("sbicmsgin pre CLR_ACK (csr,asr)=(%02x,%02x)%d\n",
   2218  1.14   chopps 			 csr, asr, recvlen));
   2219  1.14   chopps 		SET_SBIC_cmd(regs, SBIC_CMD_CLR_ACK);
   2220  1.14   chopps 		SBIC_WAIT(regs, SBIC_ASR_INT, 0);
   2221  1.14   chopps 	}
   2222  1.14   chopps #if 0
   2223  1.14   chopps 	while((csr == SBIC_CSR_MSGIN_W_ACK)
   2224  1.14   chopps 	      || (SBIC_PHASE(csr) == MESG_IN_PHASE));
   2225  1.14   chopps #else
   2226  1.14   chopps 	while (recvlen>0);
   2227  1.14   chopps #endif
   2228  1.14   chopps 
   2229  1.14   chopps 	QPRINTF(("sbicmsgin finished: csr %02x, asr %02x\n",csr, asr));
   2230  1.14   chopps 
   2231  1.14   chopps 	/* Should still have one CSR to read */
   2232  1.14   chopps 	return SBIC_STATE_RUNNING;
   2233  1.14   chopps }
   2234  1.14   chopps 
   2235  1.14   chopps 
   2236  1.14   chopps /*
   2237  1.14   chopps  * sbicnextstate()
   2238  1.14   chopps  * return:
   2239  1.14   chopps  *		0  == done
   2240  1.14   chopps  *		1  == working
   2241  1.14   chopps  *		2  == disconnected
   2242  1.14   chopps  *		-1 == error
   2243  1.14   chopps  */
   2244  1.14   chopps int
   2245  1.14   chopps sbicnextstate(dev, csr, asr)
   2246  1.14   chopps 	struct sbic_softc *dev;
   2247  1.14   chopps 	u_char csr, asr;
   2248  1.14   chopps {
   2249  1.14   chopps 	sbic_regmap_p regs;
   2250  1.14   chopps 	struct sbic_acb *acb;
   2251  1.14   chopps 	int i, newtarget, newlun, wait;
   2252  1.23    veego #if 0
   2253  1.14   chopps 	unsigned tcnt;
   2254  1.23    veego #endif
   2255  1.14   chopps 
   2256  1.23    veego 	i = 0;
   2257  1.16   chopps 	SBIC_TRACE(dev);
   2258  1.14   chopps 	regs = dev->sc_sbicp;
   2259  1.14   chopps 	acb = dev->sc_nexus;
   2260  1.14   chopps 
   2261  1.14   chopps 	QPRINTF(("next[%02x,%02x]",asr,csr));
   2262  1.14   chopps 
   2263  1.14   chopps 	switch (csr) {
   2264  1.14   chopps 	case SBIC_CSR_XFERRED|CMD_PHASE:
   2265  1.14   chopps 	case SBIC_CSR_MIS|CMD_PHASE:
   2266  1.14   chopps 	case SBIC_CSR_MIS_1|CMD_PHASE:
   2267  1.14   chopps 	case SBIC_CSR_MIS_2|CMD_PHASE:
   2268  1.14   chopps 		sbic_save_ptrs(dev, regs, dev->target, dev->lun);
   2269  1.14   chopps 		if (sbicxfstart(regs, acb->clen, CMD_PHASE, sbic_cmd_wait))
   2270  1.14   chopps 			if (sbicxfout(regs, acb->clen,
   2271  1.14   chopps 				      &acb->cmd, CMD_PHASE))
   2272  1.14   chopps 				goto abort;
   2273  1.14   chopps 		break;
   2274   1.1   chopps 
   2275  1.14   chopps 	case SBIC_CSR_XFERRED|STATUS_PHASE:
   2276  1.14   chopps 	case SBIC_CSR_MIS|STATUS_PHASE:
   2277  1.14   chopps 	case SBIC_CSR_MIS_1|STATUS_PHASE:
   2278  1.14   chopps 	case SBIC_CSR_MIS_2|STATUS_PHASE:
   2279   1.1   chopps 		/*
   2280   1.1   chopps 		 * this should be the normal i/o completion case.
   2281   1.1   chopps 		 * get the status & cmd complete msg then let the
   2282   1.1   chopps 		 * device driver look at what happened.
   2283   1.1   chopps 		 */
   2284  1.14   chopps 		sbicxfdone(dev,regs,dev->target);
   2285   1.3   chopps 		/*
   2286   1.3   chopps 		 * check for overlapping cache line, flush if so
   2287   1.3   chopps 		 */
   2288   1.4   chopps #ifdef M68040
   2289   1.3   chopps 		if (dev->sc_flags & SBICF_DCFLUSH) {
   2290  1.14   chopps #if 0
   2291  1.14   chopps 			printf("sbic: 68040 DMA cache flush needs fixing? %x:%x\n",
   2292  1.14   chopps 			    dev->sc_xs->data, dev->sc_xs->datalen);
   2293  1.14   chopps #endif
   2294   1.3   chopps 		}
   2295   1.4   chopps #endif
   2296  1.14   chopps #ifdef DEBUG
   2297  1.14   chopps 		if( data_pointer_debug > 1 )
   2298  1.23    veego 			printf("next dmastop: %d(%p:%lx)\n",
   2299  1.14   chopps 			       dev->target,dev->sc_cur->dc_addr,dev->sc_tcnt);
   2300  1.16   chopps 		dev->sc_dmatimo = 0;
   2301  1.14   chopps #endif
   2302  1.14   chopps 		dev->sc_dmastop(dev); /* was dmafree */
   2303  1.14   chopps 		if (acb->flags & ACB_BBUF) {
   2304  1.14   chopps 			if ((u_char *)kvtop(acb->sc_dmausrbuf) != acb->sc_usrbufpa)
   2305  1.23    veego 				printf("%s: WARNING - buffer mapping changed %p->%x\n",
   2306  1.14   chopps 				    dev->sc_dev.dv_xname, acb->sc_usrbufpa,
   2307  1.14   chopps 				    kvtop(acb->sc_dmausrbuf));
   2308  1.14   chopps #ifdef DEBUG
   2309  1.14   chopps 			if(data_pointer_debug)
   2310  1.23    veego 			printf("sbicgo:copying %lx bytes from target %d bounce %x\n",
   2311  1.14   chopps 			       acb->sc_dmausrlen,
   2312  1.14   chopps 			       dev->target,
   2313  1.14   chopps 			       kvtop(dev->sc_tinfo[dev->target].bounce));
   2314  1.14   chopps #endif
   2315  1.14   chopps 			bcopy(dev->sc_tinfo[dev->target].bounce,
   2316  1.14   chopps 			      acb->sc_dmausrbuf,
   2317  1.14   chopps 			      acb->sc_dmausrlen);
   2318  1.14   chopps 		}
   2319  1.14   chopps 		dev->sc_flags &= ~(SBICF_INDMA | SBICF_DCFLUSH);
   2320  1.14   chopps 		sbic_scsidone(acb, dev->sc_stat[0]);
   2321  1.16   chopps 		SBIC_TRACE(dev);
   2322  1.14   chopps 		return SBIC_STATE_DONE;
   2323  1.14   chopps 
   2324  1.14   chopps 	case SBIC_CSR_XFERRED|DATA_OUT_PHASE:
   2325  1.14   chopps 	case SBIC_CSR_XFERRED|DATA_IN_PHASE:
   2326  1.14   chopps 	case SBIC_CSR_MIS|DATA_OUT_PHASE:
   2327  1.14   chopps 	case SBIC_CSR_MIS|DATA_IN_PHASE:
   2328  1.14   chopps 	case SBIC_CSR_MIS_1|DATA_OUT_PHASE:
   2329  1.14   chopps 	case SBIC_CSR_MIS_1|DATA_IN_PHASE:
   2330  1.14   chopps 	case SBIC_CSR_MIS_2|DATA_OUT_PHASE:
   2331  1.14   chopps 	case SBIC_CSR_MIS_2|DATA_IN_PHASE:
   2332  1.14   chopps 		if( dev->sc_xs->flags & SCSI_POLL || dev->sc_flags & SBICF_ICMD
   2333  1.14   chopps 		   || acb->sc_dmacmd == 0 ) {
   2334  1.14   chopps 			/* Do PIO */
   2335  1.14   chopps 			SET_SBIC_control(regs, SBIC_CTL_EDI | SBIC_CTL_IDI);
   2336  1.14   chopps 			if (acb->sc_kv.dc_count <= 0) {
   2337  1.14   chopps 				printf("sbicnextstate:xfer count %d asr%x csr%x\n",
   2338  1.14   chopps 				       acb->sc_kv.dc_count, asr, csr);
   2339  1.14   chopps 				goto abort;
   2340  1.11   chopps 			}
   2341  1.14   chopps 			wait = sbic_data_wait;
   2342  1.14   chopps 			if( sbicxfstart(regs,
   2343  1.14   chopps 					acb->sc_kv.dc_count,
   2344  1.14   chopps 					SBIC_PHASE(csr), wait))
   2345  1.14   chopps 				if( SBIC_PHASE(csr) == DATA_IN_PHASE )
   2346  1.14   chopps 					/* data in? */
   2347  1.14   chopps 					i=sbicxfin(regs,
   2348  1.14   chopps 						   acb->sc_kv.dc_count,
   2349  1.14   chopps 						   acb->sc_kv.dc_addr);
   2350  1.14   chopps 				else
   2351  1.14   chopps 					i=sbicxfout(regs,
   2352  1.14   chopps 						    acb->sc_kv.dc_count,
   2353  1.14   chopps 						    acb->sc_kv.dc_addr,
   2354  1.14   chopps 						    SBIC_PHASE(csr));
   2355  1.14   chopps 			acb->sc_kv.dc_addr +=
   2356  1.14   chopps 				(acb->sc_kv.dc_count - i);
   2357  1.14   chopps 			acb->sc_kv.dc_count = i;
   2358  1.14   chopps 		} else {
   2359  1.16   chopps 			if (acb->sc_kv.dc_count <= 0) {
   2360  1.16   chopps 				printf("sbicnextstate:xfer count %d asr%x csr%x\n",
   2361  1.16   chopps 				       acb->sc_kv.dc_count, asr, csr);
   2362  1.16   chopps 				goto abort;
   2363  1.16   chopps 			}
   2364  1.14   chopps 			/*
   2365  1.14   chopps 			 * do scatter-gather dma
   2366  1.14   chopps 			 * hacking the controller chip, ouch..
   2367  1.14   chopps 			 */
   2368  1.14   chopps 			SET_SBIC_control(regs, SBIC_CTL_EDI | SBIC_CTL_IDI |
   2369  1.14   chopps 					 SBIC_MACHINE_DMA_MODE);
   2370  1.14   chopps 			/*
   2371  1.14   chopps 			 * set next dma addr and dec count
   2372  1.14   chopps 			 */
   2373  1.14   chopps #if 0
   2374  1.14   chopps 			SBIC_TC_GET(regs, tcnt);
   2375  1.14   chopps 			dev->sc_cur->dc_count -= ((dev->sc_tcnt - tcnt) >> 1);
   2376  1.14   chopps 			dev->sc_cur->dc_addr += (dev->sc_tcnt - tcnt);
   2377  1.14   chopps 			dev->sc_tcnt = acb->sc_tcnt = tcnt;
   2378  1.14   chopps #else
   2379  1.14   chopps 			sbic_save_ptrs(dev, regs, dev->target, dev->lun);
   2380  1.14   chopps 			sbic_load_ptrs(dev, regs, dev->target, dev->lun);
   2381  1.14   chopps #endif
   2382  1.14   chopps #ifdef DEBUG
   2383  1.14   chopps 			if( data_pointer_debug > 1 )
   2384  1.23    veego 				printf("next dmanext: %d(%p:%lx)\n",
   2385  1.14   chopps 				       dev->target,dev->sc_cur->dc_addr,
   2386  1.14   chopps 				       dev->sc_tcnt);
   2387  1.16   chopps 			dev->sc_dmatimo = 1;
   2388  1.14   chopps #endif
   2389  1.14   chopps 			dev->sc_tcnt = dev->sc_dmanext(dev);
   2390  1.14   chopps 			SBIC_TC_PUT(regs, (unsigned)dev->sc_tcnt);
   2391  1.14   chopps 			SET_SBIC_cmd(regs, SBIC_CMD_XFER_INFO);
   2392  1.14   chopps 			dev->sc_flags |= SBICF_INDMA;
   2393  1.14   chopps 		}
   2394  1.14   chopps 		break;
   2395  1.14   chopps 
   2396  1.14   chopps 	case SBIC_CSR_XFERRED|MESG_IN_PHASE:
   2397  1.14   chopps 	case SBIC_CSR_MIS|MESG_IN_PHASE:
   2398  1.14   chopps 	case SBIC_CSR_MIS_1|MESG_IN_PHASE:
   2399  1.14   chopps 	case SBIC_CSR_MIS_2|MESG_IN_PHASE:
   2400  1.16   chopps 		SBIC_TRACE(dev);
   2401  1.14   chopps 		return sbicmsgin(dev);
   2402  1.14   chopps 
   2403  1.14   chopps 	case SBIC_CSR_MSGIN_W_ACK:
   2404  1.14   chopps 		SET_SBIC_cmd(regs, SBIC_CMD_CLR_ACK); /* Dunno what I'm ACKing */
   2405  1.14   chopps 		printf("Acking unknown msgin CSR:%02x",csr);
   2406  1.14   chopps 		break;
   2407  1.14   chopps 
   2408  1.14   chopps 	case SBIC_CSR_XFERRED|MESG_OUT_PHASE:
   2409  1.14   chopps 	case SBIC_CSR_MIS|MESG_OUT_PHASE:
   2410  1.14   chopps 	case SBIC_CSR_MIS_1|MESG_OUT_PHASE:
   2411  1.14   chopps 	case SBIC_CSR_MIS_2|MESG_OUT_PHASE:
   2412  1.14   chopps #ifdef DEBUG
   2413  1.14   chopps 		if (sync_debug)
   2414  1.14   chopps 			printf ("sending REJECT msg to last msg.\n");
   2415  1.14   chopps #endif
   2416  1.14   chopps 
   2417  1.14   chopps 		sbic_save_ptrs(dev, regs, dev->target, dev->lun);
   2418   1.1   chopps 		/*
   2419  1.14   chopps 		 * should only get here on reject,
   2420  1.14   chopps 		 * since it's always US that
   2421  1.14   chopps 		 * initiate a sync transfer
   2422   1.1   chopps 		 */
   2423  1.14   chopps 		SEND_BYTE(regs, MSG_REJECT);
   2424  1.14   chopps 		WAIT_CIP(regs);
   2425  1.14   chopps 		if( asr & (SBIC_ASR_BSY|SBIC_ASR_LCI|SBIC_ASR_CIP) )
   2426  1.14   chopps 			printf("next: REJECT sent asr %02x\n", asr);
   2427  1.16   chopps 		SBIC_TRACE(dev);
   2428  1.14   chopps 		return SBIC_STATE_RUNNING;
   2429  1.14   chopps 
   2430  1.14   chopps 	case SBIC_CSR_DISC:
   2431  1.14   chopps 	case SBIC_CSR_DISC_1:
   2432  1.14   chopps 		dev->sc_flags &= ~(SBICF_INDMA|SBICF_SELECTED);
   2433  1.14   chopps 
   2434  1.14   chopps 		/* Try to schedule another target */
   2435  1.14   chopps #ifdef DEBUG
   2436  1.14   chopps 		if(reselect_debug>1)
   2437  1.14   chopps 			printf("sbicnext target %d disconnected\n", dev->target);
   2438  1.14   chopps #endif
   2439  1.14   chopps 		TAILQ_INSERT_HEAD(&dev->nexus_list, acb, chain);
   2440  1.14   chopps 		++dev->sc_tinfo[dev->target].dconns;
   2441  1.14   chopps 		dev->sc_nexus = NULL;
   2442  1.14   chopps 		dev->sc_xs = NULL;
   2443   1.1   chopps 
   2444  1.14   chopps 		if( acb->xs->flags & SCSI_POLL
   2445  1.14   chopps 		   || (dev->sc_flags & SBICF_ICMD)
   2446  1.16   chopps 		   || !sbic_parallel_operations ) {
   2447  1.16   chopps 			SBIC_TRACE(dev);
   2448  1.14   chopps 			return SBIC_STATE_DISCONNECT;
   2449  1.16   chopps 		}
   2450  1.14   chopps 		sbic_sched(dev);
   2451  1.16   chopps 		SBIC_TRACE(dev);
   2452  1.14   chopps 		return SBIC_STATE_DISCONNECT;
   2453  1.14   chopps 
   2454  1.14   chopps 	case SBIC_CSR_RSLT_NI:
   2455  1.14   chopps 	case SBIC_CSR_RSLT_IFY:
   2456  1.14   chopps 		GET_SBIC_rselid(regs, newtarget);
   2457  1.14   chopps 		/* check SBIC_RID_SIV? */
   2458  1.14   chopps 		newtarget &= SBIC_RID_MASK;
   2459  1.14   chopps 		if (csr == SBIC_CSR_RSLT_IFY) {
   2460  1.14   chopps 			/* Read IFY msg to avoid lockup */
   2461  1.14   chopps 			GET_SBIC_data(regs, newlun);
   2462  1.14   chopps 			WAIT_CIP(regs);
   2463  1.14   chopps 			newlun &= SBIC_TLUN_MASK;
   2464  1.16   chopps 			CSR_TRACE('r',csr,asr,newtarget);
   2465  1.14   chopps 		} else {
   2466  1.14   chopps 			/* Need to get IFY message */
   2467  1.14   chopps 			for (newlun = 256; newlun; --newlun) {
   2468  1.14   chopps 				GET_SBIC_asr(regs, asr);
   2469  1.14   chopps 				if (asr & SBIC_ASR_INT)
   2470  1.14   chopps 					break;
   2471  1.14   chopps 				delay(1);
   2472  1.14   chopps 			}
   2473  1.14   chopps 			newlun = 0;	/* XXXX */
   2474  1.14   chopps 			if ((asr & SBIC_ASR_INT) == 0) {
   2475  1.14   chopps #ifdef DEBUG
   2476  1.14   chopps 				if (reselect_debug)
   2477  1.14   chopps 					printf("RSLT_NI - no IFFY message? asr %x\n", asr);
   2478  1.14   chopps #endif
   2479  1.14   chopps 			} else {
   2480  1.14   chopps 				GET_SBIC_csr(regs,csr);
   2481  1.16   chopps 				CSR_TRACE('n',csr,asr,newtarget);
   2482  1.23    veego 				if (csr == (SBIC_CSR_MIS | MESG_IN_PHASE) ||
   2483  1.23    veego 				    csr == (SBIC_CSR_MIS_1 | MESG_IN_PHASE) ||
   2484  1.23    veego 				    csr == (SBIC_CSR_MIS_2 | MESG_IN_PHASE)) {
   2485  1.14   chopps 					sbicmsgin(dev);
   2486  1.14   chopps 					newlun = dev->sc_msg[0] & 7;
   2487  1.14   chopps 				} else {
   2488  1.14   chopps 					printf("RSLT_NI - not MESG_IN_PHASE %x\n",
   2489  1.14   chopps 					    csr);
   2490  1.14   chopps 				}
   2491  1.14   chopps 			}
   2492  1.14   chopps 		}
   2493  1.14   chopps #ifdef DEBUG
   2494  1.14   chopps 		if(reselect_debug>1 || (reselect_debug && csr==SBIC_CSR_RSLT_NI))
   2495  1.14   chopps 			printf("sbicnext: reselect %s from targ %d lun %d\n",
   2496  1.14   chopps 			    csr == SBIC_CSR_RSLT_NI ? "NI" : "IFY",
   2497  1.14   chopps 			    newtarget, newlun);
   2498  1.14   chopps #endif
   2499  1.14   chopps 		if (dev->sc_nexus) {
   2500  1.14   chopps #ifdef DEBUG
   2501  1.14   chopps 			if (reselect_debug > 1)
   2502  1.14   chopps 				printf("%s: reselect %s with active command\n",
   2503  1.14   chopps 				    dev->sc_dev.dv_xname,
   2504  1.14   chopps 				    csr == SBIC_CSR_RSLT_NI ? "NI" : "IFY");
   2505  1.14   chopps #ifdef DDB
   2506  1.14   chopps /*			Debugger();*/
   2507  1.14   chopps #endif
   2508  1.14   chopps #endif
   2509  1.14   chopps 			TAILQ_INSERT_HEAD(&dev->ready_list, dev->sc_nexus, chain);
   2510  1.14   chopps 			dev->sc_tinfo[dev->target].lubusy &= ~(1 << dev->lun);
   2511  1.16   chopps 			dev->sc_nexus = NULL;
   2512  1.16   chopps 			dev->sc_xs = NULL;
   2513  1.14   chopps 		}
   2514  1.15   chopps 		/* Reload sync values for this target */
   2515  1.15   chopps 		if (dev->sc_sync[newtarget].state == SYNC_DONE)
   2516  1.15   chopps 			SET_SBIC_syn(regs, SBIC_SYN (dev->sc_sync[newtarget].offset,
   2517  1.15   chopps 			    dev->sc_sync[newtarget].period));
   2518  1.15   chopps 		else
   2519  1.15   chopps 			SET_SBIC_syn(regs, SBIC_SYN (0, sbic_min_period));
   2520  1.14   chopps 		for (acb = dev->nexus_list.tqh_first; acb;
   2521  1.14   chopps 		    acb = acb->chain.tqe_next) {
   2522  1.14   chopps 			if (acb->xs->sc_link->target != newtarget ||
   2523  1.14   chopps 			    acb->xs->sc_link->lun != newlun)
   2524  1.14   chopps 				continue;
   2525  1.14   chopps 			TAILQ_REMOVE(&dev->nexus_list, acb, chain);
   2526  1.14   chopps 			dev->sc_nexus = acb;
   2527  1.14   chopps 			dev->sc_xs = acb->xs;
   2528  1.14   chopps 			dev->sc_flags |= SBICF_SELECTED;
   2529  1.14   chopps 			dev->target = newtarget;
   2530  1.14   chopps 			dev->lun = newlun;
   2531  1.14   chopps 			break;
   2532  1.14   chopps 		}
   2533  1.14   chopps 		if (acb == NULL) {
   2534  1.23    veego 			printf("%s: reselect %s targ %d not in nexus_list %p\n",
   2535  1.14   chopps 			    dev->sc_dev.dv_xname,
   2536  1.14   chopps 			    csr == SBIC_CSR_RSLT_NI ? "NI" : "IFY", newtarget,
   2537  1.14   chopps 			    &dev->nexus_list.tqh_first);
   2538  1.14   chopps 			panic("bad reselect in sbic");
   2539  1.14   chopps 		}
   2540  1.14   chopps 		if (csr == SBIC_CSR_RSLT_IFY)
   2541  1.14   chopps 			SET_SBIC_cmd(regs, SBIC_CMD_CLR_ACK);
   2542  1.14   chopps 		break;
   2543   1.1   chopps 
   2544  1.14   chopps 	default:
   2545  1.14   chopps         abort:
   2546   1.1   chopps 		/*
   2547   1.1   chopps 		 * Something unexpected happened -- deal with it.
   2548   1.1   chopps 		 */
   2549  1.14   chopps 		printf("sbicnextstate: aborting csr %02x asr %02x\n", csr, asr);
   2550  1.14   chopps #ifdef DDB
   2551  1.14   chopps 		Debugger();
   2552  1.14   chopps #endif
   2553  1.14   chopps #ifdef DEBUG
   2554  1.14   chopps 		if( data_pointer_debug > 1 )
   2555  1.23    veego 			printf("next dmastop: %d(%p:%lx)\n",
   2556  1.14   chopps 			       dev->target,dev->sc_cur->dc_addr,dev->sc_tcnt);
   2557  1.16   chopps 		dev->sc_dmatimo = 0;
   2558  1.14   chopps #endif
   2559   1.1   chopps 		dev->sc_dmastop(dev);
   2560  1.16   chopps 		SET_SBIC_control(regs, SBIC_CTL_EDI | SBIC_CTL_IDI);
   2561   1.1   chopps 		sbicerror(dev, regs, csr);
   2562  1.14   chopps 		sbicabort(dev, regs, "next");
   2563   1.1   chopps 		if (dev->sc_flags & SBICF_INDMA) {
   2564   1.3   chopps 			/*
   2565   1.3   chopps 			 * check for overlapping cache line, flush if so
   2566   1.3   chopps 			 */
   2567   1.4   chopps #ifdef M68040
   2568   1.3   chopps 			if (dev->sc_flags & SBICF_DCFLUSH) {
   2569  1.14   chopps #if 0
   2570  1.14   chopps 				printf("sibc: 68040 DMA cache flush needs fixing? %x:%x\n",
   2571  1.14   chopps 				    dev->sc_xs->data, dev->sc_xs->datalen);
   2572  1.14   chopps #endif
   2573   1.3   chopps 			}
   2574   1.4   chopps #endif
   2575  1.13  mycroft 			dev->sc_flags &=
   2576  1.14   chopps 				~(SBICF_INDMA | SBICF_DCFLUSH);
   2577  1.14   chopps #ifdef DEBUG
   2578  1.16   chopps 			if( data_pointer_debug > 1 )
   2579  1.23    veego 				printf("next dmastop: %d(%p:%lx)\n",
   2580  1.16   chopps 				    dev->target,dev->sc_cur->dc_addr,dev->sc_tcnt);
   2581  1.16   chopps 			dev->sc_dmatimo = 0;
   2582  1.14   chopps #endif
   2583  1.14   chopps 			dev->sc_dmastop(dev);
   2584  1.14   chopps 			sbic_scsidone(acb, -1);
   2585   1.1   chopps 		}
   2586  1.16   chopps 		SBIC_TRACE(dev);
   2587  1.14   chopps                 return SBIC_STATE_ERROR;
   2588   1.1   chopps 	}
   2589  1.14   chopps 
   2590  1.16   chopps 	SBIC_TRACE(dev);
   2591  1.14   chopps 	return(SBIC_STATE_RUNNING);
   2592   1.1   chopps }
   2593   1.1   chopps 
   2594  1.14   chopps 
   2595   1.1   chopps /*
   2596   1.1   chopps  * Check if DMA can not be used with specified buffer
   2597   1.1   chopps  */
   2598   1.1   chopps 
   2599   1.1   chopps int
   2600   1.1   chopps sbiccheckdmap(bp, len, mask)
   2601   1.1   chopps 	void *bp;
   2602   1.1   chopps 	u_long len, mask;
   2603   1.1   chopps {
   2604   1.1   chopps 	u_char *buffer;
   2605   1.1   chopps 	u_long phy_buf;
   2606   1.1   chopps 	u_long phy_len;
   2607   1.1   chopps 
   2608   1.1   chopps 	buffer = bp;
   2609   1.1   chopps 
   2610   1.1   chopps 	if (len == 0)
   2611   1.1   chopps 		return(0);
   2612   1.1   chopps 
   2613   1.1   chopps 	while (len) {
   2614   1.1   chopps 		phy_buf = kvtop(buffer);
   2615   1.1   chopps 		if (len < (phy_len = NBPG - ((int) buffer & PGOFSET)))
   2616   1.1   chopps 			phy_len = len;
   2617   1.1   chopps 		if (phy_buf & mask)
   2618   1.1   chopps 			return(1);
   2619   1.1   chopps 		buffer += phy_len;
   2620   1.1   chopps 		len -= phy_len;
   2621   1.1   chopps 	}
   2622   1.1   chopps 	return(0);
   2623   1.1   chopps }
   2624   1.1   chopps 
   2625  1.13  mycroft int
   2626   1.1   chopps sbictoscsiperiod(dev, regs, a)
   2627   1.1   chopps 	struct sbic_softc *dev;
   2628   1.1   chopps 	sbic_regmap_p regs;
   2629   1.1   chopps 	int a;
   2630   1.1   chopps {
   2631   1.1   chopps 	unsigned int fs;
   2632  1.13  mycroft 
   2633   1.1   chopps 	/*
   2634   1.1   chopps 	 * cycle = DIV / (2*CLK)
   2635   1.1   chopps 	 * DIV = FS+2
   2636   1.1   chopps 	 * best we can do is 200ns at 20Mhz, 2 cycles
   2637   1.1   chopps 	 */
   2638  1.13  mycroft 
   2639   1.1   chopps 	GET_SBIC_myid(regs,fs);
   2640   1.1   chopps 	fs = (fs >>6) + 2;		/* DIV */
   2641   1.1   chopps 	fs = (fs * 10000) / (dev->sc_clkfreq<<1);	/* Cycle, in ns */
   2642   1.1   chopps 	if (a < 2) a = 8;		/* map to Cycles */
   2643   1.1   chopps 	return ((fs*a)>>2);		/* in 4 ns units */
   2644   1.1   chopps }
   2645   1.1   chopps 
   2646  1.13  mycroft int
   2647   1.1   chopps sbicfromscsiperiod(dev, regs, p)
   2648   1.1   chopps 	struct sbic_softc *dev;
   2649   1.1   chopps 	sbic_regmap_p regs;
   2650   1.1   chopps 	int p;
   2651   1.1   chopps {
   2652   1.1   chopps 	register unsigned int fs, ret;
   2653  1.13  mycroft 
   2654   1.1   chopps 	/* Just the inverse of the above */
   2655  1.13  mycroft 
   2656   1.1   chopps 	GET_SBIC_myid(regs,fs);
   2657   1.1   chopps 	fs = (fs >>6) + 2;		/* DIV */
   2658   1.1   chopps 	fs = (fs * 10000) / (dev->sc_clkfreq<<1);   /* Cycle, in ns */
   2659  1.13  mycroft 
   2660   1.1   chopps 	ret = p << 2;			/* in ns units */
   2661   1.1   chopps 	ret = ret / fs;			/* in Cycles */
   2662   1.1   chopps 	if (ret < sbic_min_period)
   2663   1.1   chopps 		return(sbic_min_period);
   2664   1.1   chopps 
   2665   1.1   chopps 	/* verify rounding */
   2666   1.1   chopps 	if (sbictoscsiperiod(dev, regs, ret) < p)
   2667   1.1   chopps 		ret++;
   2668   1.1   chopps 	return (ret >= 8) ? 0 : ret;
   2669   1.1   chopps }
   2670   1.1   chopps 
   2671  1.14   chopps #ifdef DEBUG
   2672  1.14   chopps 
   2673  1.23    veego void
   2674  1.23    veego sbicdumpstate()
   2675  1.14   chopps {
   2676  1.14   chopps 	u_char csr, asr;
   2677  1.14   chopps 
   2678  1.14   chopps 	GET_SBIC_asr(debug_sbic_regs,asr);
   2679  1.14   chopps 	GET_SBIC_csr(debug_sbic_regs,csr);
   2680  1.14   chopps 	printf("%s: asr:csr(%02x:%02x)->(%02x:%02x)\n",
   2681  1.14   chopps 	       (routine==1)?"sbicgo":
   2682  1.14   chopps 	       (routine==2)?"sbicintr":
   2683  1.14   chopps 	       (routine==3)?"sbicicmd":
   2684  1.14   chopps 	       (routine==4)?"sbicnext":"unknown",
   2685  1.14   chopps 	       debug_asr, debug_csr, asr, csr);
   2686  1.14   chopps 
   2687  1.14   chopps }
   2688  1.14   chopps 
   2689  1.23    veego void
   2690  1.23    veego sbictimeout(dev)
   2691  1.14   chopps 	struct sbic_softc *dev;
   2692  1.14   chopps {
   2693  1.14   chopps 	int s, asr;
   2694  1.14   chopps 
   2695  1.16   chopps 	s = splbio();
   2696  1.16   chopps 	if (dev->sc_dmatimo) {
   2697  1.16   chopps 		if (dev->sc_dmatimo > 1) {
   2698  1.16   chopps 			printf("%s: dma timeout #%d\n",
   2699  1.16   chopps 			    dev->sc_dev.dv_xname, dev->sc_dmatimo - 1);
   2700  1.16   chopps 			GET_SBIC_asr(dev->sc_sbicp, asr);
   2701  1.16   chopps 			if( asr & SBIC_ASR_INT ) {
   2702  1.16   chopps 				/* We need to service a missed IRQ */
   2703  1.16   chopps 				printf("Servicing a missed int:(%02x,%02x)->(%02x,??)\n",
   2704  1.16   chopps 				    debug_asr, debug_csr, asr);
   2705  1.16   chopps 				sbicintr(dev);
   2706  1.16   chopps 			}
   2707  1.16   chopps 			sbicdumpstate();
   2708  1.16   chopps 		}
   2709  1.16   chopps 		dev->sc_dmatimo++;
   2710  1.16   chopps 	}
   2711  1.16   chopps 	splx(s);
   2712  1.16   chopps 	timeout((void *)sbictimeout, dev, 30 * hz);
   2713  1.16   chopps }
   2714  1.16   chopps 
   2715  1.16   chopps void
   2716  1.16   chopps sbic_dump_acb(acb)
   2717  1.16   chopps 	struct sbic_acb *acb;
   2718  1.16   chopps {
   2719  1.16   chopps 	u_char *b = (u_char *) &acb->cmd;
   2720  1.16   chopps 	int i;
   2721  1.16   chopps 
   2722  1.23    veego 	printf("acb@%p ", acb);
   2723  1.16   chopps 	if (acb->xs == NULL) {
   2724  1.16   chopps 		printf("<unused>\n");
   2725  1.16   chopps 		return;
   2726  1.16   chopps 	}
   2727  1.16   chopps 	printf("(%d:%d) flags %2x clen %2d cmd ", acb->xs->sc_link->target,
   2728  1.16   chopps 	    acb->xs->sc_link->lun, acb->flags, acb->clen);
   2729  1.16   chopps 	for (i = acb->clen; i; --i)
   2730  1.16   chopps 		printf(" %02x", *b++);
   2731  1.16   chopps 	printf("\n");
   2732  1.23    veego 	printf("  xs: %8p data %8p:%04x ", acb->xs, acb->xs->data,
   2733  1.16   chopps 	    acb->xs->datalen);
   2734  1.23    veego 	printf("va %8p:%04x ", acb->sc_kv.dc_addr, acb->sc_kv.dc_count);
   2735  1.23    veego 	printf("pa %8p:%04x tcnt %lx\n", acb->sc_pa.dc_addr, acb->sc_pa.dc_count,
   2736  1.16   chopps 	    acb->sc_tcnt);
   2737  1.16   chopps }
   2738  1.16   chopps 
   2739  1.16   chopps void
   2740  1.16   chopps sbic_dump(dev)
   2741  1.16   chopps 	struct sbic_softc *dev;
   2742  1.16   chopps {
   2743  1.16   chopps 	sbic_regmap_p regs;
   2744  1.16   chopps 	u_char csr, asr;
   2745  1.16   chopps 	struct sbic_acb *acb;
   2746  1.16   chopps 	int s;
   2747  1.16   chopps 	int i;
   2748  1.16   chopps 
   2749  1.16   chopps 	s = splbio();
   2750  1.16   chopps 	regs = dev->sc_sbicp;
   2751  1.16   chopps #if CSR_TRACE_SIZE
   2752  1.16   chopps 	printf("csr trace: ");
   2753  1.16   chopps 	i = csr_traceptr;
   2754  1.16   chopps 	do {
   2755  1.16   chopps 		printf("%c%02x%02x%02x ", csr_trace[i].whr,
   2756  1.16   chopps 		    csr_trace[i].csr, csr_trace[i].asr, csr_trace[i].xtn);
   2757  1.16   chopps 		switch(csr_trace[i].whr) {
   2758  1.16   chopps 		case 'g':
   2759  1.16   chopps 			printf("go "); break;
   2760  1.16   chopps 		case 's':
   2761  1.16   chopps 			printf("select "); break;
   2762  1.16   chopps 		case 'y':
   2763  1.16   chopps 			printf("select+ "); break;
   2764  1.16   chopps 		case 'i':
   2765  1.16   chopps 			printf("intr "); break;
   2766  1.16   chopps 		case 'f':
   2767  1.16   chopps 			printf("finish "); break;
   2768  1.16   chopps 		case '>':
   2769  1.16   chopps 			printf("out "); break;
   2770  1.16   chopps 		case '<':
   2771  1.16   chopps 			printf("in "); break;
   2772  1.16   chopps 		case 'm':
   2773  1.16   chopps 			printf("msgin "); break;
   2774  1.16   chopps 		case 'x':
   2775  1.16   chopps 			printf("msginx "); break;
   2776  1.16   chopps 		case 'X':
   2777  1.16   chopps 			printf("msginX "); break;
   2778  1.16   chopps 		case 'r':
   2779  1.16   chopps 			printf("reselect "); break;
   2780  1.16   chopps 		case 'I':
   2781  1.16   chopps 			printf("icmd "); break;
   2782  1.16   chopps 		case 'a':
   2783  1.16   chopps 			printf("abort "); break;
   2784  1.16   chopps 		default:
   2785  1.16   chopps 			printf("? ");
   2786  1.16   chopps 		}
   2787  1.16   chopps 		switch(csr_trace[i].csr) {
   2788  1.16   chopps 		case 0x11:
   2789  1.16   chopps 			printf("INITIATOR"); break;
   2790  1.16   chopps 		case 0x16:
   2791  1.16   chopps 			printf("S_XFERRED"); break;
   2792  1.16   chopps 		case 0x20:
   2793  1.16   chopps 			printf("MSGIN_ACK"); break;
   2794  1.16   chopps 		case 0x41:
   2795  1.16   chopps 			printf("DISC"); break;
   2796  1.16   chopps 		case 0x42:
   2797  1.16   chopps 			printf("SEL_TIMEO"); break;
   2798  1.16   chopps 		case 0x80:
   2799  1.16   chopps 			printf("RSLT_NI"); break;
   2800  1.16   chopps 		case 0x81:
   2801  1.16   chopps 			printf("RSLT_IFY"); break;
   2802  1.16   chopps 		case 0x85:
   2803  1.16   chopps 			printf("DISC_1"); break;
   2804  1.16   chopps 		case 0x18: case 0x19: case 0x1a:
   2805  1.16   chopps 		case 0x1b: case 0x1e: case 0x1f:
   2806  1.16   chopps 		case 0x28: case 0x29: case 0x2a:
   2807  1.16   chopps 		case 0x2b: case 0x2e: case 0x2f:
   2808  1.16   chopps 		case 0x48: case 0x49: case 0x4a:
   2809  1.16   chopps 		case 0x4b: case 0x4e: case 0x4f:
   2810  1.16   chopps 		case 0x88: case 0x89: case 0x8a:
   2811  1.16   chopps 		case 0x8b: case 0x8e: case 0x8f:
   2812  1.16   chopps 			switch(csr_trace[i].csr & 0xf0) {
   2813  1.16   chopps 			case 0x10:
   2814  1.16   chopps 				printf("DONE_"); break;
   2815  1.16   chopps 			case 0x20:
   2816  1.16   chopps 				printf("STOP_"); break;
   2817  1.16   chopps 			case 0x40:
   2818  1.16   chopps 				printf("ERR_"); break;
   2819  1.16   chopps 			case 0x80:
   2820  1.16   chopps 				printf("REQ_"); break;
   2821  1.16   chopps 			}
   2822  1.16   chopps 			switch(csr_trace[i].csr & 7) {
   2823  1.16   chopps 			case 0:
   2824  1.16   chopps 				printf("DATA_OUT"); break;
   2825  1.16   chopps 			case 1:
   2826  1.16   chopps 				printf("DATA_IN"); break;
   2827  1.16   chopps 			case 2:
   2828  1.16   chopps 				printf("CMD"); break;
   2829  1.16   chopps 			case 3:
   2830  1.16   chopps 				printf("STATUS"); break;
   2831  1.16   chopps 			case 6:
   2832  1.16   chopps 				printf("MSG_OUT"); break;
   2833  1.16   chopps 			case 7:
   2834  1.16   chopps 				printf("MSG_IN"); break;
   2835  1.16   chopps 			default:
   2836  1.16   chopps 				printf("invld phs");
   2837  1.16   chopps 			}
   2838  1.16   chopps 			break;
   2839  1.16   chopps 		default:    printf("****"); break;
   2840  1.16   chopps 		}
   2841  1.16   chopps 		if (csr_trace[i].asr & SBIC_ASR_INT)
   2842  1.16   chopps 			printf(" ASR_INT");
   2843  1.16   chopps 		if (csr_trace[i].asr & SBIC_ASR_LCI)
   2844  1.16   chopps 			printf(" ASR_LCI");
   2845  1.16   chopps 		if (csr_trace[i].asr & SBIC_ASR_BSY)
   2846  1.16   chopps 			printf(" ASR_BSY");
   2847  1.16   chopps 		if (csr_trace[i].asr & SBIC_ASR_CIP)
   2848  1.16   chopps 			printf(" ASR_CIP");
   2849  1.16   chopps 		printf("\n");
   2850  1.16   chopps 		i = (i + 1) & (CSR_TRACE_SIZE - 1);
   2851  1.16   chopps 	} while (i != csr_traceptr);
   2852  1.16   chopps #endif
   2853  1.16   chopps 	GET_SBIC_asr(regs, asr);
   2854  1.16   chopps 	if ((asr & SBIC_ASR_INT) == 0)
   2855  1.16   chopps 		GET_SBIC_csr(regs, csr);
   2856  1.16   chopps 	else
   2857  1.16   chopps 		csr = 0;
   2858  1.24   mhitch 	printf("%s@%p regs %p asr %x csr %x\n", dev->sc_dev.dv_xname,
   2859  1.16   chopps 	    dev, regs, asr, csr);
   2860  1.23    veego 	if ((acb = dev->free_list.tqh_first)) {
   2861  1.16   chopps 		printf("Free list:\n");
   2862  1.16   chopps 		while (acb) {
   2863  1.16   chopps 			sbic_dump_acb(acb);
   2864  1.16   chopps 			acb = acb->chain.tqe_next;
   2865  1.16   chopps 		}
   2866  1.16   chopps 	}
   2867  1.23    veego 	if ((acb = dev->ready_list.tqh_first)) {
   2868  1.16   chopps 		printf("Ready list:\n");
   2869  1.16   chopps 		while (acb) {
   2870  1.16   chopps 			sbic_dump_acb(acb);
   2871  1.16   chopps 			acb = acb->chain.tqe_next;
   2872  1.16   chopps 		}
   2873  1.16   chopps 	}
   2874  1.23    veego 	if ((acb = dev->nexus_list.tqh_first)) {
   2875  1.16   chopps 		printf("Nexus list:\n");
   2876  1.16   chopps 		while (acb) {
   2877  1.16   chopps 			sbic_dump_acb(acb);
   2878  1.16   chopps 			acb = acb->chain.tqe_next;
   2879  1.16   chopps 		}
   2880  1.16   chopps 	}
   2881  1.16   chopps 	if (dev->sc_nexus) {
   2882  1.16   chopps 		printf("nexus:\n");
   2883  1.16   chopps 		sbic_dump_acb(dev->sc_nexus);
   2884  1.16   chopps 	}
   2885  1.23    veego 	printf("sc_xs %p targ %d lun %d flags %x tcnt %lx dmacmd %x mask %lx\n",
   2886  1.16   chopps 	    dev->sc_xs, dev->target, dev->lun, dev->sc_flags, dev->sc_tcnt,
   2887  1.16   chopps 	    dev->sc_dmacmd, dev->sc_dmamask);
   2888  1.16   chopps 	for (i = 0; i < 8; ++i) {
   2889  1.16   chopps 		if (dev->sc_tinfo[i].cmds > 2) {
   2890  1.16   chopps 			printf("tgt %d: cmds %d disc %d senses %d lubusy %x\n",
   2891  1.16   chopps 			    i, dev->sc_tinfo[i].cmds,
   2892  1.16   chopps 			    dev->sc_tinfo[i].dconns,
   2893  1.16   chopps 			    dev->sc_tinfo[i].senses,
   2894  1.16   chopps 			    dev->sc_tinfo[i].lubusy);
   2895  1.14   chopps 		}
   2896  1.16   chopps 	}
   2897  1.16   chopps 	splx(s);
   2898  1.14   chopps }
   2899  1.14   chopps 
   2900  1.14   chopps #endif
   2901