Home | History | Annotate | Line # | Download | only in dev
sbic.c revision 1.36.6.1
      1  1.36.6.1  wrstuden /*	$NetBSD: sbic.c,v 1.36.6.1 1999/12/27 18:31:35 wrstuden Exp $	*/
      2       1.6       cgd 
      3       1.1    chopps /*
      4       1.1    chopps  * Copyright (c) 1994 Christian E. Hopps
      5       1.1    chopps  * Copyright (c) 1990 The Regents of the University of California.
      6       1.1    chopps  * All rights reserved.
      7       1.1    chopps  *
      8       1.1    chopps  * This code is derived from software contributed to Berkeley by
      9       1.1    chopps  * Van Jacobson of Lawrence Berkeley Laboratory.
     10       1.1    chopps  *
     11       1.1    chopps  * Redistribution and use in source and binary forms, with or without
     12       1.1    chopps  * modification, are permitted provided that the following conditions
     13       1.1    chopps  * are met:
     14       1.1    chopps  * 1. Redistributions of source code must retain the above copyright
     15       1.1    chopps  *    notice, this list of conditions and the following disclaimer.
     16       1.1    chopps  * 2. Redistributions in binary form must reproduce the above copyright
     17       1.1    chopps  *    notice, this list of conditions and the following disclaimer in the
     18       1.1    chopps  *    documentation and/or other materials provided with the distribution.
     19       1.1    chopps  * 3. All advertising materials mentioning features or use of this software
     20       1.1    chopps  *    must display the following acknowledgement:
     21       1.1    chopps  *	This product includes software developed by the University of
     22       1.1    chopps  *	California, Berkeley and its contributors.
     23       1.1    chopps  * 4. Neither the name of the University nor the names of its contributors
     24       1.1    chopps  *    may be used to endorse or promote products derived from this software
     25       1.1    chopps  *    without specific prior written permission.
     26       1.1    chopps  *
     27       1.1    chopps  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     28       1.1    chopps  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     29       1.1    chopps  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     30       1.1    chopps  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     31       1.1    chopps  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     32       1.1    chopps  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     33       1.1    chopps  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     34       1.1    chopps  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     35       1.1    chopps  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     36       1.1    chopps  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     37       1.1    chopps  * SUCH DAMAGE.
     38       1.1    chopps  *
     39       1.1    chopps  *	@(#)scsi.c	7.5 (Berkeley) 5/4/91
     40       1.1    chopps  */
     41       1.1    chopps 
     42       1.1    chopps /*
     43       1.1    chopps  * AMIGA AMD 33C93 scsi adaptor driver
     44       1.1    chopps  */
     45      1.32  jonathan 
     46      1.32  jonathan #include "opt_ddb.h"
     47       1.1    chopps 
     48       1.1    chopps #include <sys/param.h>
     49       1.1    chopps #include <sys/systm.h>
     50       1.1    chopps #include <sys/device.h>
     51      1.14    chopps #include <sys/kernel.h> /* For hz */
     52      1.10    chopps #include <sys/disklabel.h>
     53      1.10    chopps #include <sys/dkstat.h>
     54       1.1    chopps #include <sys/buf.h>
     55      1.29    bouyer #include <dev/scsipi/scsi_all.h>
     56      1.29    bouyer #include <dev/scsipi/scsipi_all.h>
     57      1.29    bouyer #include <dev/scsipi/scsiconf.h>
     58       1.1    chopps #include <vm/vm.h>
     59       1.1    chopps #include <vm/vm_kern.h>
     60       1.1    chopps #include <vm/vm_page.h>
     61       1.1    chopps #include <machine/pmap.h>
     62       1.1    chopps #include <machine/cpu.h>
     63       1.1    chopps #include <amiga/amiga/device.h>
     64       1.1    chopps #include <amiga/amiga/custom.h>
     65      1.10    chopps #include <amiga/amiga/isr.h>
     66       1.1    chopps #include <amiga/dev/dmavar.h>
     67       1.1    chopps #include <amiga/dev/sbicreg.h>
     68       1.1    chopps #include <amiga/dev/sbicvar.h>
     69       1.1    chopps 
     70      1.14    chopps /* These are for bounce buffers */
     71      1.14    chopps #include <amiga/amiga/cc.h>
     72      1.14    chopps #include <amiga/dev/zbusvar.h>
     73      1.14    chopps 
     74      1.14    chopps #include <vm/pmap.h>
     75      1.14    chopps 
     76      1.14    chopps /* Since I can't find this in any other header files */
     77      1.14    chopps #define SCSI_PHASE(reg)	(reg&0x07)
     78      1.14    chopps 
     79       1.1    chopps /*
     80       1.1    chopps  * SCSI delays
     81       1.1    chopps  * In u-seconds, primarily for state changes on the SPC.
     82       1.1    chopps  */
     83       1.1    chopps #define	SBIC_CMD_WAIT	50000	/* wait per step of 'immediate' cmds */
     84       1.1    chopps #define	SBIC_DATA_WAIT	50000	/* wait per data in/out step */
     85       1.1    chopps #define	SBIC_INIT_WAIT	50000	/* wait per step (both) during init */
     86       1.1    chopps 
     87       1.1    chopps #define	b_cylin		b_resid
     88       1.1    chopps #define SBIC_WAIT(regs, until, timeo) sbicwait(regs, until, timeo, __LINE__)
     89       1.1    chopps 
     90      1.14    chopps int  sbicicmd __P((struct sbic_softc *, int, int, void *, int, void *, int));
     91      1.29    bouyer int  sbicgo __P((struct sbic_softc *, struct scsipi_xfer *));
     92      1.29    bouyer int  sbicdmaok __P((struct sbic_softc *, struct scsipi_xfer *));
     93      1.33        is int  sbicwait __P((sbic_regmap_t, char, int , int));
     94      1.13   mycroft int  sbiccheckdmap __P((void *, u_long, u_long));
     95      1.33        is int  sbicselectbus __P((struct sbic_softc *, sbic_regmap_t, u_char, u_char, u_char));
     96      1.33        is int  sbicxfstart __P((sbic_regmap_t, int, u_char, int));
     97      1.33        is int  sbicxfout __P((sbic_regmap_t regs, int, void *, int));
     98      1.33        is int  sbicfromscsiperiod __P((struct sbic_softc *, sbic_regmap_t, int));
     99      1.33        is int  sbictoscsiperiod __P((struct sbic_softc *, sbic_regmap_t, int));
    100      1.14    chopps int  sbicpoll __P((struct sbic_softc *));
    101      1.14    chopps int  sbicnextstate __P((struct sbic_softc *, u_char, u_char));
    102      1.14    chopps int  sbicmsgin __P((struct sbic_softc *));
    103      1.33        is int  sbicxfin __P((sbic_regmap_t regs, int, void *));
    104      1.33        is int  sbicabort __P((struct sbic_softc *, sbic_regmap_t, char *));
    105      1.33        is void sbicxfdone __P((struct sbic_softc *, sbic_regmap_t, int));
    106      1.33        is void sbicerror __P((struct sbic_softc *, sbic_regmap_t, u_char));
    107       1.1    chopps void sbicstart __P((struct sbic_softc *));
    108       1.1    chopps void sbicreset __P((struct sbic_softc *));
    109      1.14    chopps void sbic_scsidone __P((struct sbic_acb *, int));
    110      1.14    chopps void sbic_sched __P((struct sbic_softc *));
    111      1.33        is void sbic_save_ptrs __P((struct sbic_softc *, sbic_regmap_t,int,int));
    112      1.33        is void sbic_load_ptrs __P((struct sbic_softc *, sbic_regmap_t,int,int));
    113      1.23     veego #ifdef DEBUG
    114      1.23     veego void sbicdumpstate __P((void));
    115      1.23     veego void sbic_dump_acb __P((struct sbic_acb *));
    116      1.23     veego #endif
    117       1.1    chopps 
    118       1.1    chopps /*
    119       1.1    chopps  * Synch xfer parameters, and timing conversions
    120       1.1    chopps  */
    121       1.1    chopps int sbic_min_period = SBIC_SYN_MIN_PERIOD;  /* in cycles = f(ICLK,FSn) */
    122       1.1    chopps int sbic_max_offset = SBIC_SYN_MAX_OFFSET;  /* pure number */
    123       1.1    chopps 
    124       1.1    chopps int sbic_cmd_wait = SBIC_CMD_WAIT;
    125       1.1    chopps int sbic_data_wait = SBIC_DATA_WAIT;
    126       1.1    chopps int sbic_init_wait = SBIC_INIT_WAIT;
    127       1.1    chopps 
    128       1.1    chopps /*
    129       1.1    chopps  * was broken before.. now if you want this you get it for all drives
    130       1.1    chopps  * on sbic controllers.
    131       1.1    chopps  */
    132      1.20       jtc u_char sbic_inhibit_sync[8];
    133      1.14    chopps int sbic_enable_reselect = 1;
    134       1.1    chopps int sbic_clock_override = 0;
    135       1.1    chopps int sbic_no_dma = 0;
    136      1.14    chopps int sbic_parallel_operations = 1;
    137       1.1    chopps 
    138       1.1    chopps #ifdef DEBUG
    139      1.33        is sbic_regmap_t debug_sbic_regs;
    140      1.10    chopps int	sbicdma_ops = 0;	/* total DMA operations */
    141      1.10    chopps int	sbicdma_bounces = 0;	/* number operations using bounce buffer */
    142      1.10    chopps int	sbicdma_hits = 0;	/* number of DMA chains that were contiguous */
    143      1.10    chopps int	sbicdma_misses = 0;	/* number of DMA chains that were not contiguous */
    144      1.14    chopps int     sbicdma_saves = 0;
    145      1.28  christos #define QPRINTF(a) if (sbic_debug > 1) printf a
    146       1.1    chopps int	sbic_debug = 0;
    147       1.1    chopps int	sync_debug = 0;
    148       1.1    chopps int	sbic_dma_debug = 0;
    149      1.14    chopps int	reselect_debug = 0;
    150      1.14    chopps int	report_sense = 0;
    151      1.14    chopps int	data_pointer_debug = 0;
    152      1.16    chopps u_char	debug_asr, debug_csr, routine;
    153      1.14    chopps void sbictimeout __P((struct sbic_softc *dev));
    154      1.16    chopps 
    155      1.17    chopps #define CSR_TRACE_SIZE 32
    156      1.16    chopps #if CSR_TRACE_SIZE
    157      1.16    chopps #define CSR_TRACE(w,c,a,x) do { \
    158      1.16    chopps 	int s = splbio(); \
    159      1.16    chopps 	csr_trace[csr_traceptr].whr = (w); csr_trace[csr_traceptr].csr = (c); \
    160      1.16    chopps 	csr_trace[csr_traceptr].asr = (a); csr_trace[csr_traceptr].xtn = (x); \
    161      1.23     veego 	dma_cachectl((caddr_t)&csr_trace[csr_traceptr], sizeof(csr_trace[0])); \
    162      1.16    chopps 	csr_traceptr = (csr_traceptr + 1) & (CSR_TRACE_SIZE - 1); \
    163      1.23     veego /*	dma_cachectl((caddr_t)&csr_traceptr, sizeof(csr_traceptr));*/ \
    164      1.16    chopps 	splx(s); \
    165      1.16    chopps } while (0)
    166      1.16    chopps int csr_traceptr;
    167      1.16    chopps int csr_tracesize = CSR_TRACE_SIZE;
    168      1.16    chopps struct {
    169      1.16    chopps 	u_char whr;
    170      1.16    chopps 	u_char csr;
    171      1.16    chopps 	u_char asr;
    172      1.16    chopps 	u_char xtn;
    173      1.16    chopps } csr_trace[CSR_TRACE_SIZE];
    174      1.16    chopps #else
    175      1.23     veego #define CSR_TRACE(w,c,a,x)
    176      1.16    chopps #endif
    177      1.16    chopps 
    178      1.16    chopps #define SBIC_TRACE_SIZE 0
    179      1.16    chopps #if SBIC_TRACE_SIZE
    180      1.16    chopps #define SBIC_TRACE(dev) do { \
    181      1.16    chopps 	int s = splbio(); \
    182      1.16    chopps 	sbic_trace[sbic_traceptr].sp = &s; \
    183      1.16    chopps 	sbic_trace[sbic_traceptr].line = __LINE__; \
    184      1.16    chopps 	sbic_trace[sbic_traceptr].sr = s; \
    185      1.16    chopps 	sbic_trace[sbic_traceptr].csr = csr_traceptr; \
    186      1.16    chopps 	dma_cachectl(&sbic_trace[sbic_traceptr], sizeof(sbic_trace[0])); \
    187      1.16    chopps 	sbic_traceptr = (sbic_traceptr + 1) & (SBIC_TRACE_SIZE - 1); \
    188      1.16    chopps 	dma_cachectl(&sbic_traceptr, sizeof(sbic_traceptr)); \
    189      1.16    chopps 	if (dev) dma_cachectl(dev, sizeof(*dev)); \
    190      1.16    chopps 	splx(s); \
    191      1.16    chopps } while (0)
    192      1.16    chopps int sbic_traceptr;
    193      1.16    chopps int sbic_tracesize = SBIC_TRACE_SIZE;
    194      1.16    chopps struct {
    195      1.16    chopps 	void *sp;
    196      1.16    chopps 	u_short line;
    197      1.16    chopps 	u_short sr;
    198      1.16    chopps 	int csr;
    199      1.16    chopps } sbic_trace[SBIC_TRACE_SIZE];
    200      1.16    chopps #else
    201      1.23     veego #define SBIC_TRACE(dev)
    202      1.16    chopps #endif
    203      1.16    chopps 
    204      1.23     veego #else	/* DEBUG */
    205      1.23     veego #define QPRINTF(a)
    206      1.23     veego #define CSR_TRACE(w,c,a,x)
    207      1.23     veego #define SBIC_TRACE(dev)
    208      1.23     veego #endif	/* DEBUG */
    209       1.1    chopps 
    210       1.1    chopps /*
    211       1.1    chopps  * default minphys routine for sbic based controllers
    212       1.1    chopps  */
    213      1.13   mycroft void
    214       1.1    chopps sbic_minphys(bp)
    215       1.1    chopps 	struct buf *bp;
    216       1.1    chopps {
    217      1.13   mycroft 
    218       1.1    chopps 	/*
    219      1.13   mycroft 	 * No max transfer at this level.
    220       1.1    chopps 	 */
    221      1.13   mycroft 	minphys(bp);
    222       1.1    chopps }
    223       1.1    chopps 
    224       1.1    chopps /*
    225      1.14    chopps  * Save DMA pointers.  Take into account partial transfer. Shut down DMA.
    226      1.14    chopps  */
    227      1.14    chopps void
    228      1.14    chopps sbic_save_ptrs(dev, regs, target, lun)
    229      1.14    chopps 	struct sbic_softc *dev;
    230      1.33        is 	sbic_regmap_t regs;
    231      1.14    chopps 	int target, lun;
    232      1.14    chopps {
    233      1.23     veego 	int count, asr, s;
    234      1.14    chopps 	struct sbic_acb* acb;
    235      1.14    chopps 
    236      1.16    chopps 	SBIC_TRACE(dev);
    237      1.14    chopps 	if( !dev->sc_cur ) return;
    238      1.14    chopps 	if( !(dev->sc_flags & SBICF_INDMA) ) return; /* DMA not active */
    239      1.14    chopps 
    240      1.14    chopps 	s = splbio();
    241      1.14    chopps 
    242      1.14    chopps 	acb = dev->sc_nexus;
    243      1.14    chopps 	count = -1;
    244      1.14    chopps 	do {
    245      1.14    chopps 		GET_SBIC_asr(regs, asr);
    246      1.14    chopps 		if( asr & SBIC_ASR_DBR ) {
    247      1.28  christos 			printf("sbic_save_ptrs: asr %02x canceled!\n", asr);
    248      1.14    chopps 			splx(s);
    249      1.16    chopps 			SBIC_TRACE(dev);
    250      1.14    chopps 			return;
    251      1.14    chopps 		}
    252      1.14    chopps 	} while( asr & (SBIC_ASR_BSY|SBIC_ASR_CIP) );
    253      1.14    chopps 
    254      1.14    chopps 	/* Save important state */
    255      1.14    chopps 	/* must be done before dmastop */
    256      1.14    chopps 	acb->sc_dmacmd = dev->sc_dmacmd;
    257      1.14    chopps 	SBIC_TC_GET(regs, count);
    258      1.14    chopps 
    259      1.14    chopps 	/* Shut down DMA ====CAREFUL==== */
    260      1.14    chopps 	dev->sc_dmastop(dev);
    261      1.14    chopps 	dev->sc_flags &= ~SBICF_INDMA;
    262      1.14    chopps 	SBIC_TC_PUT(regs, 0);
    263      1.14    chopps 
    264      1.14    chopps #ifdef DEBUG
    265      1.28  christos 	if(!count && sbic_debug) printf("%dcount0",target);
    266      1.14    chopps 	if(data_pointer_debug == -1)
    267      1.28  christos 		printf("SBIC saving target %d data pointers from (%p,%x)%xASR:%02x",
    268      1.14    chopps 		       target, dev->sc_cur->dc_addr, dev->sc_cur->dc_count,
    269      1.14    chopps 		       acb->sc_dmacmd, asr);
    270      1.14    chopps #endif
    271      1.14    chopps 
    272      1.14    chopps 	/* Fixup partial xfers */
    273      1.14    chopps 	acb->sc_kv.dc_addr += (dev->sc_tcnt - count);
    274      1.14    chopps 	acb->sc_kv.dc_count -= (dev->sc_tcnt - count);
    275      1.14    chopps 	acb->sc_pa.dc_addr += (dev->sc_tcnt - count);
    276      1.14    chopps 	acb->sc_pa.dc_count -= ((dev->sc_tcnt - count)>>1);
    277      1.14    chopps 
    278      1.14    chopps 	acb->sc_tcnt = dev->sc_tcnt = count;
    279      1.14    chopps #ifdef DEBUG
    280      1.14    chopps 	if(data_pointer_debug)
    281      1.28  christos 		printf(" at (%p,%x):%x\n",
    282      1.14    chopps 		       dev->sc_cur->dc_addr, dev->sc_cur->dc_count,count);
    283      1.14    chopps 	sbicdma_saves++;
    284      1.14    chopps #endif
    285      1.14    chopps 	splx(s);
    286      1.16    chopps 	SBIC_TRACE(dev);
    287      1.14    chopps }
    288      1.14    chopps 
    289      1.14    chopps 
    290      1.14    chopps /*
    291      1.14    chopps  * DOES NOT RESTART DMA!!!
    292      1.14    chopps  */
    293      1.14    chopps void sbic_load_ptrs(dev, regs, target, lun)
    294      1.14    chopps 	struct sbic_softc *dev;
    295      1.33        is 	sbic_regmap_t regs;
    296      1.14    chopps 	int target, lun;
    297      1.14    chopps {
    298      1.23     veego 	int s, count;
    299      1.14    chopps 	char* vaddr, * paddr;
    300      1.14    chopps 	struct sbic_acb *acb;
    301      1.14    chopps 
    302      1.16    chopps 	SBIC_TRACE(dev);
    303      1.14    chopps 	acb = dev->sc_nexus;
    304      1.16    chopps 	if( !acb->sc_kv.dc_count ) {
    305      1.14    chopps 		/* No data to xfer */
    306      1.16    chopps 		SBIC_TRACE(dev);
    307      1.14    chopps 		return;
    308      1.16    chopps 	}
    309      1.14    chopps 
    310      1.14    chopps 	s = splbio();
    311      1.14    chopps 
    312      1.14    chopps 	dev->sc_last = dev->sc_cur = &acb->sc_pa;
    313      1.14    chopps 	dev->sc_tcnt = acb->sc_tcnt;
    314      1.14    chopps 	dev->sc_dmacmd = acb->sc_dmacmd;
    315      1.14    chopps 
    316      1.14    chopps #ifdef DEBUG
    317      1.14    chopps 	sbicdma_ops++;
    318      1.14    chopps #endif
    319      1.14    chopps 	if( !dev->sc_tcnt ) {
    320      1.14    chopps 		/* sc_tcnt == 0 implies end of segment */
    321      1.14    chopps 
    322      1.14    chopps 		/* do kvm to pa mappings */
    323      1.14    chopps 		paddr = acb->sc_pa.dc_addr =
    324      1.14    chopps 			(char *) kvtop(acb->sc_kv.dc_addr);
    325      1.14    chopps 
    326      1.14    chopps 		vaddr = acb->sc_kv.dc_addr;
    327      1.14    chopps 		count = acb->sc_kv.dc_count;
    328      1.14    chopps 		for(count = (NBPG - ((int)vaddr & PGOFSET));
    329      1.14    chopps 		    count < acb->sc_kv.dc_count
    330      1.14    chopps 		    && (char*)kvtop(vaddr + count + 4) == paddr + count + 4;
    331      1.14    chopps 		    count += NBPG);
    332      1.14    chopps 		/* If it's all contiguous... */
    333      1.14    chopps 		if(count > acb->sc_kv.dc_count ) {
    334      1.14    chopps 			count = acb->sc_kv.dc_count;
    335      1.14    chopps #ifdef DEBUG
    336      1.14    chopps 			sbicdma_hits++;
    337      1.14    chopps #endif
    338      1.14    chopps 		} else {
    339      1.14    chopps #ifdef DEBUG
    340      1.14    chopps 			sbicdma_misses++;
    341      1.14    chopps #endif
    342      1.14    chopps 		}
    343      1.14    chopps 		acb->sc_tcnt = count;
    344      1.14    chopps 		acb->sc_pa.dc_count = count >> 1;
    345      1.14    chopps 
    346      1.14    chopps #ifdef DEBUG
    347      1.14    chopps 		if(data_pointer_debug)
    348      1.28  christos 			printf("DMA recalc:kv(%p,%x)pa(%p,%lx)\n",
    349      1.14    chopps 			       acb->sc_kv.dc_addr,
    350      1.14    chopps 			       acb->sc_kv.dc_count,
    351      1.14    chopps 			       acb->sc_pa.dc_addr,
    352      1.14    chopps 			       acb->sc_tcnt);
    353      1.14    chopps #endif
    354      1.14    chopps 	}
    355      1.14    chopps 	splx(s);
    356      1.14    chopps #ifdef DEBUG
    357      1.14    chopps 	if(data_pointer_debug)
    358      1.28  christos 		printf("SBIC restoring target %d data pointers at (%p,%x)%x\n",
    359      1.14    chopps 		       target, dev->sc_cur->dc_addr, dev->sc_cur->dc_count,
    360      1.14    chopps 		       dev->sc_dmacmd);
    361      1.14    chopps #endif
    362      1.16    chopps 	SBIC_TRACE(dev);
    363      1.14    chopps }
    364      1.14    chopps 
    365      1.14    chopps /*
    366       1.1    chopps  * used by specific sbic controller
    367       1.1    chopps  *
    368       1.1    chopps  * it appears that the higher level code does nothing with LUN's
    369       1.1    chopps  * so I will too.  I could plug it in, however so could they
    370      1.29    bouyer  * in scsi_scsipi_cmd().
    371       1.1    chopps  */
    372       1.1    chopps int
    373       1.1    chopps sbic_scsicmd(xs)
    374      1.29    bouyer 	struct scsipi_xfer *xs;
    375       1.1    chopps {
    376      1.14    chopps 	struct sbic_acb *acb;
    377       1.1    chopps 	struct sbic_softc *dev;
    378      1.29    bouyer 	struct scsipi_link *slp;
    379      1.14    chopps 	int flags, s, stat;
    380       1.1    chopps 
    381       1.1    chopps 	slp = xs->sc_link;
    382       1.1    chopps 	dev = slp->adapter_softc;
    383      1.16    chopps 	SBIC_TRACE(dev);
    384      1.35   thorpej 	flags = xs->xs_control;
    385       1.1    chopps 
    386      1.35   thorpej 	if (flags & XS_CTL_DATA_UIO)
    387       1.1    chopps 		panic("sbic: scsi data uio requested");
    388      1.13   mycroft 
    389      1.35   thorpej 	if (dev->sc_nexus && flags & XS_CTL_POLL)
    390       1.1    chopps 		panic("sbic_scsicmd: busy");
    391       1.1    chopps 
    392      1.29    bouyer 	if (slp->scsipi_scsi.target == slp->scsipi_scsi.adapter_target)
    393      1.14    chopps 		return ESCAPE_NOT_SUPPORTED;
    394      1.14    chopps 
    395       1.1    chopps 	s = splbio();
    396      1.14    chopps 	acb = dev->free_list.tqh_first;
    397      1.14    chopps 	if (acb)
    398      1.14    chopps 		TAILQ_REMOVE(&dev->free_list, acb, chain);
    399      1.14    chopps 	splx(s);
    400      1.14    chopps 
    401      1.14    chopps 	if (acb == NULL) {
    402      1.14    chopps #ifdef DEBUG
    403      1.28  christos 		printf("sbic_scsicmd: unable to queue request for target %d\n",
    404      1.29    bouyer 		    slp->scsipi_scsi.target);
    405      1.14    chopps #ifdef DDB
    406      1.14    chopps 		Debugger();
    407      1.14    chopps #endif
    408      1.14    chopps #endif
    409      1.14    chopps 		xs->error = XS_DRIVER_STUFFUP;
    410      1.16    chopps 		SBIC_TRACE(dev);
    411      1.14    chopps 		return(TRY_AGAIN_LATER);
    412      1.14    chopps 	}
    413      1.14    chopps 
    414      1.14    chopps 	acb->flags = ACB_ACTIVE;
    415      1.35   thorpej 	if (flags & XS_CTL_DATA_IN)
    416      1.14    chopps 		acb->flags |= ACB_DATAIN;
    417      1.14    chopps 	acb->xs = xs;
    418      1.14    chopps 	bcopy(xs->cmd, &acb->cmd, xs->cmdlen);
    419      1.14    chopps 	acb->clen = xs->cmdlen;
    420      1.14    chopps 	acb->sc_kv.dc_addr = xs->data;
    421      1.14    chopps 	acb->sc_kv.dc_count = xs->datalen;
    422      1.14    chopps 	acb->pa_addr = xs->data ? (char *)kvtop(xs->data) : 0;	/* XXXX check */
    423      1.14    chopps 
    424      1.35   thorpej 	if (flags & XS_CTL_POLL) {
    425      1.14    chopps 		s = splbio();
    426      1.14    chopps 		/*
    427      1.14    chopps 		 * This has major side effects -- it locks up the machine
    428      1.14    chopps 		 */
    429      1.14    chopps 
    430      1.14    chopps 		dev->sc_flags |= SBICF_ICMD;
    431      1.14    chopps 		do {
    432      1.14    chopps 			while(dev->sc_nexus)
    433      1.14    chopps 				sbicpoll(dev);
    434      1.14    chopps 			dev->sc_nexus = acb;
    435      1.14    chopps 			dev->sc_stat[0] = -1;
    436      1.14    chopps 			dev->sc_xs = xs;
    437      1.29    bouyer 			dev->target = slp->scsipi_scsi.target;
    438      1.29    bouyer 			dev->lun = slp->scsipi_scsi.lun;
    439      1.29    bouyer 			stat = sbicicmd(dev, slp->scsipi_scsi.target, slp->scsipi_scsi.lun,
    440      1.14    chopps 					&acb->cmd, acb->clen,
    441      1.14    chopps 					acb->sc_kv.dc_addr, acb->sc_kv.dc_count);
    442      1.14    chopps 		} while (dev->sc_nexus != acb);
    443      1.14    chopps 		sbic_scsidone(acb, stat);
    444      1.14    chopps 
    445       1.1    chopps 		splx(s);
    446      1.16    chopps 		SBIC_TRACE(dev);
    447      1.14    chopps 		return(COMPLETE);
    448       1.1    chopps 	}
    449       1.1    chopps 
    450      1.14    chopps 	s = splbio();
    451      1.14    chopps 	TAILQ_INSERT_TAIL(&dev->ready_list, acb, chain);
    452      1.14    chopps 
    453      1.14    chopps 	if (dev->sc_nexus) {
    454       1.1    chopps 		splx(s);
    455      1.16    chopps 		SBIC_TRACE(dev);
    456       1.1    chopps 		return(SUCCESSFULLY_QUEUED);
    457       1.1    chopps 	}
    458       1.1    chopps 
    459       1.1    chopps 	/*
    460      1.14    chopps 	 * nothing is active, try to start it now.
    461       1.1    chopps 	 */
    462      1.14    chopps 	sbic_sched(dev);
    463      1.14    chopps 	splx(s);
    464       1.1    chopps 
    465      1.16    chopps 	SBIC_TRACE(dev);
    466      1.35   thorpej /* TODO:  add sbic_poll to do XS_CTL_POLL operations */
    467      1.14    chopps #if 0
    468      1.35   thorpej 	if (flags & XS_CTL_POLL)
    469       1.1    chopps 		return(COMPLETE);
    470      1.14    chopps #endif
    471       1.1    chopps 	return(SUCCESSFULLY_QUEUED);
    472       1.1    chopps }
    473       1.1    chopps 
    474       1.1    chopps /*
    475      1.14    chopps  * attempt to start the next available command
    476       1.1    chopps  */
    477       1.1    chopps void
    478      1.14    chopps sbic_sched(dev)
    479       1.1    chopps 	struct sbic_softc *dev;
    480       1.1    chopps {
    481      1.29    bouyer 	struct scsipi_xfer *xs;
    482      1.29    bouyer 	struct scsipi_link *slp;
    483      1.14    chopps 	struct sbic_acb *acb;
    484      1.14    chopps 	int flags, /*phase,*/ stat, i;
    485      1.14    chopps 
    486      1.16    chopps 	SBIC_TRACE(dev);
    487      1.14    chopps 	if (dev->sc_nexus)
    488      1.14    chopps 		return;			/* a command is current active */
    489      1.14    chopps 
    490      1.16    chopps 	SBIC_TRACE(dev);
    491      1.14    chopps 	for (acb = dev->ready_list.tqh_first; acb; acb = acb->chain.tqe_next) {
    492      1.14    chopps 		slp = acb->xs->sc_link;
    493      1.29    bouyer 		i = slp->scsipi_scsi.target;
    494      1.29    bouyer 		if (!(dev->sc_tinfo[i].lubusy & (1 << slp->scsipi_scsi.lun))) {
    495      1.14    chopps 			struct sbic_tinfo *ti = &dev->sc_tinfo[i];
    496      1.14    chopps 
    497      1.14    chopps 			TAILQ_REMOVE(&dev->ready_list, acb, chain);
    498      1.14    chopps 			dev->sc_nexus = acb;
    499      1.14    chopps 			slp = acb->xs->sc_link;
    500      1.29    bouyer 			ti = &dev->sc_tinfo[slp->scsipi_scsi.target];
    501      1.29    bouyer 			ti->lubusy |= (1 << slp->scsipi_scsi.lun);
    502      1.14    chopps 			acb->sc_pa.dc_addr = acb->pa_addr;	/* XXXX check */
    503      1.14    chopps 			break;
    504      1.14    chopps 		}
    505      1.14    chopps 	}
    506      1.14    chopps 
    507      1.16    chopps 	SBIC_TRACE(dev);
    508      1.14    chopps 	if (acb == NULL)
    509      1.14    chopps 		return;			/* did not find an available command */
    510       1.1    chopps 
    511      1.14    chopps 	dev->sc_xs = xs = acb->xs;
    512       1.1    chopps 	slp = xs->sc_link;
    513      1.35   thorpej 	flags = xs->xs_control;
    514       1.1    chopps 
    515      1.35   thorpej 	if (flags & XS_CTL_RESET)
    516       1.1    chopps 		sbicreset(dev);
    517       1.1    chopps 
    518      1.14    chopps #ifdef DEBUG
    519      1.14    chopps 	if( data_pointer_debug > 1 )
    520      1.29    bouyer 		printf("sbic_sched(%d,%d)\n",slp->scsipi_scsi.target,
    521      1.29    bouyer 			slp->scsipi_scsi.lun);
    522      1.14    chopps #endif
    523       1.1    chopps 	dev->sc_stat[0] = -1;
    524      1.29    bouyer 	dev->target = slp->scsipi_scsi.target;
    525      1.29    bouyer 	dev->lun = slp->scsipi_scsi.lun;
    526      1.35   thorpej 	if ( flags & XS_CTL_POLL || ( !sbic_parallel_operations
    527  1.36.6.1  wrstuden 				   && (sbicdmaok(dev, xs) == 0)))
    528      1.29    bouyer 		stat = sbicicmd(dev, slp->scsipi_scsi.target,
    529      1.29    bouyer 			slp->scsipi_scsi.lun, &acb->cmd,
    530      1.14    chopps 		    acb->clen, acb->sc_kv.dc_addr, acb->sc_kv.dc_count);
    531  1.36.6.1  wrstuden 	else if (sbicgo(dev, xs) == 0 && xs->error != XS_SELTIMEOUT) {
    532      1.16    chopps 		SBIC_TRACE(dev);
    533       1.1    chopps 		return;
    534      1.16    chopps 	} else
    535       1.1    chopps 		stat = dev->sc_stat[0];
    536      1.13   mycroft 
    537      1.14    chopps 	sbic_scsidone(acb, stat);
    538      1.16    chopps 	SBIC_TRACE(dev);
    539       1.1    chopps }
    540       1.1    chopps 
    541       1.1    chopps void
    542      1.14    chopps sbic_scsidone(acb, stat)
    543      1.14    chopps 	struct sbic_acb *acb;
    544       1.1    chopps 	int stat;
    545       1.1    chopps {
    546      1.29    bouyer 	struct scsipi_xfer *xs;
    547      1.29    bouyer 	struct scsipi_link *slp;
    548      1.14    chopps 	struct sbic_softc *dev;
    549      1.23     veego 	int dosched = 0;
    550       1.1    chopps 
    551      1.14    chopps 	xs = acb->xs;
    552      1.14    chopps 	slp = xs->sc_link;
    553      1.14    chopps 	dev = slp->adapter_softc;
    554      1.16    chopps 	SBIC_TRACE(dev);
    555       1.1    chopps #ifdef DIAGNOSTIC
    556      1.14    chopps 	if (acb == NULL || xs == NULL) {
    557      1.28  christos 		printf("sbic_scsidone -- (%d,%d) no scsi_xfer\n",
    558      1.14    chopps 		       dev->target, dev->lun);
    559      1.14    chopps #ifdef DDB
    560      1.14    chopps 		Debugger();
    561      1.14    chopps #endif
    562      1.14    chopps 		return;
    563      1.14    chopps 	}
    564       1.1    chopps #endif
    565       1.1    chopps 	/*
    566       1.1    chopps 	 * is this right?
    567       1.1    chopps 	 */
    568       1.1    chopps 	xs->status = stat;
    569       1.1    chopps 
    570      1.14    chopps #ifdef DEBUG
    571      1.14    chopps 	if( data_pointer_debug > 1 )
    572      1.28  christos 		printf("scsidone: (%d,%d)->(%d,%d)%02x\n",
    573      1.29    bouyer 		       slp->scsipi_scsi.target, slp->scsipi_scsi.lun,
    574      1.14    chopps 		       dev->target,  dev->lun,  stat);
    575      1.29    bouyer 	if( xs->sc_link->scsipi_scsi.target ==
    576      1.29    bouyer 		dev->sc_link.scsipi_scsi.adapter_target )
    577      1.14    chopps 		panic("target == hostid");
    578      1.14    chopps #endif
    579      1.14    chopps 
    580      1.14    chopps 	if (xs->error == XS_NOERROR && !(acb->flags & ACB_CHKSENSE)) {
    581      1.14    chopps 		if (stat == SCSI_CHECK) {
    582      1.14    chopps 			/* Schedule a REQUEST SENSE */
    583      1.29    bouyer 			struct scsipi_sense *ss = (void *)&acb->cmd;
    584      1.14    chopps #ifdef DEBUG
    585      1.14    chopps 			if (report_sense)
    586      1.28  christos 				printf("sbic_scsidone: autosense %02x targ %d lun %d",
    587      1.29    bouyer 				    acb->cmd.opcode, slp->scsipi_scsi.target,
    588      1.29    bouyer 					slp->scsipi_scsi.lun);
    589      1.14    chopps #endif
    590      1.14    chopps 			bzero(ss, sizeof(*ss));
    591      1.14    chopps 			ss->opcode = REQUEST_SENSE;
    592      1.29    bouyer 			ss->byte2 = slp->scsipi_scsi.lun << 5;
    593      1.29    bouyer 			ss->length = sizeof(struct scsipi_sense_data);
    594      1.14    chopps 			acb->clen = sizeof(*ss);
    595      1.29    bouyer 			acb->sc_kv.dc_addr = (char *)&xs->sense.scsi_sense;
    596      1.29    bouyer 			acb->sc_kv.dc_count = sizeof(struct scsipi_sense_data);
    597      1.29    bouyer 			acb->pa_addr = (char *)kvtop((u_char *)&xs->sense.scsi_sense); /* XXX check */
    598      1.14    chopps 			acb->flags = ACB_ACTIVE | ACB_CHKSENSE | ACB_DATAIN;
    599      1.14    chopps 			TAILQ_INSERT_HEAD(&dev->ready_list, acb, chain);
    600      1.29    bouyer 			dev->sc_tinfo[slp->scsipi_scsi.target].lubusy &=
    601      1.29    bouyer 			    ~(1 << slp->scsipi_scsi.lun);
    602      1.29    bouyer 			dev->sc_tinfo[slp->scsipi_scsi.target].senses++;
    603      1.14    chopps 			if (dev->sc_nexus == acb) {
    604      1.14    chopps 				dev->sc_nexus = NULL;
    605      1.16    chopps 				dev->sc_xs = NULL;
    606      1.14    chopps 				sbic_sched(dev);
    607      1.14    chopps 			}
    608      1.16    chopps 			SBIC_TRACE(dev);
    609      1.14    chopps 			return;
    610      1.14    chopps 		}
    611      1.14    chopps 	}
    612      1.14    chopps 	if (xs->error == XS_NOERROR && (acb->flags & ACB_CHKSENSE)) {
    613      1.14    chopps 		xs->error = XS_SENSE;
    614      1.14    chopps #ifdef DEBUG
    615      1.14    chopps 		if (report_sense)
    616      1.29    bouyer 			printf(" => %02x %02x\n", xs->sense.scsi_sense.flags,
    617      1.29    bouyer 			    xs->sense.scsi_sense.extra_bytes[3]);
    618      1.14    chopps #endif
    619      1.14    chopps 	} else {
    620      1.14    chopps 		xs->resid = 0;		/* XXXX */
    621      1.14    chopps 	}
    622      1.14    chopps #if whataboutthisone
    623       1.1    chopps 		case SCSI_BUSY:
    624       1.1    chopps 			xs->error = XS_BUSY;
    625       1.1    chopps 			break;
    626      1.14    chopps #endif
    627      1.35   thorpej 	xs->xs_status |= XS_STS_DONE;
    628       1.1    chopps 
    629       1.1    chopps 	/*
    630      1.14    chopps 	 * Remove the ACB from whatever queue it's on.  We have to do a bit of
    631      1.14    chopps 	 * a hack to figure out which queue it's on.  Note that it is *not*
    632      1.14    chopps 	 * necessary to cdr down the ready queue, but we must cdr down the
    633      1.14    chopps 	 * nexus queue and see if it's there, so we can mark the unit as no
    634      1.14    chopps 	 * longer busy.  This code is sickening, but it works.
    635      1.14    chopps 	 */
    636      1.14    chopps 	if (acb == dev->sc_nexus) {
    637      1.14    chopps 		dev->sc_nexus = NULL;
    638      1.16    chopps 		dev->sc_xs = NULL;
    639      1.29    bouyer 		dev->sc_tinfo[slp->scsipi_scsi.target].lubusy &=
    640      1.29    bouyer 			~(1<<slp->scsipi_scsi.lun);
    641      1.14    chopps 		if (dev->ready_list.tqh_first)
    642      1.14    chopps 			dosched = 1;	/* start next command */
    643      1.14    chopps 	} else if (dev->ready_list.tqh_last == &acb->chain.tqe_next) {
    644      1.14    chopps 		TAILQ_REMOVE(&dev->ready_list, acb, chain);
    645       1.1    chopps 	} else {
    646      1.14    chopps 		register struct sbic_acb *acb2;
    647      1.14    chopps 		for (acb2 = dev->nexus_list.tqh_first; acb2;
    648      1.16    chopps 		    acb2 = acb2->chain.tqe_next) {
    649      1.14    chopps 			if (acb2 == acb) {
    650      1.14    chopps 				TAILQ_REMOVE(&dev->nexus_list, acb, chain);
    651      1.29    bouyer 				dev->sc_tinfo[slp->scsipi_scsi.target].lubusy
    652      1.29    bouyer 					&= ~(1<<slp->scsipi_scsi.lun);
    653      1.14    chopps 				break;
    654      1.14    chopps 			}
    655      1.16    chopps 		}
    656      1.14    chopps 		if (acb2)
    657      1.14    chopps 			;
    658      1.14    chopps 		else if (acb->chain.tqe_next) {
    659      1.14    chopps 			TAILQ_REMOVE(&dev->ready_list, acb, chain);
    660      1.14    chopps 		} else {
    661      1.28  christos 			printf("%s: can't find matching acb\n",
    662      1.14    chopps 			    dev->sc_dev.dv_xname);
    663      1.14    chopps #ifdef DDB
    664      1.14    chopps 			Debugger();
    665      1.14    chopps #endif
    666      1.14    chopps 		}
    667       1.1    chopps 	}
    668      1.14    chopps 	/* Put it on the free list. */
    669      1.14    chopps 	acb->flags = ACB_FREE;
    670      1.14    chopps 	TAILQ_INSERT_HEAD(&dev->free_list, acb, chain);
    671       1.1    chopps 
    672      1.29    bouyer 	dev->sc_tinfo[slp->scsipi_scsi.target].cmds++;
    673       1.1    chopps 
    674      1.29    bouyer 	scsipi_done(xs);
    675      1.13   mycroft 
    676      1.14    chopps 	if (dosched)
    677      1.14    chopps 		sbic_sched(dev);
    678      1.16    chopps 	SBIC_TRACE(dev);
    679       1.1    chopps }
    680       1.1    chopps 
    681       1.1    chopps int
    682       1.1    chopps sbicdmaok(dev, xs)
    683       1.1    chopps 	struct sbic_softc *dev;
    684      1.29    bouyer 	struct scsipi_xfer *xs;
    685       1.1    chopps {
    686  1.36.6.1  wrstuden 	if (sbic_no_dma || !xs->datalen || xs->datalen & 0x1 ||
    687  1.36.6.1  wrstuden 	    (u_int)xs->data & 0x3)
    688       1.1    chopps 		return(0);
    689       1.1    chopps 	/*
    690       1.1    chopps 	 * controller supports dma to any addresses?
    691       1.1    chopps 	 */
    692      1.13   mycroft 	else if ((dev->sc_flags & SBICF_BADDMA) == 0)
    693       1.1    chopps 		return(1);
    694       1.1    chopps 	/*
    695       1.1    chopps 	 * this address is ok for dma?
    696       1.1    chopps 	 */
    697       1.1    chopps 	else if (sbiccheckdmap(xs->data, xs->datalen, dev->sc_dmamask) == 0)
    698       1.1    chopps 		return(1);
    699       1.1    chopps 	/*
    700       1.1    chopps 	 * we have a bounce buffer?
    701       1.1    chopps 	 */
    702      1.29    bouyer 	else if (dev->sc_tinfo[xs->sc_link->scsipi_scsi.target].bounce)
    703      1.14    chopps 		return(1);
    704      1.14    chopps 	/*
    705      1.14    chopps 	 * try to get one
    706      1.14    chopps 	 */
    707      1.29    bouyer 	else if ((dev->sc_tinfo[xs->sc_link->scsipi_scsi.target].bounce
    708      1.23     veego 		 = (char *)alloc_z2mem(MAXPHYS))) {
    709      1.29    bouyer 		if (isztwomem(dev->sc_tinfo[xs->sc_link->scsipi_scsi.target].bounce))
    710      1.28  christos 			printf("alloc ZII target %d bounce pa 0x%x\n",
    711      1.29    bouyer 			       xs->sc_link->scsipi_scsi.target,
    712      1.29    bouyer 			       kvtop(dev->sc_tinfo[xs->sc_link->scsipi_scsi.target].bounce));
    713      1.29    bouyer 		else if (dev->sc_tinfo[xs->sc_link->scsipi_scsi.target].bounce)
    714      1.28  christos 			printf("alloc CHIP target %d bounce pa 0x%p\n",
    715      1.29    bouyer 			       xs->sc_link->scsipi_scsi.target,
    716      1.29    bouyer 			       PREP_DMA_MEM(dev->sc_tinfo[xs->sc_link->scsipi_scsi.target].bounce));
    717       1.1    chopps 		return(1);
    718      1.14    chopps 	}
    719      1.14    chopps 
    720       1.1    chopps 	return(0);
    721       1.1    chopps }
    722       1.1    chopps 
    723       1.1    chopps 
    724       1.1    chopps int
    725       1.1    chopps sbicwait(regs, until, timeo, line)
    726      1.33        is 	sbic_regmap_t regs;
    727       1.1    chopps 	char until;
    728       1.1    chopps 	int timeo;
    729       1.1    chopps 	int line;
    730       1.1    chopps {
    731       1.1    chopps 	u_char val;
    732       1.1    chopps 	int csr;
    733       1.1    chopps 
    734      1.16    chopps 	SBIC_TRACE((struct sbic_softc *)0);
    735       1.1    chopps 	if (timeo == 0)
    736       1.1    chopps 		timeo = 1000000;	/* some large value.. */
    737       1.1    chopps 
    738       1.1    chopps 	GET_SBIC_asr(regs,val);
    739       1.1    chopps 	while ((val & until) == 0) {
    740       1.1    chopps 		if (timeo-- == 0) {
    741       1.1    chopps 			GET_SBIC_csr(regs, csr);
    742      1.28  christos 			printf("sbicwait TIMEO @%d with asr=x%x csr=x%x\n",
    743       1.1    chopps 			    line, val, csr);
    744      1.14    chopps #if defined(DDB) && defined(DEBUG)
    745      1.14    chopps 			Debugger();
    746      1.14    chopps #endif
    747      1.14    chopps 			return(val); /* Maybe I should abort */
    748       1.1    chopps 			break;
    749       1.1    chopps 		}
    750       1.1    chopps 		DELAY(1);
    751       1.1    chopps 		GET_SBIC_asr(regs,val);
    752       1.1    chopps 	}
    753      1.16    chopps 	SBIC_TRACE((struct sbic_softc *)0);
    754       1.1    chopps 	return(val);
    755       1.1    chopps }
    756       1.1    chopps 
    757      1.14    chopps int
    758       1.1    chopps sbicabort(dev, regs, where)
    759       1.1    chopps 	struct sbic_softc *dev;
    760      1.33        is 	sbic_regmap_t regs;
    761       1.1    chopps 	char *where;
    762       1.1    chopps {
    763       1.1    chopps 	u_char csr, asr;
    764      1.13   mycroft 
    765      1.16    chopps 	GET_SBIC_asr(regs, asr);
    766       1.1    chopps 	GET_SBIC_csr(regs, csr);
    767       1.1    chopps 
    768      1.28  christos 	printf ("%s: abort %s: csr = 0x%02x, asr = 0x%02x\n",
    769       1.1    chopps 	    dev->sc_dev.dv_xname, where, csr, asr);
    770       1.1    chopps 
    771      1.14    chopps 
    772      1.14    chopps #if 0
    773      1.14    chopps 	/* Clean up running command */
    774      1.14    chopps 	if (dev->sc_nexus != NULL) {
    775      1.14    chopps 		dev->sc_nexus->xs->error = XS_DRIVER_STUFFUP;
    776      1.14    chopps 		sbic_scsidone(dev->sc_nexus, dev->sc_stat[0]);
    777      1.14    chopps 	}
    778      1.14    chopps 	while (acb = dev->nexus_list.tqh_first) {
    779      1.14    chopps 		acb->xs->error = XS_DRIVER_STUFFUP;
    780      1.14    chopps 		sbic_scsidone(acb, -1 /*acb->stat[0]*/);
    781      1.14    chopps 	}
    782      1.14    chopps #endif
    783      1.14    chopps 
    784      1.14    chopps 	/* Clean up chip itself */
    785       1.1    chopps 	if (dev->sc_flags & SBICF_SELECTED) {
    786      1.14    chopps 		while( asr & SBIC_ASR_DBR ) {
    787      1.14    chopps 			/* sbic is jammed w/data. need to clear it */
    788      1.14    chopps 			/* But we don't know what direction it needs to go */
    789      1.14    chopps 			GET_SBIC_data(regs, asr);
    790      1.28  christos 			printf("%s: abort %s: clearing data buffer 0x%02x\n",
    791      1.14    chopps 			       dev->sc_dev.dv_xname, where, asr);
    792      1.14    chopps 			GET_SBIC_asr(regs, asr);
    793      1.14    chopps 			if( asr & SBIC_ASR_DBR ) /* Not the read direction, then */
    794      1.14    chopps 				SET_SBIC_data(regs, asr);
    795      1.14    chopps 			GET_SBIC_asr(regs, asr);
    796      1.14    chopps 		}
    797      1.14    chopps 		WAIT_CIP(regs);
    798      1.28  christos printf("%s: sbicabort - sending ABORT command\n", dev->sc_dev.dv_xname);
    799       1.1    chopps 		SET_SBIC_cmd(regs, SBIC_CMD_ABORT);
    800       1.1    chopps 		WAIT_CIP(regs);
    801       1.1    chopps 
    802       1.1    chopps 		GET_SBIC_asr(regs, asr);
    803       1.1    chopps 		if (asr & (SBIC_ASR_BSY|SBIC_ASR_LCI)) {
    804       1.1    chopps 			/* ok, get more drastic.. */
    805      1.13   mycroft 
    806      1.28  christos printf("%s: sbicabort - asr %x, trying to reset\n", dev->sc_dev.dv_xname, asr);
    807      1.14    chopps 			sbicreset(dev);
    808       1.1    chopps 			dev->sc_flags &= ~SBICF_SELECTED;
    809      1.14    chopps 			return -1;
    810       1.1    chopps 		}
    811      1.28  christos printf("%s: sbicabort - sending DISC command\n", dev->sc_dev.dv_xname);
    812      1.14    chopps 		SET_SBIC_cmd(regs, SBIC_CMD_DISC);
    813       1.1    chopps 
    814       1.1    chopps 		do {
    815      1.16    chopps 			asr = SBIC_WAIT (regs, SBIC_ASR_INT, 0);
    816       1.1    chopps 			GET_SBIC_csr (regs, csr);
    817      1.16    chopps 			CSR_TRACE('a',csr,asr,0);
    818       1.1    chopps 		} while ((csr != SBIC_CSR_DISC) && (csr != SBIC_CSR_DISC_1)
    819       1.1    chopps 		    && (csr != SBIC_CSR_CMD_INVALID));
    820       1.1    chopps 
    821       1.1    chopps 		/* lets just hope it worked.. */
    822       1.1    chopps 		dev->sc_flags &= ~SBICF_SELECTED;
    823       1.1    chopps 	}
    824      1.14    chopps 	return -1;
    825       1.1    chopps }
    826       1.1    chopps 
    827      1.14    chopps 
    828       1.1    chopps /*
    829      1.14    chopps  * Initialize driver-private structures
    830       1.1    chopps  */
    831      1.14    chopps 
    832       1.1    chopps void
    833      1.14    chopps sbicinit(dev)
    834      1.14    chopps 	struct sbic_softc *dev;
    835       1.1    chopps {
    836      1.33        is 	sbic_regmap_t regs;
    837      1.23     veego 	u_int i;
    838      1.14    chopps 	struct sbic_acb *acb;
    839      1.20       jtc 	u_int inhibit_sync;
    840      1.20       jtc 
    841      1.20       jtc 	extern u_long scsi_nosync;
    842      1.20       jtc 	extern int shift_nosync;
    843      1.14    chopps 
    844      1.33        is 	regs = dev->sc_sbic;
    845       1.1    chopps 
    846      1.14    chopps 	if ((dev->sc_flags & SBICF_ALIVE) == 0) {
    847      1.14    chopps 		TAILQ_INIT(&dev->ready_list);
    848      1.14    chopps 		TAILQ_INIT(&dev->nexus_list);
    849      1.14    chopps 		TAILQ_INIT(&dev->free_list);
    850      1.14    chopps 		dev->sc_nexus = NULL;
    851      1.14    chopps 		dev->sc_xs = NULL;
    852      1.14    chopps 		acb = dev->sc_acb;
    853      1.14    chopps 		bzero(acb, sizeof(dev->sc_acb));
    854      1.14    chopps 		for (i = 0; i < sizeof(dev->sc_acb) / sizeof(*acb); i++) {
    855      1.14    chopps 			TAILQ_INSERT_TAIL(&dev->free_list, acb, chain);
    856      1.14    chopps 			acb++;
    857      1.14    chopps 		}
    858      1.14    chopps 		bzero(dev->sc_tinfo, sizeof(dev->sc_tinfo));
    859      1.16    chopps #ifdef DEBUG
    860      1.16    chopps 		/* make sure timeout is really not needed */
    861      1.16    chopps 		timeout((void *)sbictimeout, dev, 30 * hz);
    862      1.16    chopps #endif
    863      1.16    chopps 
    864      1.14    chopps 	} else panic("sbic: reinitializing driver!");
    865      1.14    chopps 
    866      1.14    chopps 	dev->sc_flags |= SBICF_ALIVE;
    867      1.14    chopps 	dev->sc_flags &= ~SBICF_SELECTED;
    868      1.14    chopps 
    869      1.20       jtc 	/* initialize inhibit array */
    870      1.20       jtc 	if (scsi_nosync) {
    871      1.20       jtc 		inhibit_sync = (scsi_nosync >> shift_nosync) & 0xff;
    872      1.20       jtc 		shift_nosync += 8;
    873      1.20       jtc #ifdef DEBUG
    874      1.20       jtc 		if (inhibit_sync)
    875      1.28  christos 			printf("%s: Inhibiting synchronous transfer %02x\n",
    876      1.20       jtc 				dev->sc_dev.dv_xname, inhibit_sync);
    877      1.20       jtc #endif
    878      1.20       jtc 		for (i = 0; i < 8; ++i)
    879      1.20       jtc 			if (inhibit_sync & (1 << i))
    880      1.20       jtc 				sbic_inhibit_sync[i] = 1;
    881      1.20       jtc 	}
    882      1.20       jtc 
    883      1.14    chopps 	sbicreset(dev);
    884       1.1    chopps }
    885       1.1    chopps 
    886       1.1    chopps void
    887       1.1    chopps sbicreset(dev)
    888       1.1    chopps 	struct sbic_softc *dev;
    889       1.1    chopps {
    890      1.33        is 	sbic_regmap_t regs;
    891      1.23     veego 	u_int my_id, s;
    892      1.14    chopps 	u_char csr;
    893      1.23     veego #if 0
    894      1.23     veego 	u_int i;
    895      1.14    chopps 	struct sbic_acb *acb;
    896      1.23     veego #endif
    897      1.13   mycroft 
    898      1.33        is 	regs = dev->sc_sbic;
    899      1.14    chopps #if 0
    900      1.14    chopps 	if (dev->sc_flags & SBICF_ALIVE) {
    901      1.14    chopps 		SET_SBIC_cmd(regs, SBIC_CMD_ABORT);
    902      1.14    chopps 		WAIT_CIP(regs);
    903      1.14    chopps 	}
    904      1.14    chopps #else
    905      1.14    chopps 		SET_SBIC_cmd(regs, SBIC_CMD_ABORT);
    906      1.14    chopps 		WAIT_CIP(regs);
    907      1.14    chopps #endif
    908       1.1    chopps 	s = splbio();
    909      1.29    bouyer 	my_id = dev->sc_link.scsipi_scsi.adapter_target & SBIC_ID_MASK;
    910       1.1    chopps 
    911      1.14    chopps 	/* Enable advanced mode */
    912       1.1    chopps 	my_id |= SBIC_ID_EAF /*| SBIC_ID_EHP*/ ;
    913       1.1    chopps 	SET_SBIC_myid(regs, my_id);
    914       1.1    chopps 
    915       1.1    chopps 	/*
    916       1.1    chopps 	 * Disable interrupts (in dmainit) then reset the chip
    917       1.1    chopps 	 */
    918       1.1    chopps 	SET_SBIC_cmd(regs, SBIC_CMD_RESET);
    919       1.1    chopps 	DELAY(25);
    920       1.1    chopps 	SBIC_WAIT(regs, SBIC_ASR_INT, 0);
    921       1.1    chopps 	GET_SBIC_csr(regs, csr);       /* clears interrupt also */
    922       1.1    chopps 
    923      1.14    chopps 	if (dev->sc_clkfreq < 110)
    924      1.14    chopps 		my_id |= SBIC_ID_FS_8_10;
    925      1.14    chopps 	else if (dev->sc_clkfreq < 160)
    926      1.14    chopps 		my_id |= SBIC_ID_FS_12_15;
    927      1.14    chopps 	else if (dev->sc_clkfreq < 210)
    928      1.14    chopps 		my_id |= SBIC_ID_FS_16_20;
    929      1.14    chopps 
    930      1.14    chopps 	SET_SBIC_myid(regs, my_id);
    931      1.14    chopps 
    932       1.1    chopps 	/*
    933       1.1    chopps 	 * Set up various chip parameters
    934       1.1    chopps 	 */
    935      1.14    chopps 	SET_SBIC_control(regs, SBIC_CTL_EDI | SBIC_CTL_IDI /* | SBIC_CTL_HSP */
    936       1.1    chopps 	    | SBIC_MACHINE_DMA_MODE);
    937       1.1    chopps 	/*
    938       1.1    chopps 	 * don't allow (re)selection (SBIC_RID_ES)
    939       1.1    chopps 	 * until we can handle target mode!!
    940       1.1    chopps 	 */
    941      1.14    chopps 	SET_SBIC_rselid(regs, SBIC_RID_ER);
    942       1.1    chopps 	SET_SBIC_syn(regs, 0);     /* asynch for now */
    943       1.1    chopps 
    944       1.1    chopps 	/*
    945       1.1    chopps 	 * anything else was zeroed by reset
    946       1.1    chopps 	 */
    947       1.1    chopps 	splx(s);
    948       1.1    chopps 
    949      1.14    chopps #if 0
    950      1.14    chopps 	if ((dev->sc_flags & SBICF_ALIVE) == 0) {
    951      1.14    chopps 		TAILQ_INIT(&dev->ready_list);
    952      1.14    chopps 		TAILQ_INIT(&dev->nexus_list);
    953      1.14    chopps 		TAILQ_INIT(&dev->free_list);
    954      1.14    chopps 		dev->sc_nexus = NULL;
    955      1.14    chopps 		dev->sc_xs = NULL;
    956      1.14    chopps 		acb = dev->sc_acb;
    957      1.14    chopps 		bzero(acb, sizeof(dev->sc_acb));
    958      1.14    chopps 		for (i = 0; i < sizeof(dev->sc_acb) / sizeof(*acb); i++) {
    959      1.14    chopps 			TAILQ_INSERT_TAIL(&dev->free_list, acb, chain);
    960      1.14    chopps 			acb++;
    961      1.14    chopps 		}
    962      1.14    chopps 		bzero(dev->sc_tinfo, sizeof(dev->sc_tinfo));
    963      1.14    chopps 	} else {
    964      1.14    chopps 		if (dev->sc_nexus != NULL) {
    965      1.14    chopps 			dev->sc_nexus->xs->error = XS_DRIVER_STUFFUP;
    966      1.14    chopps 			sbic_scsidone(dev->sc_nexus, dev->sc_stat[0]);
    967      1.14    chopps 		}
    968      1.14    chopps 		while (acb = dev->nexus_list.tqh_first) {
    969      1.14    chopps 			acb->xs->error = XS_DRIVER_STUFFUP;
    970      1.14    chopps 			sbic_scsidone(acb, -1 /*acb->stat[0]*/);
    971      1.14    chopps 		}
    972      1.14    chopps 	}
    973      1.14    chopps 
    974       1.1    chopps 	dev->sc_flags |= SBICF_ALIVE;
    975      1.14    chopps #endif
    976       1.1    chopps 	dev->sc_flags &= ~SBICF_SELECTED;
    977       1.1    chopps }
    978       1.1    chopps 
    979       1.1    chopps void
    980       1.1    chopps sbicerror(dev, regs, csr)
    981       1.1    chopps 	struct sbic_softc *dev;
    982      1.33        is 	sbic_regmap_t regs;
    983       1.1    chopps 	u_char csr;
    984       1.1    chopps {
    985      1.29    bouyer 	struct scsipi_xfer *xs;
    986       1.1    chopps 
    987       1.1    chopps 	xs = dev->sc_xs;
    988       1.1    chopps 
    989       1.1    chopps #ifdef DIAGNOSTIC
    990       1.1    chopps 	if (xs == NULL)
    991       1.1    chopps 		panic("sbicerror");
    992       1.1    chopps #endif
    993      1.35   thorpej 	if (xs->xs_control & XS_CTL_SILENT)
    994       1.1    chopps 		return;
    995       1.1    chopps 
    996      1.28  christos 	printf("%s: ", dev->sc_dev.dv_xname);
    997      1.28  christos 	printf("csr == 0x%02x\n", csr);	/* XXX */
    998       1.1    chopps }
    999       1.1    chopps 
   1000       1.1    chopps /*
   1001       1.1    chopps  * select the bus, return when selected or error.
   1002       1.1    chopps  */
   1003       1.1    chopps int
   1004       1.7    chopps sbicselectbus(dev, regs, target, lun, our_addr)
   1005       1.1    chopps         struct sbic_softc *dev;
   1006      1.33        is 	sbic_regmap_t regs;
   1007       1.7    chopps 	u_char target, lun, our_addr;
   1008       1.1    chopps {
   1009       1.1    chopps 	u_char asr, csr, id;
   1010       1.1    chopps 
   1011      1.16    chopps 	SBIC_TRACE(dev);
   1012       1.1    chopps 	QPRINTF(("sbicselectbus %d\n", target));
   1013       1.1    chopps 
   1014      1.13   mycroft 	/*
   1015       1.1    chopps 	 * if we're already selected, return (XXXX panic maybe?)
   1016       1.1    chopps 	 */
   1017      1.16    chopps 	if (dev->sc_flags & SBICF_SELECTED) {
   1018      1.16    chopps 		SBIC_TRACE(dev);
   1019       1.1    chopps 		return(1);
   1020      1.16    chopps 	}
   1021       1.1    chopps 
   1022       1.1    chopps 	/*
   1023       1.1    chopps 	 * issue select
   1024       1.1    chopps 	 */
   1025       1.1    chopps 	SBIC_TC_PUT(regs, 0);
   1026       1.1    chopps 	SET_SBIC_selid(regs, target);
   1027       1.1    chopps 	SET_SBIC_timeo(regs, SBIC_TIMEOUT(250,dev->sc_clkfreq));
   1028       1.1    chopps 
   1029       1.1    chopps 	/*
   1030       1.1    chopps 	 * set sync or async
   1031       1.1    chopps 	 */
   1032       1.1    chopps 	if (dev->sc_sync[target].state == SYNC_DONE)
   1033      1.13   mycroft 		SET_SBIC_syn(regs, SBIC_SYN (dev->sc_sync[target].offset,
   1034       1.1    chopps 		    dev->sc_sync[target].period));
   1035       1.1    chopps 	else
   1036       1.1    chopps 		SET_SBIC_syn(regs, SBIC_SYN (0, sbic_min_period));
   1037      1.13   mycroft 
   1038      1.14    chopps 	GET_SBIC_asr(regs, asr);
   1039      1.14    chopps 	if( asr & (SBIC_ASR_INT|SBIC_ASR_BSY) ) {
   1040      1.14    chopps 		/* This means we got ourselves reselected upon */
   1041      1.28  christos /*		printf("sbicselectbus: INT/BSY asr %02x\n", asr);*/
   1042      1.14    chopps #ifdef DDB
   1043      1.14    chopps /*		Debugger();*/
   1044      1.14    chopps #endif
   1045      1.16    chopps 		SBIC_TRACE(dev);
   1046      1.14    chopps 		return 1;
   1047      1.14    chopps 	}
   1048      1.14    chopps 
   1049       1.1    chopps 	SET_SBIC_cmd(regs, SBIC_CMD_SEL_ATN);
   1050       1.1    chopps 
   1051       1.1    chopps 	/*
   1052       1.1    chopps 	 * wait for select (merged from seperate function may need
   1053       1.1    chopps 	 * cleanup)
   1054       1.1    chopps 	 */
   1055       1.1    chopps 	WAIT_CIP(regs);
   1056       1.1    chopps 	do {
   1057      1.14    chopps 		asr = SBIC_WAIT(regs, SBIC_ASR_INT | SBIC_ASR_LCI, 0);
   1058      1.14    chopps 		if (asr & SBIC_ASR_LCI) {
   1059      1.14    chopps #ifdef DEBUG
   1060      1.14    chopps 			if (reselect_debug)
   1061      1.28  christos 				printf("sbicselectbus: late LCI asr %02x\n", asr);
   1062      1.14    chopps #endif
   1063      1.16    chopps 			SBIC_TRACE(dev);
   1064      1.14    chopps 			return 1;
   1065      1.14    chopps 		}
   1066       1.1    chopps 		GET_SBIC_csr (regs, csr);
   1067      1.16    chopps 		CSR_TRACE('s',csr,asr,target);
   1068       1.1    chopps 		QPRINTF(("%02x ", csr));
   1069      1.14    chopps 		if( csr == SBIC_CSR_RSLT_NI || csr == SBIC_CSR_RSLT_IFY) {
   1070      1.14    chopps #ifdef DEBUG
   1071      1.16    chopps 			if(reselect_debug)
   1072      1.28  christos 				printf("sbicselectbus: reselected asr %02x\n", asr);
   1073      1.14    chopps #endif
   1074      1.15    chopps 			/* We need to handle this now so we don't lock up later */
   1075      1.15    chopps 			sbicnextstate(dev, csr, asr);
   1076      1.16    chopps 			SBIC_TRACE(dev);
   1077      1.14    chopps 			return 1;
   1078      1.14    chopps 		}
   1079      1.14    chopps 		if( csr == SBIC_CSR_SLT || csr == SBIC_CSR_SLT_ATN) {
   1080      1.14    chopps 			panic("sbicselectbus: target issued select!");
   1081      1.14    chopps 			return 1;
   1082      1.14    chopps 		}
   1083       1.1    chopps 	} while (csr != (SBIC_CSR_MIS_2|MESG_OUT_PHASE)
   1084       1.1    chopps 	    && csr != (SBIC_CSR_MIS_2|CMD_PHASE) && csr != SBIC_CSR_SEL_TIMEO);
   1085       1.1    chopps 
   1086      1.14    chopps 	/* Enable (or not) reselection */
   1087      1.16    chopps 	if(!sbic_enable_reselect && dev->nexus_list.tqh_first == NULL)
   1088      1.14    chopps 		SET_SBIC_rselid (regs, 0);
   1089      1.14    chopps 	else
   1090      1.14    chopps 		SET_SBIC_rselid (regs, SBIC_RID_ER);
   1091      1.14    chopps 
   1092      1.14    chopps 	if (csr == (SBIC_CSR_MIS_2|CMD_PHASE)) {
   1093       1.1    chopps 		dev->sc_flags |= SBICF_SELECTED;	/* device ignored ATN */
   1094      1.14    chopps 		GET_SBIC_selid(regs, id);
   1095      1.14    chopps 		dev->target = id;
   1096      1.14    chopps 		GET_SBIC_tlun(regs,dev->lun);
   1097      1.14    chopps 		if( dev->lun & SBIC_TLUN_VALID )
   1098      1.14    chopps 			dev->lun &= SBIC_TLUN_MASK;
   1099      1.14    chopps 		else
   1100      1.14    chopps 			dev->lun = lun;
   1101      1.14    chopps 	} else if (csr == (SBIC_CSR_MIS_2|MESG_OUT_PHASE)) {
   1102       1.1    chopps 		/*
   1103       1.1    chopps 		 * Send identify message
   1104       1.1    chopps 		 * (SCSI-2 requires an identify msg (?))
   1105       1.1    chopps 		 */
   1106       1.1    chopps 		GET_SBIC_selid(regs, id);
   1107      1.14    chopps 		dev->target = id;
   1108      1.14    chopps 		GET_SBIC_tlun(regs,dev->lun);
   1109      1.14    chopps 		if( dev->lun & SBIC_TLUN_VALID )
   1110      1.14    chopps 			dev->lun &= SBIC_TLUN_MASK;
   1111      1.14    chopps 		else
   1112      1.14    chopps 			dev->lun = lun;
   1113      1.13   mycroft 		/*
   1114      1.13   mycroft 		 * handle drives that don't want to be asked
   1115       1.1    chopps 		 * whether to go sync at all.
   1116       1.1    chopps 		 */
   1117      1.20       jtc 		if (sbic_inhibit_sync[id]
   1118      1.20       jtc 		    && dev->sc_sync[id].state == SYNC_START) {
   1119       1.1    chopps #ifdef DEBUG
   1120       1.1    chopps 			if (sync_debug)
   1121      1.28  christos 				printf("Forcing target %d asynchronous.\n", id);
   1122       1.1    chopps #endif
   1123       1.1    chopps 			dev->sc_sync[id].offset = 0;
   1124       1.1    chopps 			dev->sc_sync[id].period = sbic_min_period;
   1125       1.1    chopps 			dev->sc_sync[id].state = SYNC_DONE;
   1126       1.1    chopps 		}
   1127      1.13   mycroft 
   1128       1.1    chopps 
   1129      1.14    chopps 		if (dev->sc_sync[id].state != SYNC_START){
   1130      1.35   thorpej 			if( dev->sc_xs->xs_control & XS_CTL_POLL
   1131      1.14    chopps 			   || (dev->sc_flags & SBICF_ICMD)
   1132      1.14    chopps 			   || !sbic_enable_reselect )
   1133      1.14    chopps 				SEND_BYTE (regs, MSG_IDENTIFY | lun);
   1134      1.14    chopps 			else
   1135      1.14    chopps 				SEND_BYTE (regs, MSG_IDENTIFY_DR | lun);
   1136      1.14    chopps 		} else {
   1137       1.1    chopps 			/*
   1138       1.1    chopps 			 * try to initiate a sync transfer.
   1139      1.13   mycroft 			 * So compose the sync message we're going
   1140       1.1    chopps 			 * to send to the target
   1141       1.1    chopps 			 */
   1142       1.1    chopps 
   1143       1.1    chopps #ifdef DEBUG
   1144       1.1    chopps 			if (sync_debug)
   1145      1.28  christos 				printf("Sending sync request to target %d ... ",
   1146       1.1    chopps 				    id);
   1147       1.1    chopps #endif
   1148       1.1    chopps 			/*
   1149       1.1    chopps 			 * setup scsi message sync message request
   1150       1.1    chopps 			 */
   1151       1.7    chopps 			dev->sc_msg[0] = MSG_IDENTIFY | lun;
   1152       1.1    chopps 			dev->sc_msg[1] = MSG_EXT_MESSAGE;
   1153       1.1    chopps 			dev->sc_msg[2] = 3;
   1154       1.1    chopps 			dev->sc_msg[3] = MSG_SYNC_REQ;
   1155       1.1    chopps 			dev->sc_msg[4] = sbictoscsiperiod(dev, regs,
   1156       1.1    chopps 			    sbic_min_period);
   1157       1.1    chopps 			dev->sc_msg[5] = sbic_max_offset;
   1158       1.1    chopps 
   1159       1.1    chopps 			if (sbicxfstart(regs, 6, MESG_OUT_PHASE, sbic_cmd_wait))
   1160       1.1    chopps 				sbicxfout(regs, 6, dev->sc_msg, MESG_OUT_PHASE);
   1161       1.1    chopps 
   1162       1.1    chopps 			dev->sc_sync[id].state = SYNC_SENT;
   1163       1.1    chopps #ifdef DEBUG
   1164       1.1    chopps 			if (sync_debug)
   1165      1.28  christos 				printf ("sent\n");
   1166       1.1    chopps #endif
   1167       1.1    chopps 		}
   1168       1.1    chopps 
   1169      1.16    chopps 		asr = SBIC_WAIT (regs, SBIC_ASR_INT, 0);
   1170       1.1    chopps 		GET_SBIC_csr (regs, csr);
   1171      1.16    chopps 		CSR_TRACE('y',csr,asr,target);
   1172       1.1    chopps 		QPRINTF(("[%02x]", csr));
   1173       1.1    chopps #ifdef DEBUG
   1174       1.1    chopps 		if (sync_debug && dev->sc_sync[id].state == SYNC_SENT)
   1175      1.28  christos 			printf("csr-result of last msgout: 0x%x\n", csr);
   1176       1.1    chopps #endif
   1177       1.1    chopps 
   1178       1.1    chopps 		if (csr != SBIC_CSR_SEL_TIMEO)
   1179       1.1    chopps 			dev->sc_flags |= SBICF_SELECTED;
   1180       1.1    chopps 	}
   1181      1.14    chopps 	if (csr == SBIC_CSR_SEL_TIMEO)
   1182      1.14    chopps 		dev->sc_xs->error = XS_SELTIMEOUT;
   1183      1.13   mycroft 
   1184       1.1    chopps 	QPRINTF(("\n"));
   1185       1.1    chopps 
   1186      1.16    chopps 	SBIC_TRACE(dev);
   1187       1.1    chopps 	return(csr == SBIC_CSR_SEL_TIMEO);
   1188       1.1    chopps }
   1189       1.1    chopps 
   1190       1.1    chopps int
   1191       1.1    chopps sbicxfstart(regs, len, phase, wait)
   1192      1.33        is 	sbic_regmap_t regs;
   1193       1.1    chopps 	int len, wait;
   1194       1.1    chopps 	u_char phase;
   1195       1.1    chopps {
   1196       1.1    chopps 	u_char id;
   1197       1.1    chopps 
   1198      1.14    chopps 	switch (phase) {
   1199      1.14    chopps 	case DATA_IN_PHASE:
   1200      1.14    chopps 	case MESG_IN_PHASE:
   1201       1.1    chopps 		GET_SBIC_selid (regs, id);
   1202       1.1    chopps 		id |= SBIC_SID_FROM_SCSI;
   1203       1.1    chopps 		SET_SBIC_selid (regs, id);
   1204       1.1    chopps 		SBIC_TC_PUT (regs, (unsigned)len);
   1205      1.14    chopps 		break;
   1206      1.14    chopps 	case DATA_OUT_PHASE:
   1207      1.14    chopps 	case MESG_OUT_PHASE:
   1208      1.14    chopps 	case CMD_PHASE:
   1209      1.14    chopps 		GET_SBIC_selid (regs, id);
   1210      1.14    chopps 		id &= ~SBIC_SID_FROM_SCSI;
   1211      1.14    chopps 		SET_SBIC_selid (regs, id);
   1212       1.1    chopps 		SBIC_TC_PUT (regs, (unsigned)len);
   1213      1.14    chopps 		break;
   1214      1.14    chopps 	default:
   1215       1.1    chopps 		SBIC_TC_PUT (regs, 0);
   1216      1.14    chopps 	}
   1217       1.1    chopps 	QPRINTF(("sbicxfstart %d, %d, %d\n", len, phase, wait));
   1218       1.1    chopps 
   1219       1.1    chopps 	return(1);
   1220       1.1    chopps }
   1221       1.1    chopps 
   1222       1.1    chopps int
   1223       1.1    chopps sbicxfout(regs, len, bp, phase)
   1224      1.33        is 	sbic_regmap_t regs;
   1225       1.1    chopps 	int len;
   1226       1.1    chopps 	void *bp;
   1227       1.1    chopps 	int phase;
   1228       1.1    chopps {
   1229      1.23     veego 	u_char orig_csr, asr, *buf;
   1230       1.1    chopps 	int wait;
   1231      1.13   mycroft 
   1232       1.1    chopps 	buf = bp;
   1233       1.1    chopps 	wait = sbic_data_wait;
   1234       1.1    chopps 
   1235       1.1    chopps 	QPRINTF(("sbicxfout {%d} %02x %02x %02x %02x %02x "
   1236      1.13   mycroft 	    "%02x %02x %02x %02x %02x\n", len, buf[0], buf[1], buf[2],
   1237       1.1    chopps 	    buf[3], buf[4], buf[5], buf[6], buf[7], buf[8], buf[9]));
   1238       1.1    chopps 
   1239       1.1    chopps 	GET_SBIC_csr (regs, orig_csr);
   1240      1.16    chopps 	CSR_TRACE('>',orig_csr,0,0);
   1241       1.1    chopps 
   1242      1.13   mycroft 	/*
   1243       1.1    chopps 	 * sigh.. WD-PROTO strikes again.. sending the command in one go
   1244       1.1    chopps 	 * causes the chip to lock up if talking to certain (misbehaving?)
   1245       1.1    chopps 	 * targets. Anyway, this procedure should work for all targets, but
   1246       1.1    chopps 	 * it's slightly slower due to the overhead
   1247       1.1    chopps 	 */
   1248       1.1    chopps 	WAIT_CIP (regs);
   1249       1.1    chopps 	SET_SBIC_cmd (regs, SBIC_CMD_XFER_INFO);
   1250       1.1    chopps 	for (;len > 0; len--) {
   1251       1.1    chopps 		GET_SBIC_asr (regs, asr);
   1252       1.1    chopps 		while ((asr & SBIC_ASR_DBR) == 0) {
   1253       1.1    chopps 			if ((asr & SBIC_ASR_INT) || --wait < 0) {
   1254       1.1    chopps #ifdef DEBUG
   1255       1.1    chopps 				if (sbic_debug)
   1256      1.28  christos 					printf("sbicxfout fail: l%d i%x w%d\n",
   1257       1.1    chopps 					    len, asr, wait);
   1258       1.1    chopps #endif
   1259       1.1    chopps 				return (len);
   1260       1.1    chopps 			}
   1261      1.14    chopps /*			DELAY(1);*/
   1262       1.1    chopps 			GET_SBIC_asr (regs, asr);
   1263       1.1    chopps 		}
   1264       1.1    chopps 
   1265       1.1    chopps 		SET_SBIC_data (regs, *buf);
   1266       1.1    chopps 		buf++;
   1267       1.1    chopps 	}
   1268      1.14    chopps 	SBIC_TC_GET(regs, len);
   1269      1.14    chopps 	QPRINTF(("sbicxfout done %d bytes\n", len));
   1270       1.1    chopps 	/*
   1271       1.1    chopps 	 * this leaves with one csr to be read
   1272       1.1    chopps 	 */
   1273       1.1    chopps 	return(0);
   1274       1.1    chopps }
   1275       1.1    chopps 
   1276      1.14    chopps /* returns # bytes left to read */
   1277      1.14    chopps int
   1278       1.1    chopps sbicxfin(regs, len, bp)
   1279      1.33        is 	sbic_regmap_t regs;
   1280       1.1    chopps 	int len;
   1281       1.1    chopps 	void *bp;
   1282       1.1    chopps {
   1283      1.23     veego 	int wait;
   1284       1.1    chopps 	u_char *obp, *buf;
   1285       1.1    chopps 	u_char orig_csr, csr, asr;
   1286      1.13   mycroft 
   1287       1.1    chopps 	wait = sbic_data_wait;
   1288       1.1    chopps 	obp = bp;
   1289       1.1    chopps 	buf = bp;
   1290       1.1    chopps 
   1291       1.1    chopps 	GET_SBIC_csr (regs, orig_csr);
   1292      1.16    chopps 	CSR_TRACE('<',orig_csr,0,0);
   1293       1.1    chopps 
   1294       1.1    chopps 	QPRINTF(("sbicxfin %d, csr=%02x\n", len, orig_csr));
   1295       1.1    chopps 
   1296       1.1    chopps 	WAIT_CIP (regs);
   1297       1.1    chopps 	SET_SBIC_cmd (regs, SBIC_CMD_XFER_INFO);
   1298       1.1    chopps 	for (;len > 0; len--) {
   1299       1.1    chopps 		GET_SBIC_asr (regs, asr);
   1300      1.14    chopps 		if((asr & SBIC_ASR_PE)) {
   1301      1.14    chopps #ifdef DEBUG
   1302      1.28  christos 			printf("sbicxfin parity error: l%d i%x w%d\n",
   1303      1.14    chopps 			       len, asr, wait);
   1304      1.14    chopps /*			return ((unsigned long)buf - (unsigned long)bp); */
   1305      1.14    chopps #ifdef DDB
   1306      1.14    chopps 			Debugger();
   1307      1.14    chopps #endif
   1308      1.14    chopps #endif
   1309      1.14    chopps 		}
   1310       1.1    chopps 		while ((asr & SBIC_ASR_DBR) == 0) {
   1311       1.1    chopps 			if ((asr & SBIC_ASR_INT) || --wait < 0) {
   1312       1.1    chopps #ifdef DEBUG
   1313      1.14    chopps 				if (sbic_debug) {
   1314      1.14    chopps 	QPRINTF(("sbicxfin fail:{%d} %02x %02x %02x %02x %02x %02x "
   1315      1.14    chopps 	    "%02x %02x %02x %02x\n", len, obp[0], obp[1], obp[2],
   1316      1.14    chopps 	    obp[3], obp[4], obp[5], obp[6], obp[7], obp[8], obp[9]));
   1317      1.28  christos 					printf("sbicxfin fail: l%d i%x w%d\n",
   1318       1.1    chopps 					    len, asr, wait);
   1319      1.14    chopps }
   1320       1.1    chopps #endif
   1321      1.14    chopps 				return len;
   1322      1.14    chopps 			}
   1323      1.14    chopps 
   1324      1.14    chopps 			if( ! asr & SBIC_ASR_BSY ) {
   1325      1.14    chopps 				GET_SBIC_csr(regs, csr);
   1326      1.16    chopps 				CSR_TRACE('<',csr,asr,len);
   1327      1.14    chopps 				QPRINTF(("[CSR%02xASR%02x]", csr, asr));
   1328       1.1    chopps 			}
   1329       1.1    chopps 
   1330      1.14    chopps /*			DELAY(1);*/
   1331       1.1    chopps 			GET_SBIC_asr (regs, asr);
   1332       1.1    chopps 		}
   1333       1.1    chopps 
   1334       1.1    chopps 		GET_SBIC_data (regs, *buf);
   1335      1.14    chopps /*		QPRINTF(("asr=%02x, csr=%02x, data=%02x\n", asr, csr, *buf));*/
   1336       1.1    chopps 		buf++;
   1337       1.1    chopps 	}
   1338       1.1    chopps 
   1339       1.1    chopps 	QPRINTF(("sbicxfin {%d} %02x %02x %02x %02x %02x %02x "
   1340      1.13   mycroft 	    "%02x %02x %02x %02x\n", len, obp[0], obp[1], obp[2],
   1341       1.1    chopps 	    obp[3], obp[4], obp[5], obp[6], obp[7], obp[8], obp[9]));
   1342       1.1    chopps 
   1343       1.1    chopps 	/* this leaves with one csr to be read */
   1344      1.14    chopps 	return len;
   1345       1.1    chopps }
   1346       1.1    chopps 
   1347       1.1    chopps /*
   1348       1.1    chopps  * SCSI 'immediate' command:  issue a command to some SCSI device
   1349       1.1    chopps  * and get back an 'immediate' response (i.e., do programmed xfer
   1350       1.1    chopps  * to get the response data).  'cbuf' is a buffer containing a scsi
   1351       1.1    chopps  * command of length clen bytes.  'buf' is a buffer of length 'len'
   1352       1.1    chopps  * bytes for data.  The transfer direction is determined by the device
   1353       1.1    chopps  * (i.e., by the scsi bus data xfer phase).  If 'len' is zero, the
   1354      1.14    chopps  * command must supply no data.
   1355       1.1    chopps  */
   1356       1.1    chopps int
   1357      1.14    chopps sbicicmd(dev, target, lun, cbuf, clen, buf, len)
   1358       1.1    chopps 	struct sbic_softc *dev;
   1359       1.1    chopps 	void *cbuf, *buf;
   1360       1.1    chopps 	int clen, len;
   1361       1.1    chopps {
   1362      1.33        is 	sbic_regmap_t regs;
   1363       1.1    chopps 	u_char phase, csr, asr;
   1364      1.23     veego 	int wait, i;
   1365      1.14    chopps 	struct sbic_acb *acb;
   1366      1.14    chopps 
   1367      1.14    chopps #define CSR_LOG_BUF_SIZE 0
   1368      1.14    chopps #if CSR_LOG_BUF_SIZE
   1369      1.14    chopps 	int bufptr;
   1370      1.14    chopps 	int csrbuf[CSR_LOG_BUF_SIZE];
   1371      1.14    chopps 	bufptr=0;
   1372      1.14    chopps #endif
   1373       1.1    chopps 
   1374      1.16    chopps 	SBIC_TRACE(dev);
   1375      1.33        is 	regs = dev->sc_sbic;
   1376      1.14    chopps 	acb = dev->sc_nexus;
   1377      1.14    chopps 
   1378      1.14    chopps 	/* Make sure pointers are OK */
   1379      1.14    chopps 	dev->sc_last = dev->sc_cur = &acb->sc_pa;
   1380      1.14    chopps 	dev->sc_tcnt = acb->sc_tcnt = 0;
   1381      1.14    chopps 	acb->sc_pa.dc_count = 0; /* No DMA */
   1382      1.14    chopps 	acb->sc_kv.dc_addr = buf;
   1383      1.14    chopps 	acb->sc_kv.dc_count = len;
   1384      1.14    chopps 
   1385      1.14    chopps #ifdef DEBUG
   1386      1.14    chopps 	routine = 3;
   1387      1.14    chopps 	debug_sbic_regs = regs; /* store this to allow debug calls */
   1388      1.14    chopps 	if( data_pointer_debug > 1 )
   1389      1.28  christos 		printf("sbicicmd(%d,%d):%d\n", target, lun,
   1390      1.14    chopps 		       acb->sc_kv.dc_count);
   1391      1.14    chopps #endif
   1392       1.1    chopps 
   1393      1.13   mycroft 	/*
   1394       1.1    chopps 	 * set the sbic into non-DMA mode
   1395       1.1    chopps 	 */
   1396      1.14    chopps 	SET_SBIC_control(regs, SBIC_CTL_EDI | SBIC_CTL_IDI /*| SBIC_CTL_HSP*/);
   1397       1.1    chopps 
   1398       1.1    chopps 	dev->sc_stat[0] = 0xff;
   1399       1.1    chopps 	dev->sc_msg[0] = 0xff;
   1400      1.14    chopps 	i = 1; /* pre-load */
   1401       1.1    chopps 
   1402      1.14    chopps 	/* We're stealing the SCSI bus */
   1403      1.14    chopps 	dev->sc_flags |= SBICF_ICMD;
   1404       1.1    chopps 
   1405      1.14    chopps 	do {
   1406      1.14    chopps 		/*
   1407      1.14    chopps 		 * select the SCSI bus (it's an error if bus isn't free)
   1408      1.14    chopps 		 */
   1409      1.14    chopps 		if (!( dev->sc_flags & SBICF_SELECTED )
   1410      1.14    chopps 		    && sbicselectbus(dev, regs, target, lun, dev->sc_scsiaddr)) {
   1411  1.36.6.1  wrstuden 			/* printf("sbicicmd: trying to select busy bus!\n"); */
   1412      1.14    chopps 			dev->sc_flags &= ~SBICF_ICMD;
   1413       1.1    chopps 			return(-1);
   1414      1.14    chopps 		}
   1415       1.1    chopps 
   1416       1.1    chopps 		/*
   1417      1.14    chopps 		 * Wait for a phase change (or error) then let the device sequence
   1418      1.14    chopps 		 * us through the various SCSI phases.
   1419       1.1    chopps 		 */
   1420      1.14    chopps 
   1421      1.14    chopps 		wait = sbic_cmd_wait;
   1422      1.14    chopps 
   1423      1.16    chopps 		asr = GET_SBIC_asr (regs, asr);
   1424      1.14    chopps 		GET_SBIC_csr (regs, csr);
   1425      1.16    chopps 		CSR_TRACE('I',csr,asr,target);
   1426      1.14    chopps 		QPRINTF((">ASR:%02xCSR:%02x<", asr, csr));
   1427      1.14    chopps 
   1428      1.14    chopps #if CSR_LOG_BUF_SIZE
   1429      1.14    chopps 		csrbuf[bufptr++] = csr;
   1430      1.14    chopps #endif
   1431      1.14    chopps 
   1432      1.14    chopps 
   1433      1.14    chopps 		switch (csr) {
   1434      1.14    chopps 		case SBIC_CSR_S_XFERRED:
   1435      1.14    chopps 		case SBIC_CSR_DISC:
   1436      1.14    chopps 		case SBIC_CSR_DISC_1:
   1437      1.14    chopps 			dev->sc_flags &= ~SBICF_SELECTED;
   1438      1.14    chopps 			GET_SBIC_cmd_phase (regs, phase);
   1439      1.14    chopps 			if (phase == 0x60) {
   1440      1.14    chopps 				GET_SBIC_tlun (regs, dev->sc_stat[0]);
   1441      1.14    chopps 				i = 0; /* done */
   1442      1.23     veego /*				break; */ /* Bypass all the state gobldygook */
   1443      1.14    chopps 			} else {
   1444       1.1    chopps #ifdef DEBUG
   1445      1.14    chopps 				if(reselect_debug>1)
   1446      1.28  christos 					printf("sbicicmd: handling disconnect\n");
   1447       1.1    chopps #endif
   1448      1.14    chopps 				i = SBIC_STATE_DISCONNECT;
   1449      1.14    chopps 			}
   1450      1.14    chopps 			break;
   1451       1.1    chopps 
   1452      1.14    chopps 		case SBIC_CSR_XFERRED|CMD_PHASE:
   1453      1.14    chopps 		case SBIC_CSR_MIS|CMD_PHASE:
   1454      1.14    chopps 		case SBIC_CSR_MIS_1|CMD_PHASE:
   1455      1.14    chopps 		case SBIC_CSR_MIS_2|CMD_PHASE:
   1456      1.14    chopps 			if (sbicxfstart(regs, clen, CMD_PHASE, sbic_cmd_wait))
   1457      1.14    chopps 				if (sbicxfout(regs, clen,
   1458      1.14    chopps 					      cbuf, CMD_PHASE))
   1459      1.14    chopps 					i = sbicabort(dev, regs,"icmd sending cmd");
   1460      1.14    chopps #if 0
   1461      1.14    chopps 			GET_SBIC_csr(regs, csr); /* Lets us reload tcount */
   1462       1.1    chopps 			WAIT_CIP(regs);
   1463      1.14    chopps 			GET_SBIC_asr(regs, asr);
   1464      1.16    chopps 			CSR_TRACE('I',csr,asr,target);
   1465      1.14    chopps 			if( asr & (SBIC_ASR_BSY|SBIC_ASR_LCI|SBIC_ASR_CIP) )
   1466      1.28  christos 				printf("next: cmd sent asr %02x, csr %02x\n",
   1467      1.14    chopps 				       asr, csr);
   1468      1.14    chopps #endif
   1469      1.14    chopps 			break;
   1470      1.14    chopps 
   1471      1.14    chopps #if 0
   1472      1.14    chopps 		case SBIC_CSR_XFERRED|DATA_OUT_PHASE:
   1473      1.14    chopps 		case SBIC_CSR_XFERRED|DATA_IN_PHASE:
   1474      1.14    chopps 		case SBIC_CSR_MIS|DATA_OUT_PHASE:
   1475      1.14    chopps 		case SBIC_CSR_MIS|DATA_IN_PHASE:
   1476      1.14    chopps 		case SBIC_CSR_MIS_1|DATA_OUT_PHASE:
   1477      1.14    chopps 		case SBIC_CSR_MIS_1|DATA_IN_PHASE:
   1478      1.14    chopps 		case SBIC_CSR_MIS_2|DATA_OUT_PHASE:
   1479      1.14    chopps 		case SBIC_CSR_MIS_2|DATA_IN_PHASE:
   1480      1.14    chopps 			if (acb->sc_kv.dc_count <= 0)
   1481      1.14    chopps 				i = sbicabort(dev, regs, "icmd out of data");
   1482      1.14    chopps 			else {
   1483      1.14    chopps 			  wait = sbic_data_wait;
   1484      1.14    chopps 			  if (sbicxfstart(regs,
   1485      1.14    chopps 					  acb->sc_kv.dc_count,
   1486      1.14    chopps 					  SBIC_PHASE(csr), wait))
   1487      1.14    chopps 			    if (csr & 0x01)
   1488      1.14    chopps 			      /* data in? */
   1489      1.14    chopps 			      i=sbicxfin(regs,
   1490      1.14    chopps 					 acb->sc_kv.dc_count,
   1491      1.14    chopps 					 acb->sc_kv.dc_addr);
   1492      1.14    chopps 			    else
   1493      1.14    chopps 			      i=sbicxfout(regs,
   1494      1.14    chopps 					  acb->sc_kv.dc_count,
   1495      1.14    chopps 					  acb->sc_kv.dc_addr,
   1496      1.14    chopps 					     SBIC_PHASE(csr));
   1497      1.14    chopps 			  acb->sc_kv.dc_addr +=
   1498      1.14    chopps 				  (acb->sc_kv.dc_count - i);
   1499      1.14    chopps 			  acb->sc_kv.dc_count = i;
   1500      1.14    chopps 			  i = 1;
   1501      1.14    chopps 			}
   1502      1.14    chopps 			break;
   1503      1.14    chopps 
   1504       1.1    chopps #endif
   1505      1.14    chopps 		case SBIC_CSR_XFERRED|STATUS_PHASE:
   1506      1.14    chopps 		case SBIC_CSR_MIS|STATUS_PHASE:
   1507      1.14    chopps 		case SBIC_CSR_MIS_1|STATUS_PHASE:
   1508      1.14    chopps 		case SBIC_CSR_MIS_2|STATUS_PHASE:
   1509       1.1    chopps 			/*
   1510      1.14    chopps 			 * the sbic does the status/cmd-complete reading ok,
   1511      1.14    chopps 			 * so do this with its hi-level commands.
   1512       1.1    chopps 			 */
   1513      1.14    chopps #ifdef DEBUG
   1514      1.14    chopps 			if(sbic_debug)
   1515      1.28  christos 				printf("SBICICMD status phase\n");
   1516      1.14    chopps #endif
   1517      1.14    chopps 			SBIC_TC_PUT(regs, 0);
   1518      1.14    chopps 			SET_SBIC_cmd_phase(regs, 0x46);
   1519      1.14    chopps 			SET_SBIC_cmd(regs, SBIC_CMD_SEL_ATN_XFER);
   1520      1.14    chopps 			break;
   1521       1.1    chopps 
   1522      1.14    chopps #if THIS_IS_A_RESERVED_STATE
   1523      1.14    chopps 		case BUS_FREE_PHASE:		/* This is not legal */
   1524      1.14    chopps 			if( dev->sc_stat[0] != 0xff )
   1525      1.14    chopps 				goto out;
   1526      1.14    chopps 			break;
   1527       1.1    chopps #endif
   1528       1.1    chopps 
   1529      1.14    chopps 		default:
   1530      1.14    chopps 			i = sbicnextstate(dev, csr, asr);
   1531      1.14    chopps 		}
   1532      1.14    chopps 
   1533      1.14    chopps 		/*
   1534      1.14    chopps 		 * make sure the last command was taken,
   1535      1.14    chopps 		 * ie. we're not hunting after an ignored command..
   1536      1.14    chopps 		 */
   1537      1.14    chopps 		GET_SBIC_asr(regs, asr);
   1538      1.14    chopps 
   1539      1.14    chopps 		/* tapes may take a loooong time.. */
   1540      1.14    chopps 		while (asr & SBIC_ASR_BSY){
   1541      1.14    chopps 			if(asr & SBIC_ASR_DBR) {
   1542      1.28  christos 				printf("sbicicmd: Waiting while sbic is jammed, CSR:%02x,ASR:%02x\n",
   1543      1.14    chopps 				       csr,asr);
   1544      1.14    chopps #ifdef DDB
   1545      1.14    chopps 				Debugger();
   1546      1.14    chopps #endif
   1547      1.14    chopps 				/* SBIC is jammed */
   1548      1.14    chopps 				/* DUNNO which direction */
   1549      1.14    chopps 				/* Try old direction */
   1550      1.14    chopps 				GET_SBIC_data(regs,i);
   1551      1.14    chopps 				GET_SBIC_asr(regs, asr);
   1552      1.14    chopps 				if( asr & SBIC_ASR_DBR) /* Wants us to write */
   1553      1.14    chopps 					SET_SBIC_data(regs,i);
   1554       1.1    chopps 			}
   1555      1.14    chopps 			GET_SBIC_asr(regs, asr);
   1556       1.1    chopps 		}
   1557       1.1    chopps 
   1558       1.1    chopps 		/*
   1559      1.14    chopps 		 * wait for last command to complete
   1560       1.1    chopps 		 */
   1561      1.14    chopps 		if (asr & SBIC_ASR_LCI) {
   1562      1.28  christos 			printf("sbicicmd: last command ignored\n");
   1563      1.14    chopps 		}
   1564      1.14    chopps 		else if( i == 1 ) /* Bsy */
   1565      1.14    chopps 			SBIC_WAIT (regs, SBIC_ASR_INT, wait);
   1566      1.14    chopps 
   1567      1.13   mycroft 		/*
   1568      1.14    chopps 		 * do it again
   1569       1.1    chopps 		 */
   1570      1.14    chopps 	} while ( i > 0 && dev->sc_stat[0] == 0xff);
   1571       1.1    chopps 
   1572      1.14    chopps 	/* Sometimes we need to do an extra read of the CSR */
   1573      1.14    chopps 	GET_SBIC_csr(regs, csr);
   1574      1.16    chopps 	CSR_TRACE('I',csr,asr,0xff);
   1575       1.1    chopps 
   1576      1.14    chopps #if CSR_LOG_BUF_SIZE
   1577      1.14    chopps 	if(reselect_debug>1)
   1578      1.14    chopps 		for(i=0; i<bufptr; i++)
   1579      1.28  christos 			printf("CSR:%02x", csrbuf[i]);
   1580      1.14    chopps #endif
   1581       1.1    chopps 
   1582      1.14    chopps #ifdef DEBUG
   1583      1.14    chopps 	if(data_pointer_debug > 1)
   1584      1.28  christos 		printf("sbicicmd done(%d,%d):%d =%d=\n",
   1585      1.14    chopps 		       dev->target, lun,
   1586      1.14    chopps 		       acb->sc_kv.dc_count,
   1587      1.14    chopps 		       dev->sc_stat[0]);
   1588      1.14    chopps #endif
   1589       1.1    chopps 
   1590       1.1    chopps 	QPRINTF(("=STS:%02x=", dev->sc_stat[0]));
   1591      1.14    chopps 	dev->sc_flags &= ~SBICF_ICMD;
   1592      1.14    chopps 
   1593      1.16    chopps 	SBIC_TRACE(dev);
   1594       1.1    chopps 	return(dev->sc_stat[0]);
   1595       1.1    chopps }
   1596       1.1    chopps 
   1597       1.1    chopps /*
   1598       1.1    chopps  * Finish SCSI xfer command:  After the completion interrupt from
   1599       1.1    chopps  * a read/write operation, sequence through the final phases in
   1600       1.1    chopps  * programmed i/o.  This routine is a lot like sbicicmd except we
   1601       1.1    chopps  * skip (and don't allow) the select, cmd out and data in/out phases.
   1602       1.1    chopps  */
   1603       1.1    chopps void
   1604       1.1    chopps sbicxfdone(dev, regs, target)
   1605       1.1    chopps 	struct sbic_softc *dev;
   1606      1.33        is 	sbic_regmap_t regs;
   1607       1.1    chopps 	int target;
   1608       1.1    chopps {
   1609      1.16    chopps 	u_char phase, asr, csr;
   1610       1.1    chopps 	int s;
   1611       1.1    chopps 
   1612      1.16    chopps 	SBIC_TRACE(dev);
   1613       1.1    chopps 	QPRINTF(("{"));
   1614       1.1    chopps 	s = splbio();
   1615       1.1    chopps 
   1616       1.1    chopps 	/*
   1617       1.1    chopps 	 * have the sbic complete on its own
   1618       1.1    chopps 	 */
   1619       1.1    chopps 	SBIC_TC_PUT(regs, 0);
   1620       1.1    chopps 	SET_SBIC_cmd_phase(regs, 0x46);
   1621       1.1    chopps 	SET_SBIC_cmd(regs, SBIC_CMD_SEL_ATN_XFER);
   1622       1.1    chopps 
   1623       1.1    chopps 	do {
   1624      1.16    chopps 		asr = SBIC_WAIT (regs, SBIC_ASR_INT, 0);
   1625       1.1    chopps 		GET_SBIC_csr (regs, csr);
   1626      1.16    chopps 		CSR_TRACE('f',csr,asr,target);
   1627       1.1    chopps 		QPRINTF(("%02x:", csr));
   1628       1.1    chopps 	} while ((csr != SBIC_CSR_DISC) && (csr != SBIC_CSR_DISC_1)
   1629       1.1    chopps 	    && (csr != SBIC_CSR_S_XFERRED));
   1630       1.1    chopps 
   1631       1.1    chopps 	dev->sc_flags &= ~SBICF_SELECTED;
   1632       1.1    chopps 
   1633       1.1    chopps 	GET_SBIC_cmd_phase (regs, phase);
   1634       1.1    chopps 	QPRINTF(("}%02x", phase));
   1635       1.1    chopps 	if (phase == 0x60)
   1636       1.1    chopps 		GET_SBIC_tlun(regs, dev->sc_stat[0]);
   1637       1.1    chopps 	else
   1638       1.1    chopps 		sbicerror(dev, regs, csr);
   1639       1.1    chopps 
   1640       1.1    chopps 	QPRINTF(("=STS:%02x=\n", dev->sc_stat[0]));
   1641       1.1    chopps 	splx(s);
   1642      1.16    chopps 	SBIC_TRACE(dev);
   1643       1.1    chopps }
   1644       1.1    chopps 
   1645      1.14    chopps 	/*
   1646      1.14    chopps 	 * No DMA chains
   1647      1.14    chopps 	 */
   1648      1.14    chopps 
   1649       1.1    chopps int
   1650       1.1    chopps sbicgo(dev, xs)
   1651       1.1    chopps 	struct sbic_softc *dev;
   1652      1.29    bouyer 	struct scsipi_xfer *xs;
   1653       1.1    chopps {
   1654      1.23     veego 	int i, dmaflags, count, usedma;
   1655      1.23     veego 	u_char csr, asr, *addr;
   1656      1.33        is 	sbic_regmap_t regs;
   1657      1.14    chopps 	struct sbic_acb *acb;
   1658       1.1    chopps 
   1659      1.16    chopps 	SBIC_TRACE(dev);
   1660      1.29    bouyer 	dev->target = xs->sc_link->scsipi_scsi.target;
   1661      1.29    bouyer 	dev->lun = xs->sc_link->scsipi_scsi.lun;
   1662      1.14    chopps 	acb = dev->sc_nexus;
   1663      1.33        is 	regs = dev->sc_sbic;
   1664      1.14    chopps 
   1665      1.14    chopps 	usedma = sbicdmaok(dev, xs);
   1666      1.14    chopps #ifdef DEBUG
   1667      1.14    chopps 	routine = 1;
   1668      1.14    chopps 	debug_sbic_regs = regs; /* store this to allow debug calls */
   1669      1.14    chopps 	if( data_pointer_debug > 1 )
   1670      1.28  christos 		printf("sbicgo(%d,%d)\n", dev->target, dev->lun);
   1671      1.14    chopps #endif
   1672       1.1    chopps 
   1673       1.1    chopps 	/*
   1674       1.1    chopps 	 * set the sbic into DMA mode
   1675       1.1    chopps 	 */
   1676      1.14    chopps 	if( usedma )
   1677      1.14    chopps 		SET_SBIC_control(regs, SBIC_CTL_EDI | SBIC_CTL_IDI |
   1678      1.14    chopps 				 SBIC_MACHINE_DMA_MODE);
   1679      1.14    chopps 	else
   1680      1.14    chopps 		SET_SBIC_control(regs, SBIC_CTL_EDI | SBIC_CTL_IDI);
   1681      1.14    chopps 
   1682       1.1    chopps 
   1683       1.1    chopps 	/*
   1684       1.1    chopps 	 * select the SCSI bus (it's an error if bus isn't free)
   1685       1.1    chopps 	 */
   1686      1.14    chopps 	if (sbicselectbus(dev, regs, dev->target, dev->lun,
   1687       1.7    chopps 	    dev->sc_scsiaddr)) {
   1688  1.36.6.1  wrstuden 		/* printf("sbicgo: Trying to select busy bus!\n"); */
   1689      1.16    chopps 		SBIC_TRACE(dev);
   1690      1.14    chopps 		return(0); /* Not done: needs to be rescheduled */
   1691       1.1    chopps 	}
   1692      1.14    chopps 	dev->sc_stat[0] = 0xff;
   1693       1.1    chopps 
   1694       1.1    chopps 	/*
   1695      1.14    chopps 	 * Calculate DMA chains now
   1696       1.1    chopps 	 */
   1697       1.1    chopps 
   1698      1.14    chopps 	dmaflags = 0;
   1699      1.14    chopps 	if (acb->flags & ACB_DATAIN)
   1700      1.14    chopps 		dmaflags |= DMAGO_READ;
   1701       1.1    chopps 
   1702       1.1    chopps 
   1703       1.1    chopps 	/*
   1704      1.14    chopps 	 * Deal w/bounce buffers.
   1705       1.1    chopps 	 */
   1706       1.1    chopps 
   1707      1.14    chopps 	addr = acb->sc_kv.dc_addr;
   1708      1.14    chopps 	count = acb->sc_kv.dc_count;
   1709      1.14    chopps 	if (count && (char *)kvtop(addr) != acb->sc_pa.dc_addr)	{ /* XXXX check */
   1710      1.28  christos 		printf("sbic: DMA buffer mapping changed %p->%x\n",
   1711      1.14    chopps 		    acb->sc_pa.dc_addr, kvtop(addr));
   1712      1.14    chopps #ifdef DDB
   1713      1.14    chopps 		Debugger();
   1714      1.14    chopps #endif
   1715       1.1    chopps 	}
   1716       1.1    chopps 
   1717      1.10    chopps #ifdef DEBUG
   1718      1.10    chopps 	++sbicdma_ops;			/* count total DMA operations */
   1719      1.10    chopps #endif
   1720      1.14    chopps 	if (count && usedma && dev->sc_flags & SBICF_BADDMA &&
   1721       1.1    chopps 	    sbiccheckdmap(addr, count, dev->sc_dmamask)) {
   1722       1.1    chopps 		/*
   1723       1.1    chopps 		 * need to bounce the dma.
   1724       1.1    chopps 		 */
   1725       1.1    chopps 		if (dmaflags & DMAGO_READ) {
   1726      1.14    chopps 			acb->flags |= ACB_BBUF;
   1727      1.14    chopps 			acb->sc_dmausrbuf = addr;
   1728      1.14    chopps 			acb->sc_dmausrlen = count;
   1729      1.14    chopps 			acb->sc_usrbufpa = (u_char *)kvtop(addr);
   1730      1.14    chopps 			if(!dev->sc_tinfo[dev->target].bounce) {
   1731      1.28  christos 				printf("sbicgo: HELP! no bounce allocated for %d\n",
   1732      1.14    chopps 				       dev->target);
   1733      1.28  christos 				printf("xfer: (%p->%p,%lx)\n", acb->sc_dmausrbuf,
   1734      1.14    chopps 				       acb->sc_usrbufpa, acb->sc_dmausrlen);
   1735      1.29    bouyer 				dev->sc_tinfo[xs->sc_link->scsipi_scsi.target].bounce
   1736      1.14    chopps 					= (char *)alloc_z2mem(MAXPHYS);
   1737      1.29    bouyer 				if (isztwomem(dev->sc_tinfo[xs->sc_link->scsipi_scsi.target].bounce))
   1738      1.28  christos 					printf("alloc ZII target %d bounce pa 0x%x\n",
   1739      1.29    bouyer 					       xs->sc_link->scsipi_scsi.target,
   1740      1.29    bouyer 					       kvtop(dev->sc_tinfo[xs->sc_link->scsipi_scsi.target].bounce));
   1741      1.29    bouyer 				else if (dev->sc_tinfo[xs->sc_link->scsipi_scsi.target].bounce)
   1742      1.28  christos 					printf("alloc CHIP target %d bounce pa 0x%p\n",
   1743      1.29    bouyer 					       xs->sc_link->scsipi_scsi.target,
   1744      1.29    bouyer 					       PREP_DMA_MEM(dev->sc_tinfo[xs->sc_link->scsipi_scsi.target].bounce));
   1745      1.14    chopps 
   1746      1.28  christos 				printf("Allocating %d bounce at %x\n",
   1747      1.14    chopps 				       dev->target,
   1748      1.14    chopps 				       kvtop(dev->sc_tinfo[dev->target].bounce));
   1749      1.14    chopps 			}
   1750       1.1    chopps 		} else {	/* write: copy to dma buffer */
   1751      1.14    chopps #ifdef DEBUG
   1752      1.14    chopps 			if(data_pointer_debug)
   1753      1.28  christos 			printf("sbicgo: copying %x bytes to target %d bounce %x\n",
   1754      1.14    chopps 			       count, dev->target,
   1755      1.14    chopps 			       kvtop(dev->sc_tinfo[dev->target].bounce));
   1756      1.14    chopps #endif
   1757      1.14    chopps 			bcopy (addr, dev->sc_tinfo[dev->target].bounce, count);
   1758       1.1    chopps 		}
   1759      1.14    chopps 		addr = dev->sc_tinfo[dev->target].bounce;/* and use dma buffer */
   1760      1.14    chopps 		acb->sc_kv.dc_addr = addr;
   1761      1.10    chopps #ifdef DEBUG
   1762      1.10    chopps 		++sbicdma_bounces;		/* count number of bounced */
   1763      1.10    chopps #endif
   1764       1.1    chopps 	}
   1765       1.1    chopps 
   1766      1.14    chopps 	/*
   1767      1.14    chopps 	 * Allocate the DMA chain
   1768      1.14    chopps 	 */
   1769      1.14    chopps 
   1770      1.14    chopps 	/* Set start KVM addresses */
   1771      1.14    chopps #if 0
   1772      1.14    chopps 	acb->sc_kv.dc_addr = addr;
   1773      1.14    chopps 	acb->sc_kv.dc_count = count;
   1774      1.10    chopps #endif
   1775       1.1    chopps 
   1776      1.14    chopps 	/* Mark end of segment */
   1777      1.14    chopps 	acb->sc_tcnt = dev->sc_tcnt = 0;
   1778      1.14    chopps 	acb->sc_pa.dc_count = 0;
   1779      1.14    chopps 
   1780      1.14    chopps 	sbic_load_ptrs(dev, regs, dev->target, dev->lun);
   1781      1.16    chopps 	SBIC_TRACE(dev);
   1782      1.14    chopps 	/* Enable interrupts but don't do any DMA */
   1783      1.16    chopps 	dev->sc_enintr(dev);
   1784      1.16    chopps 	if (usedma) {
   1785      1.16    chopps 		dev->sc_tcnt = dev->sc_dmago(dev, acb->sc_pa.dc_addr,
   1786      1.16    chopps 		    acb->sc_pa.dc_count,
   1787      1.16    chopps 		    dmaflags);
   1788      1.16    chopps #ifdef DEBUG
   1789      1.19    chopps 		dev->sc_dmatimo = dev->sc_tcnt ? 1 : 0;
   1790      1.16    chopps #endif
   1791      1.16    chopps         } else
   1792      1.16    chopps 		dev->sc_dmacmd = 0; /* Don't use DMA */
   1793      1.14    chopps 	dev->sc_flags |= SBICF_INDMA;
   1794      1.23     veego /*	SBIC_TC_PUT(regs, dev->sc_tcnt); */ /* XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX */
   1795      1.16    chopps 	SBIC_TRACE(dev);
   1796      1.14    chopps 	sbic_save_ptrs(dev, regs, dev->target, dev->lun);
   1797      1.14    chopps 
   1798      1.14    chopps 	/*
   1799      1.14    chopps 	 * push the data cache ( I think this won't work (EH))
   1800      1.14    chopps 	 */
   1801      1.26        is #if defined(M68040) || defined(M68060)
   1802      1.14    chopps 	if (mmutype == MMU_68040 && usedma && count) {
   1803      1.14    chopps 		dma_cachectl(addr, count);
   1804      1.14    chopps 		if (((u_int)addr & 0xF) || (((u_int)addr + count) & 0xF))
   1805      1.14    chopps 			dev->sc_flags |= SBICF_DCFLUSH;
   1806       1.1    chopps 	}
   1807       1.1    chopps #endif
   1808       1.1    chopps 
   1809       1.1    chopps 	/*
   1810      1.16    chopps 	 * enintr() also enables interrupts for the sbic
   1811       1.1    chopps 	 */
   1812      1.14    chopps #ifdef DEBUG
   1813      1.14    chopps 	if( data_pointer_debug > 1 )
   1814      1.28  christos 		printf("sbicgo dmago:%d(%p:%lx)\n",
   1815      1.14    chopps 		       dev->target,dev->sc_cur->dc_addr,dev->sc_tcnt);
   1816      1.24    mhitch #if 0
   1817      1.24    mhitch 	/*
   1818      1.24    mhitch 	 * Hmm - this isn't right:  asr and csr haven't been set yet.
   1819      1.24    mhitch 	 */
   1820      1.14    chopps 	debug_asr = asr;
   1821      1.14    chopps 	debug_csr = csr;
   1822       1.3    chopps #endif
   1823      1.24    mhitch #endif
   1824       1.1    chopps 
   1825       1.1    chopps 	/*
   1826      1.14    chopps 	 * Lets cycle a while then let the interrupt handler take over
   1827       1.1    chopps 	 */
   1828       1.1    chopps 
   1829      1.16    chopps 	asr = GET_SBIC_asr(regs, asr);
   1830      1.14    chopps 	do {
   1831      1.14    chopps 		GET_SBIC_csr(regs, csr);
   1832      1.16    chopps 		CSR_TRACE('g',csr,asr,dev->target);
   1833      1.14    chopps #ifdef DEBUG
   1834      1.14    chopps 		debug_csr = csr;
   1835      1.14    chopps 		routine = 1;
   1836      1.14    chopps #endif
   1837      1.14    chopps 		QPRINTF(("go[0x%x]", csr));
   1838       1.1    chopps 
   1839      1.14    chopps 		i = sbicnextstate(dev, csr, asr);
   1840       1.1    chopps 
   1841      1.14    chopps 		WAIT_CIP(regs);
   1842      1.14    chopps 		GET_SBIC_asr(regs, asr);
   1843      1.14    chopps #ifdef DEBUG
   1844      1.14    chopps 		debug_asr = asr;
   1845      1.14    chopps #endif
   1846      1.28  christos 		if(asr & SBIC_ASR_LCI) printf("sbicgo: LCI asr:%02x csr:%02x\n",
   1847      1.14    chopps 					      asr,csr);
   1848      1.14    chopps 	} while( i == SBIC_STATE_RUNNING
   1849      1.14    chopps 		&& asr & (SBIC_ASR_INT|SBIC_ASR_LCI) );
   1850      1.14    chopps 
   1851      1.16    chopps 	CSR_TRACE('g',csr,asr,i<<4);
   1852      1.16    chopps 	SBIC_TRACE(dev);
   1853      1.28  christos if (i == SBIC_STATE_DONE && dev->sc_stat[0] == 0xff) printf("sbicgo: done & stat = 0xff\n");
   1854      1.16    chopps 	if (i == SBIC_STATE_DONE && dev->sc_stat[0] != 0xff) {
   1855      1.16    chopps /*	if( i == SBIC_STATE_DONE && dev->sc_stat[0] ) { */
   1856      1.14    chopps 		/* Did we really finish that fast? */
   1857      1.14    chopps 		return 1;
   1858      1.14    chopps 	}
   1859      1.14    chopps 	return 0;
   1860       1.1    chopps }
   1861       1.1    chopps 
   1862       1.1    chopps 
   1863       1.1    chopps int
   1864       1.1    chopps sbicintr(dev)
   1865       1.1    chopps 	struct sbic_softc *dev;
   1866       1.1    chopps {
   1867      1.33        is 	sbic_regmap_t regs;
   1868      1.23     veego 	u_char asr, csr;
   1869      1.23     veego 	int i;
   1870       1.1    chopps 
   1871      1.33        is 	regs = dev->sc_sbic;
   1872       1.1    chopps 
   1873       1.1    chopps 	/*
   1874       1.1    chopps 	 * pending interrupt?
   1875       1.1    chopps 	 */
   1876       1.1    chopps 	GET_SBIC_asr (regs, asr);
   1877       1.1    chopps 	if ((asr & SBIC_ASR_INT) == 0)
   1878       1.1    chopps 		return(0);
   1879       1.1    chopps 
   1880      1.16    chopps 	SBIC_TRACE(dev);
   1881      1.14    chopps 	do {
   1882      1.14    chopps 		GET_SBIC_csr(regs, csr);
   1883      1.16    chopps 		CSR_TRACE('i',csr,asr,dev->target);
   1884      1.14    chopps #ifdef DEBUG
   1885      1.14    chopps 		debug_csr = csr;
   1886      1.14    chopps 		routine = 2;
   1887      1.14    chopps #endif
   1888      1.14    chopps 		QPRINTF(("intr[0x%x]", csr));
   1889      1.14    chopps 
   1890      1.14    chopps 		i = sbicnextstate(dev, csr, asr);
   1891      1.14    chopps 
   1892      1.14    chopps 		WAIT_CIP(regs);
   1893      1.14    chopps 		GET_SBIC_asr(regs, asr);
   1894      1.14    chopps #ifdef DEBUG
   1895      1.14    chopps 		debug_asr = asr;
   1896      1.14    chopps #endif
   1897      1.14    chopps #if 0
   1898      1.28  christos 		if(asr & SBIC_ASR_LCI) printf("sbicintr: LCI asr:%02x csr:%02x\n",
   1899      1.14    chopps 					      asr,csr);
   1900      1.14    chopps #endif
   1901      1.14    chopps 	} while(i == SBIC_STATE_RUNNING &&
   1902      1.14    chopps 		asr & (SBIC_ASR_INT|SBIC_ASR_LCI));
   1903      1.16    chopps 	CSR_TRACE('i',csr,asr,i<<4);
   1904      1.16    chopps 	SBIC_TRACE(dev);
   1905      1.14    chopps 	return(1);
   1906      1.14    chopps }
   1907      1.14    chopps 
   1908      1.14    chopps /*
   1909      1.14    chopps  * Run commands and wait for disconnect
   1910      1.14    chopps  */
   1911      1.14    chopps int
   1912      1.14    chopps sbicpoll(dev)
   1913      1.14    chopps 	struct sbic_softc *dev;
   1914      1.14    chopps {
   1915      1.33        is 	sbic_regmap_t regs;
   1916      1.14    chopps 	u_char asr, csr;
   1917      1.14    chopps 	int i;
   1918      1.14    chopps 
   1919      1.16    chopps 	SBIC_TRACE(dev);
   1920      1.33        is 	regs = dev->sc_sbic;
   1921      1.14    chopps 
   1922      1.14    chopps 	do {
   1923      1.14    chopps 		GET_SBIC_asr (regs, asr);
   1924      1.14    chopps #ifdef DEBUG
   1925      1.14    chopps 		debug_asr = asr;
   1926      1.14    chopps #endif
   1927      1.14    chopps 		GET_SBIC_csr(regs, csr);
   1928      1.16    chopps 		CSR_TRACE('p',csr,asr,dev->target);
   1929      1.14    chopps #ifdef DEBUG
   1930      1.14    chopps 		debug_csr = csr;
   1931      1.14    chopps 		routine = 2;
   1932      1.14    chopps #endif
   1933      1.14    chopps 		QPRINTF(("poll[0x%x]", csr));
   1934      1.14    chopps 
   1935      1.14    chopps 		i = sbicnextstate(dev, csr, asr);
   1936      1.14    chopps 
   1937      1.14    chopps 		WAIT_CIP(regs);
   1938      1.14    chopps 		GET_SBIC_asr(regs, asr);
   1939      1.14    chopps 		/* tapes may take a loooong time.. */
   1940      1.14    chopps 		while (asr & SBIC_ASR_BSY){
   1941      1.14    chopps 			if(asr & SBIC_ASR_DBR) {
   1942      1.28  christos 				printf("sbipoll: Waiting while sbic is jammed, CSR:%02x,ASR:%02x\n",
   1943      1.14    chopps 				       csr,asr);
   1944      1.14    chopps #ifdef DDB
   1945      1.14    chopps 				Debugger();
   1946      1.14    chopps #endif
   1947      1.14    chopps 				/* SBIC is jammed */
   1948      1.14    chopps 				/* DUNNO which direction */
   1949      1.14    chopps 				/* Try old direction */
   1950      1.14    chopps 				GET_SBIC_data(regs,i);
   1951      1.14    chopps 				GET_SBIC_asr(regs, asr);
   1952      1.14    chopps 				if( asr & SBIC_ASR_DBR) /* Wants us to write */
   1953      1.14    chopps 					SET_SBIC_data(regs,i);
   1954      1.14    chopps 			}
   1955      1.14    chopps 			GET_SBIC_asr(regs, asr);
   1956      1.14    chopps 		}
   1957      1.14    chopps 
   1958      1.28  christos 		if(asr & SBIC_ASR_LCI) printf("sbicpoll: LCI asr:%02x csr:%02x\n",
   1959      1.14    chopps 					      asr,csr);
   1960      1.14    chopps 		else if( i == 1 ) /* BSY */
   1961      1.14    chopps 			SBIC_WAIT(regs, SBIC_ASR_INT, sbic_cmd_wait);
   1962      1.14    chopps 	} while(i == SBIC_STATE_RUNNING);
   1963      1.16    chopps 	CSR_TRACE('p',csr,asr,i<<4);
   1964      1.16    chopps 	SBIC_TRACE(dev);
   1965      1.14    chopps 	return(1);
   1966      1.14    chopps }
   1967      1.14    chopps 
   1968      1.14    chopps /*
   1969      1.14    chopps  * Handle a single msgin
   1970      1.14    chopps  */
   1971      1.14    chopps 
   1972      1.14    chopps int
   1973      1.14    chopps sbicmsgin(dev)
   1974      1.14    chopps 	struct sbic_softc *dev;
   1975      1.14    chopps {
   1976      1.33        is 	sbic_regmap_t regs;
   1977      1.14    chopps 	int recvlen;
   1978      1.14    chopps 	u_char asr, csr, *tmpaddr;
   1979      1.14    chopps 
   1980      1.33        is 	regs = dev->sc_sbic;
   1981      1.14    chopps 
   1982      1.14    chopps 	dev->sc_msg[0] = 0xff;
   1983      1.14    chopps 	dev->sc_msg[1] = 0xff;
   1984      1.14    chopps 
   1985      1.14    chopps 	GET_SBIC_asr(regs, asr);
   1986      1.14    chopps #ifdef DEBUG
   1987      1.14    chopps 	if(reselect_debug>1)
   1988      1.28  christos 		printf("sbicmsgin asr=%02x\n", asr);
   1989      1.14    chopps #endif
   1990      1.14    chopps 
   1991      1.14    chopps 	sbic_save_ptrs(dev, regs, dev->target, dev->lun);
   1992      1.14    chopps 
   1993      1.14    chopps 	GET_SBIC_selid (regs, csr);
   1994      1.14    chopps 	SET_SBIC_selid (regs, csr | SBIC_SID_FROM_SCSI);
   1995      1.14    chopps 
   1996      1.14    chopps 	SBIC_TC_PUT(regs, 0);
   1997      1.14    chopps 	tmpaddr = dev->sc_msg;
   1998      1.14    chopps 	recvlen = 1;
   1999      1.14    chopps 	do {
   2000      1.14    chopps 		while( recvlen-- ) {
   2001      1.16    chopps 			asr = GET_SBIC_asr(regs, asr);
   2002      1.14    chopps 			GET_SBIC_csr(regs, csr);
   2003      1.14    chopps 			QPRINTF(("sbicmsgin ready to go (csr,asr)=(%02x,%02x)\n",
   2004      1.14    chopps 				 csr, asr));
   2005      1.14    chopps 
   2006      1.14    chopps 			RECV_BYTE(regs, *tmpaddr);
   2007      1.16    chopps 			CSR_TRACE('m',csr,asr,*tmpaddr);
   2008      1.14    chopps #if 1
   2009      1.14    chopps 			/*
   2010      1.14    chopps 			 * get the command completion interrupt, or we
   2011      1.14    chopps 			 * can't send a new command (LCI)
   2012      1.14    chopps 			 */
   2013      1.14    chopps 			SBIC_WAIT(regs, SBIC_ASR_INT, 0);
   2014      1.14    chopps 			GET_SBIC_csr(regs, csr);
   2015      1.16    chopps 			CSR_TRACE('X',csr,asr,dev->target);
   2016      1.14    chopps #else
   2017      1.14    chopps 			WAIT_CIP(regs);
   2018      1.14    chopps 			do {
   2019      1.14    chopps 				GET_SBIC_asr(regs, asr);
   2020      1.14    chopps 				csr = 0xff;
   2021      1.14    chopps 				GET_SBIC_csr(regs, csr);
   2022      1.16    chopps 				CSR_TRACE('X',csr,asr,dev->target);
   2023      1.14    chopps 				if( csr == 0xff )
   2024      1.28  christos 					printf("sbicmsgin waiting: csr %02x asr %02x\n", csr, asr);
   2025      1.14    chopps 			} while( csr == 0xff );
   2026      1.14    chopps #endif
   2027      1.14    chopps #ifdef DEBUG
   2028      1.14    chopps 			if(reselect_debug>1)
   2029      1.28  christos 				printf("sbicmsgin: got %02x csr %02x asr %02x\n",
   2030      1.14    chopps 				       *tmpaddr, csr, asr);
   2031      1.14    chopps #endif
   2032      1.14    chopps #if do_parity_check
   2033      1.14    chopps 			if( asr & SBIC_ASR_PE ) {
   2034      1.28  christos 				printf ("Parity error");
   2035      1.14    chopps 				/* This code simply does not work. */
   2036      1.14    chopps 				WAIT_CIP(regs);
   2037      1.14    chopps 				SET_SBIC_cmd(regs, SBIC_CMD_SET_ATN);
   2038      1.14    chopps 				WAIT_CIP(regs);
   2039      1.14    chopps 				GET_SBIC_asr(regs, asr);
   2040      1.14    chopps 				WAIT_CIP(regs);
   2041      1.14    chopps 				SET_SBIC_cmd(regs, SBIC_CMD_CLR_ACK);
   2042      1.14    chopps 				WAIT_CIP(regs);
   2043      1.14    chopps 				if( !(asr & SBIC_ASR_LCI) )
   2044      1.14    chopps 					/* Target wants to send garbled msg*/
   2045      1.14    chopps 					continue;
   2046      1.28  christos 				printf("--fixing\n");
   2047      1.14    chopps 				/* loop until a msgout phase occurs on target */
   2048      1.14    chopps 				while(csr & 0x07 != MESG_OUT_PHASE) {
   2049      1.14    chopps 					while( asr & SBIC_ASR_BSY &&
   2050      1.14    chopps 					      !(asr & SBIC_ASR_DBR|SBIC_ASR_INT) )
   2051      1.14    chopps 						GET_SBIC_asr(regs, asr);
   2052      1.14    chopps 					if( asr & SBIC_ASR_DBR )
   2053      1.14    chopps 						panic("msgin: jammed again!\n");
   2054      1.14    chopps 					GET_SBIC_csr(regs, csr);
   2055      1.16    chopps 					CSR_TRACE('e',csr,asr,dev->target);
   2056      1.14    chopps 					if( csr & 0x07 != MESG_OUT_PHASE ) {
   2057      1.14    chopps 						sbicnextstate(dev, csr, asr);
   2058      1.14    chopps 						sbic_save_ptrs(dev, regs,
   2059      1.14    chopps 							       dev->target,
   2060      1.14    chopps 							       dev->lun);
   2061      1.14    chopps 					}
   2062      1.14    chopps 				}
   2063      1.14    chopps 				/* Should be msg out by now */
   2064      1.14    chopps 				SEND_BYTE(regs, MSG_PARITY_ERROR);
   2065      1.14    chopps 			}
   2066      1.14    chopps 			else
   2067      1.14    chopps #endif
   2068      1.14    chopps 				tmpaddr++;
   2069      1.14    chopps 
   2070      1.14    chopps 			if(recvlen) {
   2071      1.14    chopps 				/* Clear ACK */
   2072      1.14    chopps 				WAIT_CIP(regs);
   2073      1.14    chopps 				GET_SBIC_asr(regs, asr);
   2074      1.14    chopps 				GET_SBIC_csr(regs, csr);
   2075      1.16    chopps 				CSR_TRACE('X',csr,asr,dev->target);
   2076      1.14    chopps 				QPRINTF(("sbicmsgin pre byte CLR_ACK (csr,asr)=(%02x,%02x)\n",
   2077      1.14    chopps 					 csr, asr));
   2078      1.14    chopps 				SET_SBIC_cmd(regs, SBIC_CMD_CLR_ACK);
   2079      1.14    chopps 				SBIC_WAIT(regs, SBIC_ASR_INT, 0);
   2080      1.14    chopps 			}
   2081      1.14    chopps 
   2082      1.14    chopps 		};
   2083      1.14    chopps 
   2084      1.14    chopps 		if(dev->sc_msg[0] == 0xff) {
   2085      1.28  christos 			printf("sbicmsgin: sbic swallowed our message\n");
   2086      1.14    chopps 			break;
   2087      1.14    chopps 		}
   2088      1.14    chopps #ifdef DEBUG
   2089      1.14    chopps 		if (sync_debug)
   2090      1.28  christos 			printf("msgin done csr 0x%x asr 0x%x msg 0x%x\n",
   2091      1.14    chopps 			       csr, asr, dev->sc_msg[0]);
   2092      1.14    chopps #endif
   2093      1.14    chopps 		/*
   2094      1.14    chopps 		 * test whether this is a reply to our sync
   2095      1.14    chopps 		 * request
   2096      1.14    chopps 		 */
   2097      1.14    chopps 		if (MSG_ISIDENTIFY(dev->sc_msg[0])) {
   2098      1.14    chopps 			QPRINTF(("IFFY"));
   2099      1.14    chopps #if 0
   2100      1.14    chopps 			/* There is an implied load-ptrs here */
   2101      1.14    chopps 			sbic_load_ptrs(dev, regs, dev->target, dev->lun);
   2102      1.14    chopps #endif
   2103      1.14    chopps 			/* Got IFFY msg -- ack it */
   2104      1.14    chopps 		} else if (dev->sc_msg[0] == MSG_REJECT
   2105      1.14    chopps 			   && dev->sc_sync[dev->target].state == SYNC_SENT) {
   2106      1.14    chopps 			QPRINTF(("REJECT of SYN"));
   2107      1.14    chopps #ifdef DEBUG
   2108      1.14    chopps 			if (sync_debug)
   2109      1.28  christos 				printf("target %d rejected sync, going async\n",
   2110      1.14    chopps 				       dev->target);
   2111      1.14    chopps #endif
   2112      1.14    chopps 			dev->sc_sync[dev->target].period = sbic_min_period;
   2113      1.14    chopps 			dev->sc_sync[dev->target].offset = 0;
   2114      1.14    chopps 			dev->sc_sync[dev->target].state = SYNC_DONE;
   2115      1.14    chopps 			SET_SBIC_syn(regs,
   2116      1.14    chopps 				     SBIC_SYN(dev->sc_sync[dev->target].offset,
   2117      1.14    chopps 					      dev->sc_sync[dev->target].period));
   2118      1.14    chopps 		} else if ((dev->sc_msg[0] == MSG_REJECT)) {
   2119      1.14    chopps 			QPRINTF(("REJECT"));
   2120      1.14    chopps 			/*
   2121      1.14    chopps 			 * we'll never REJECt a REJECT message..
   2122      1.14    chopps 			 */
   2123      1.14    chopps 		} else if ((dev->sc_msg[0] == MSG_SAVE_DATA_PTR)) {
   2124      1.14    chopps 			QPRINTF(("MSG_SAVE_DATA_PTR"));
   2125      1.14    chopps 			/*
   2126      1.14    chopps 			 * don't reject this either.
   2127      1.14    chopps 			 */
   2128      1.14    chopps 		} else if ((dev->sc_msg[0] == MSG_DISCONNECT)) {
   2129      1.14    chopps 			QPRINTF(("DISCONNECT"));
   2130      1.14    chopps #ifdef DEBUG
   2131      1.14    chopps 			if( reselect_debug>1 && dev->sc_msg[0] == MSG_DISCONNECT )
   2132      1.28  christos 				printf("sbicmsgin: got disconnect msg %s\n",
   2133      1.14    chopps 				       (dev->sc_flags & SBICF_ICMD)?"rejecting":"");
   2134      1.14    chopps #endif
   2135      1.14    chopps 			if( dev->sc_flags & SBICF_ICMD ) {
   2136      1.14    chopps 				/* We're in immediate mode. Prevent disconnects. */
   2137      1.14    chopps 				/* prepare to reject the message, NACK */
   2138      1.14    chopps 				SET_SBIC_cmd(regs, SBIC_CMD_SET_ATN);
   2139      1.14    chopps 				WAIT_CIP(regs);
   2140      1.14    chopps 			}
   2141      1.14    chopps 		} else if (dev->sc_msg[0] == MSG_CMD_COMPLETE ) {
   2142      1.14    chopps 			QPRINTF(("CMD_COMPLETE"));
   2143      1.14    chopps 			/* !! KLUDGE ALERT !! quite a few drives don't seem to
   2144      1.14    chopps 			 * really like the current way of sending the
   2145      1.14    chopps 			 * sync-handshake together with the ident-message, and
   2146      1.14    chopps 			 * they react by sending command-complete and
   2147      1.14    chopps 			 * disconnecting right after returning the valid sync
   2148      1.14    chopps 			 * handshake. So, all I can do is reselect the drive,
   2149      1.14    chopps 			 * and hope it won't disconnect again. I don't think
   2150      1.14    chopps 			 * this is valid behavior, but I can't help fixing a
   2151      1.14    chopps 			 * problem that apparently exists.
   2152      1.14    chopps 			 *
   2153      1.14    chopps 			 * Note: we should not get here on `normal' command
   2154      1.14    chopps 			 * completion, as that condition is handled by the
   2155      1.14    chopps 			 * high-level sel&xfer resume command used to walk
   2156      1.14    chopps 			 * thru status/cc-phase.
   2157      1.14    chopps 			 */
   2158      1.14    chopps 
   2159      1.14    chopps #ifdef DEBUG
   2160      1.14    chopps 			if (sync_debug)
   2161      1.28  christos 				printf ("GOT MSG %d! target %d acting weird.."
   2162      1.14    chopps 					" waiting for disconnect...\n",
   2163      1.14    chopps 					dev->sc_msg[0], dev->target);
   2164      1.14    chopps #endif
   2165      1.14    chopps 			/* Check to see if sbic is handling this */
   2166      1.14    chopps 			GET_SBIC_asr(regs, asr);
   2167      1.14    chopps 			if(asr & SBIC_ASR_BSY)
   2168      1.14    chopps 				return SBIC_STATE_RUNNING;
   2169      1.14    chopps 
   2170      1.14    chopps 			/* Let's try this: Assume it works and set status to 00 */
   2171      1.14    chopps 			dev->sc_stat[0] = 0;
   2172      1.14    chopps 		} else if (dev->sc_msg[0] == MSG_EXT_MESSAGE
   2173      1.14    chopps 			   && tmpaddr == &dev->sc_msg[1]) {
   2174      1.14    chopps 			QPRINTF(("ExtMSG\n"));
   2175      1.14    chopps 			/* Read in whole extended message */
   2176      1.14    chopps 			SET_SBIC_cmd(regs, SBIC_CMD_CLR_ACK);
   2177      1.14    chopps 			SBIC_WAIT(regs, SBIC_ASR_INT, 0);
   2178      1.14    chopps 			GET_SBIC_asr(regs, asr);
   2179      1.14    chopps 			GET_SBIC_csr(regs, csr);
   2180      1.14    chopps 			QPRINTF(("CLR ACK asr %02x, csr %02x\n", asr, csr));
   2181      1.14    chopps 			RECV_BYTE(regs, *tmpaddr);
   2182      1.16    chopps 			CSR_TRACE('x',csr,asr,*tmpaddr);
   2183      1.14    chopps 			/* Wait for command completion IRQ */
   2184      1.14    chopps 			SBIC_WAIT(regs, SBIC_ASR_INT, 0);
   2185      1.14    chopps 			recvlen = *tmpaddr++;
   2186      1.14    chopps 			QPRINTF(("Recving ext msg, asr %02x csr %02x len %02x\n",
   2187      1.14    chopps 			       asr, csr, recvlen));
   2188      1.14    chopps 		} else if (dev->sc_msg[0] == MSG_EXT_MESSAGE && dev->sc_msg[1] == 3
   2189      1.14    chopps 			   && dev->sc_msg[2] == MSG_SYNC_REQ) {
   2190      1.14    chopps 			QPRINTF(("SYN"));
   2191      1.14    chopps 			dev->sc_sync[dev->target].period =
   2192      1.14    chopps 				sbicfromscsiperiod(dev,
   2193      1.14    chopps 						   regs, dev->sc_msg[3]);
   2194      1.14    chopps 			dev->sc_sync[dev->target].offset = dev->sc_msg[4];
   2195      1.14    chopps 			dev->sc_sync[dev->target].state = SYNC_DONE;
   2196      1.14    chopps 			SET_SBIC_syn(regs,
   2197      1.14    chopps 				     SBIC_SYN(dev->sc_sync[dev->target].offset,
   2198      1.14    chopps 					      dev->sc_sync[dev->target].period));
   2199      1.28  christos 			printf("%s: target %d now synchronous,"
   2200      1.14    chopps 			       " period=%dns, offset=%d.\n",
   2201      1.14    chopps 			       dev->sc_dev.dv_xname, dev->target,
   2202      1.14    chopps 			       dev->sc_msg[3] * 4, dev->sc_msg[4]);
   2203      1.14    chopps 		} else {
   2204      1.14    chopps #ifdef DEBUG
   2205      1.14    chopps 			if (sbic_debug || sync_debug)
   2206      1.28  christos 				printf ("sbicmsgin: Rejecting message 0x%02x\n",
   2207      1.14    chopps 					dev->sc_msg[0]);
   2208      1.14    chopps #endif
   2209      1.14    chopps 			/* prepare to reject the message, NACK */
   2210      1.14    chopps 			SET_SBIC_cmd(regs, SBIC_CMD_SET_ATN);
   2211      1.14    chopps 			WAIT_CIP(regs);
   2212      1.14    chopps 		}
   2213      1.14    chopps 		/* Clear ACK */
   2214      1.14    chopps 		WAIT_CIP(regs);
   2215      1.14    chopps 		GET_SBIC_asr(regs, asr);
   2216      1.14    chopps 		GET_SBIC_csr(regs, csr);
   2217      1.16    chopps 		CSR_TRACE('X',csr,asr,dev->target);
   2218      1.14    chopps 		QPRINTF(("sbicmsgin pre CLR_ACK (csr,asr)=(%02x,%02x)%d\n",
   2219      1.14    chopps 			 csr, asr, recvlen));
   2220      1.14    chopps 		SET_SBIC_cmd(regs, SBIC_CMD_CLR_ACK);
   2221      1.14    chopps 		SBIC_WAIT(regs, SBIC_ASR_INT, 0);
   2222      1.14    chopps 	}
   2223      1.14    chopps #if 0
   2224      1.14    chopps 	while((csr == SBIC_CSR_MSGIN_W_ACK)
   2225      1.14    chopps 	      || (SBIC_PHASE(csr) == MESG_IN_PHASE));
   2226      1.14    chopps #else
   2227      1.14    chopps 	while (recvlen>0);
   2228      1.14    chopps #endif
   2229      1.14    chopps 
   2230      1.14    chopps 	QPRINTF(("sbicmsgin finished: csr %02x, asr %02x\n",csr, asr));
   2231      1.14    chopps 
   2232      1.14    chopps 	/* Should still have one CSR to read */
   2233      1.14    chopps 	return SBIC_STATE_RUNNING;
   2234      1.14    chopps }
   2235      1.14    chopps 
   2236      1.14    chopps 
   2237      1.14    chopps /*
   2238      1.14    chopps  * sbicnextstate()
   2239      1.14    chopps  * return:
   2240      1.14    chopps  *		0  == done
   2241      1.14    chopps  *		1  == working
   2242      1.14    chopps  *		2  == disconnected
   2243      1.14    chopps  *		-1 == error
   2244      1.14    chopps  */
   2245      1.14    chopps int
   2246      1.14    chopps sbicnextstate(dev, csr, asr)
   2247      1.14    chopps 	struct sbic_softc *dev;
   2248      1.14    chopps 	u_char csr, asr;
   2249      1.14    chopps {
   2250      1.33        is 	sbic_regmap_t regs;
   2251      1.14    chopps 	struct sbic_acb *acb;
   2252      1.14    chopps 	int i, newtarget, newlun, wait;
   2253      1.23     veego #if 0
   2254      1.14    chopps 	unsigned tcnt;
   2255      1.23     veego #endif
   2256      1.14    chopps 
   2257      1.23     veego 	i = 0;
   2258      1.16    chopps 	SBIC_TRACE(dev);
   2259      1.33        is 	regs = dev->sc_sbic;
   2260      1.14    chopps 	acb = dev->sc_nexus;
   2261      1.14    chopps 
   2262      1.14    chopps 	QPRINTF(("next[%02x,%02x]",asr,csr));
   2263      1.14    chopps 
   2264      1.14    chopps 	switch (csr) {
   2265      1.14    chopps 	case SBIC_CSR_XFERRED|CMD_PHASE:
   2266      1.14    chopps 	case SBIC_CSR_MIS|CMD_PHASE:
   2267      1.14    chopps 	case SBIC_CSR_MIS_1|CMD_PHASE:
   2268      1.14    chopps 	case SBIC_CSR_MIS_2|CMD_PHASE:
   2269      1.14    chopps 		sbic_save_ptrs(dev, regs, dev->target, dev->lun);
   2270      1.14    chopps 		if (sbicxfstart(regs, acb->clen, CMD_PHASE, sbic_cmd_wait))
   2271      1.14    chopps 			if (sbicxfout(regs, acb->clen,
   2272      1.14    chopps 				      &acb->cmd, CMD_PHASE))
   2273      1.14    chopps 				goto abort;
   2274      1.14    chopps 		break;
   2275       1.1    chopps 
   2276      1.14    chopps 	case SBIC_CSR_XFERRED|STATUS_PHASE:
   2277      1.14    chopps 	case SBIC_CSR_MIS|STATUS_PHASE:
   2278      1.14    chopps 	case SBIC_CSR_MIS_1|STATUS_PHASE:
   2279      1.14    chopps 	case SBIC_CSR_MIS_2|STATUS_PHASE:
   2280       1.1    chopps 		/*
   2281       1.1    chopps 		 * this should be the normal i/o completion case.
   2282       1.1    chopps 		 * get the status & cmd complete msg then let the
   2283       1.1    chopps 		 * device driver look at what happened.
   2284       1.1    chopps 		 */
   2285      1.14    chopps 		sbicxfdone(dev,regs,dev->target);
   2286       1.3    chopps 		/*
   2287       1.3    chopps 		 * check for overlapping cache line, flush if so
   2288       1.3    chopps 		 */
   2289      1.26        is #if defined(M68040) || defined(M68060)
   2290       1.3    chopps 		if (dev->sc_flags & SBICF_DCFLUSH) {
   2291      1.14    chopps #if 0
   2292      1.28  christos 			printf("sbic: 68040/68060 DMA cache flush needs"
   2293      1.26        is 			    "fixing? %x:%x\n",
   2294      1.14    chopps 			    dev->sc_xs->data, dev->sc_xs->datalen);
   2295      1.14    chopps #endif
   2296       1.3    chopps 		}
   2297       1.4    chopps #endif
   2298      1.14    chopps #ifdef DEBUG
   2299      1.14    chopps 		if( data_pointer_debug > 1 )
   2300      1.28  christos 			printf("next dmastop: %d(%p:%lx)\n",
   2301      1.14    chopps 			       dev->target,dev->sc_cur->dc_addr,dev->sc_tcnt);
   2302      1.16    chopps 		dev->sc_dmatimo = 0;
   2303      1.14    chopps #endif
   2304      1.14    chopps 		dev->sc_dmastop(dev); /* was dmafree */
   2305      1.14    chopps 		if (acb->flags & ACB_BBUF) {
   2306      1.14    chopps 			if ((u_char *)kvtop(acb->sc_dmausrbuf) != acb->sc_usrbufpa)
   2307      1.28  christos 				printf("%s: WARNING - buffer mapping changed %p->%x\n",
   2308      1.14    chopps 				    dev->sc_dev.dv_xname, acb->sc_usrbufpa,
   2309      1.14    chopps 				    kvtop(acb->sc_dmausrbuf));
   2310      1.14    chopps #ifdef DEBUG
   2311      1.14    chopps 			if(data_pointer_debug)
   2312      1.28  christos 			printf("sbicgo:copying %lx bytes from target %d bounce %x\n",
   2313      1.14    chopps 			       acb->sc_dmausrlen,
   2314      1.14    chopps 			       dev->target,
   2315      1.14    chopps 			       kvtop(dev->sc_tinfo[dev->target].bounce));
   2316      1.14    chopps #endif
   2317      1.14    chopps 			bcopy(dev->sc_tinfo[dev->target].bounce,
   2318      1.14    chopps 			      acb->sc_dmausrbuf,
   2319      1.14    chopps 			      acb->sc_dmausrlen);
   2320      1.14    chopps 		}
   2321      1.14    chopps 		dev->sc_flags &= ~(SBICF_INDMA | SBICF_DCFLUSH);
   2322      1.14    chopps 		sbic_scsidone(acb, dev->sc_stat[0]);
   2323      1.16    chopps 		SBIC_TRACE(dev);
   2324      1.14    chopps 		return SBIC_STATE_DONE;
   2325      1.14    chopps 
   2326      1.14    chopps 	case SBIC_CSR_XFERRED|DATA_OUT_PHASE:
   2327      1.14    chopps 	case SBIC_CSR_XFERRED|DATA_IN_PHASE:
   2328      1.14    chopps 	case SBIC_CSR_MIS|DATA_OUT_PHASE:
   2329      1.14    chopps 	case SBIC_CSR_MIS|DATA_IN_PHASE:
   2330      1.14    chopps 	case SBIC_CSR_MIS_1|DATA_OUT_PHASE:
   2331      1.14    chopps 	case SBIC_CSR_MIS_1|DATA_IN_PHASE:
   2332      1.14    chopps 	case SBIC_CSR_MIS_2|DATA_OUT_PHASE:
   2333      1.14    chopps 	case SBIC_CSR_MIS_2|DATA_IN_PHASE:
   2334      1.35   thorpej 		if( dev->sc_xs->xs_control & XS_CTL_POLL || dev->sc_flags & SBICF_ICMD
   2335      1.14    chopps 		   || acb->sc_dmacmd == 0 ) {
   2336      1.14    chopps 			/* Do PIO */
   2337      1.14    chopps 			SET_SBIC_control(regs, SBIC_CTL_EDI | SBIC_CTL_IDI);
   2338      1.14    chopps 			if (acb->sc_kv.dc_count <= 0) {
   2339      1.28  christos 				printf("sbicnextstate:xfer count %d asr%x csr%x\n",
   2340      1.14    chopps 				       acb->sc_kv.dc_count, asr, csr);
   2341      1.14    chopps 				goto abort;
   2342      1.11    chopps 			}
   2343      1.14    chopps 			wait = sbic_data_wait;
   2344      1.14    chopps 			if( sbicxfstart(regs,
   2345      1.14    chopps 					acb->sc_kv.dc_count,
   2346      1.34   frueauf 					SBIC_PHASE(csr), wait)) {
   2347      1.14    chopps 				if( SBIC_PHASE(csr) == DATA_IN_PHASE )
   2348      1.14    chopps 					/* data in? */
   2349      1.14    chopps 					i=sbicxfin(regs,
   2350      1.14    chopps 						   acb->sc_kv.dc_count,
   2351      1.14    chopps 						   acb->sc_kv.dc_addr);
   2352      1.14    chopps 				else
   2353      1.14    chopps 					i=sbicxfout(regs,
   2354      1.14    chopps 						    acb->sc_kv.dc_count,
   2355      1.14    chopps 						    acb->sc_kv.dc_addr,
   2356      1.14    chopps 						    SBIC_PHASE(csr));
   2357      1.34   frueauf 			}
   2358      1.14    chopps 			acb->sc_kv.dc_addr +=
   2359      1.14    chopps 				(acb->sc_kv.dc_count - i);
   2360      1.14    chopps 			acb->sc_kv.dc_count = i;
   2361      1.14    chopps 		} else {
   2362      1.16    chopps 			if (acb->sc_kv.dc_count <= 0) {
   2363      1.28  christos 				printf("sbicnextstate:xfer count %d asr%x csr%x\n",
   2364      1.16    chopps 				       acb->sc_kv.dc_count, asr, csr);
   2365      1.16    chopps 				goto abort;
   2366      1.16    chopps 			}
   2367      1.14    chopps 			/*
   2368      1.14    chopps 			 * do scatter-gather dma
   2369      1.14    chopps 			 * hacking the controller chip, ouch..
   2370      1.14    chopps 			 */
   2371      1.14    chopps 			SET_SBIC_control(regs, SBIC_CTL_EDI | SBIC_CTL_IDI |
   2372      1.14    chopps 					 SBIC_MACHINE_DMA_MODE);
   2373      1.14    chopps 			/*
   2374      1.14    chopps 			 * set next dma addr and dec count
   2375      1.14    chopps 			 */
   2376      1.14    chopps #if 0
   2377      1.14    chopps 			SBIC_TC_GET(regs, tcnt);
   2378      1.14    chopps 			dev->sc_cur->dc_count -= ((dev->sc_tcnt - tcnt) >> 1);
   2379      1.14    chopps 			dev->sc_cur->dc_addr += (dev->sc_tcnt - tcnt);
   2380      1.14    chopps 			dev->sc_tcnt = acb->sc_tcnt = tcnt;
   2381      1.14    chopps #else
   2382      1.14    chopps 			sbic_save_ptrs(dev, regs, dev->target, dev->lun);
   2383      1.14    chopps 			sbic_load_ptrs(dev, regs, dev->target, dev->lun);
   2384      1.14    chopps #endif
   2385      1.14    chopps #ifdef DEBUG
   2386      1.14    chopps 			if( data_pointer_debug > 1 )
   2387      1.28  christos 				printf("next dmanext: %d(%p:%lx)\n",
   2388      1.14    chopps 				       dev->target,dev->sc_cur->dc_addr,
   2389      1.14    chopps 				       dev->sc_tcnt);
   2390      1.16    chopps 			dev->sc_dmatimo = 1;
   2391      1.14    chopps #endif
   2392      1.14    chopps 			dev->sc_tcnt = dev->sc_dmanext(dev);
   2393      1.14    chopps 			SBIC_TC_PUT(regs, (unsigned)dev->sc_tcnt);
   2394      1.14    chopps 			SET_SBIC_cmd(regs, SBIC_CMD_XFER_INFO);
   2395      1.14    chopps 			dev->sc_flags |= SBICF_INDMA;
   2396      1.14    chopps 		}
   2397      1.14    chopps 		break;
   2398      1.14    chopps 
   2399      1.14    chopps 	case SBIC_CSR_XFERRED|MESG_IN_PHASE:
   2400      1.14    chopps 	case SBIC_CSR_MIS|MESG_IN_PHASE:
   2401      1.14    chopps 	case SBIC_CSR_MIS_1|MESG_IN_PHASE:
   2402      1.14    chopps 	case SBIC_CSR_MIS_2|MESG_IN_PHASE:
   2403      1.16    chopps 		SBIC_TRACE(dev);
   2404      1.14    chopps 		return sbicmsgin(dev);
   2405      1.14    chopps 
   2406      1.14    chopps 	case SBIC_CSR_MSGIN_W_ACK:
   2407      1.14    chopps 		SET_SBIC_cmd(regs, SBIC_CMD_CLR_ACK); /* Dunno what I'm ACKing */
   2408      1.28  christos 		printf("Acking unknown msgin CSR:%02x",csr);
   2409      1.14    chopps 		break;
   2410      1.14    chopps 
   2411      1.14    chopps 	case SBIC_CSR_XFERRED|MESG_OUT_PHASE:
   2412      1.14    chopps 	case SBIC_CSR_MIS|MESG_OUT_PHASE:
   2413      1.14    chopps 	case SBIC_CSR_MIS_1|MESG_OUT_PHASE:
   2414      1.14    chopps 	case SBIC_CSR_MIS_2|MESG_OUT_PHASE:
   2415      1.14    chopps #ifdef DEBUG
   2416      1.14    chopps 		if (sync_debug)
   2417      1.28  christos 			printf ("sending REJECT msg to last msg.\n");
   2418      1.14    chopps #endif
   2419      1.14    chopps 
   2420      1.14    chopps 		sbic_save_ptrs(dev, regs, dev->target, dev->lun);
   2421       1.1    chopps 		/*
   2422      1.14    chopps 		 * should only get here on reject,
   2423      1.14    chopps 		 * since it's always US that
   2424      1.14    chopps 		 * initiate a sync transfer
   2425       1.1    chopps 		 */
   2426      1.14    chopps 		SEND_BYTE(regs, MSG_REJECT);
   2427      1.14    chopps 		WAIT_CIP(regs);
   2428      1.14    chopps 		if( asr & (SBIC_ASR_BSY|SBIC_ASR_LCI|SBIC_ASR_CIP) )
   2429      1.28  christos 			printf("next: REJECT sent asr %02x\n", asr);
   2430      1.16    chopps 		SBIC_TRACE(dev);
   2431      1.14    chopps 		return SBIC_STATE_RUNNING;
   2432      1.14    chopps 
   2433      1.14    chopps 	case SBIC_CSR_DISC:
   2434      1.14    chopps 	case SBIC_CSR_DISC_1:
   2435      1.14    chopps 		dev->sc_flags &= ~(SBICF_INDMA|SBICF_SELECTED);
   2436      1.14    chopps 
   2437      1.14    chopps 		/* Try to schedule another target */
   2438      1.14    chopps #ifdef DEBUG
   2439      1.14    chopps 		if(reselect_debug>1)
   2440      1.28  christos 			printf("sbicnext target %d disconnected\n", dev->target);
   2441      1.14    chopps #endif
   2442      1.14    chopps 		TAILQ_INSERT_HEAD(&dev->nexus_list, acb, chain);
   2443      1.14    chopps 		++dev->sc_tinfo[dev->target].dconns;
   2444      1.14    chopps 		dev->sc_nexus = NULL;
   2445      1.14    chopps 		dev->sc_xs = NULL;
   2446       1.1    chopps 
   2447      1.35   thorpej 		if( acb->xs->xs_control & XS_CTL_POLL
   2448      1.14    chopps 		   || (dev->sc_flags & SBICF_ICMD)
   2449      1.16    chopps 		   || !sbic_parallel_operations ) {
   2450      1.16    chopps 			SBIC_TRACE(dev);
   2451      1.14    chopps 			return SBIC_STATE_DISCONNECT;
   2452      1.16    chopps 		}
   2453      1.14    chopps 		sbic_sched(dev);
   2454      1.16    chopps 		SBIC_TRACE(dev);
   2455      1.14    chopps 		return SBIC_STATE_DISCONNECT;
   2456      1.14    chopps 
   2457      1.14    chopps 	case SBIC_CSR_RSLT_NI:
   2458      1.14    chopps 	case SBIC_CSR_RSLT_IFY:
   2459      1.14    chopps 		GET_SBIC_rselid(regs, newtarget);
   2460      1.14    chopps 		/* check SBIC_RID_SIV? */
   2461      1.14    chopps 		newtarget &= SBIC_RID_MASK;
   2462      1.14    chopps 		if (csr == SBIC_CSR_RSLT_IFY) {
   2463      1.14    chopps 			/* Read IFY msg to avoid lockup */
   2464      1.14    chopps 			GET_SBIC_data(regs, newlun);
   2465      1.14    chopps 			WAIT_CIP(regs);
   2466      1.14    chopps 			newlun &= SBIC_TLUN_MASK;
   2467      1.16    chopps 			CSR_TRACE('r',csr,asr,newtarget);
   2468      1.14    chopps 		} else {
   2469      1.14    chopps 			/* Need to get IFY message */
   2470      1.14    chopps 			for (newlun = 256; newlun; --newlun) {
   2471      1.14    chopps 				GET_SBIC_asr(regs, asr);
   2472      1.14    chopps 				if (asr & SBIC_ASR_INT)
   2473      1.14    chopps 					break;
   2474      1.14    chopps 				delay(1);
   2475      1.14    chopps 			}
   2476      1.14    chopps 			newlun = 0;	/* XXXX */
   2477      1.14    chopps 			if ((asr & SBIC_ASR_INT) == 0) {
   2478      1.14    chopps #ifdef DEBUG
   2479      1.14    chopps 				if (reselect_debug)
   2480      1.28  christos 					printf("RSLT_NI - no IFFY message? asr %x\n", asr);
   2481      1.14    chopps #endif
   2482      1.14    chopps 			} else {
   2483      1.14    chopps 				GET_SBIC_csr(regs,csr);
   2484      1.16    chopps 				CSR_TRACE('n',csr,asr,newtarget);
   2485      1.23     veego 				if (csr == (SBIC_CSR_MIS | MESG_IN_PHASE) ||
   2486      1.23     veego 				    csr == (SBIC_CSR_MIS_1 | MESG_IN_PHASE) ||
   2487      1.23     veego 				    csr == (SBIC_CSR_MIS_2 | MESG_IN_PHASE)) {
   2488      1.14    chopps 					sbicmsgin(dev);
   2489      1.14    chopps 					newlun = dev->sc_msg[0] & 7;
   2490      1.14    chopps 				} else {
   2491      1.28  christos 					printf("RSLT_NI - not MESG_IN_PHASE %x\n",
   2492      1.14    chopps 					    csr);
   2493      1.14    chopps 				}
   2494      1.14    chopps 			}
   2495      1.14    chopps 		}
   2496      1.14    chopps #ifdef DEBUG
   2497      1.14    chopps 		if(reselect_debug>1 || (reselect_debug && csr==SBIC_CSR_RSLT_NI))
   2498      1.28  christos 			printf("sbicnext: reselect %s from targ %d lun %d\n",
   2499      1.14    chopps 			    csr == SBIC_CSR_RSLT_NI ? "NI" : "IFY",
   2500      1.14    chopps 			    newtarget, newlun);
   2501      1.14    chopps #endif
   2502      1.14    chopps 		if (dev->sc_nexus) {
   2503      1.14    chopps #ifdef DEBUG
   2504      1.14    chopps 			if (reselect_debug > 1)
   2505      1.28  christos 				printf("%s: reselect %s with active command\n",
   2506      1.14    chopps 				    dev->sc_dev.dv_xname,
   2507      1.14    chopps 				    csr == SBIC_CSR_RSLT_NI ? "NI" : "IFY");
   2508      1.14    chopps #ifdef DDB
   2509      1.14    chopps /*			Debugger();*/
   2510      1.14    chopps #endif
   2511      1.14    chopps #endif
   2512      1.14    chopps 			TAILQ_INSERT_HEAD(&dev->ready_list, dev->sc_nexus, chain);
   2513      1.14    chopps 			dev->sc_tinfo[dev->target].lubusy &= ~(1 << dev->lun);
   2514      1.16    chopps 			dev->sc_nexus = NULL;
   2515      1.16    chopps 			dev->sc_xs = NULL;
   2516      1.14    chopps 		}
   2517      1.15    chopps 		/* Reload sync values for this target */
   2518      1.15    chopps 		if (dev->sc_sync[newtarget].state == SYNC_DONE)
   2519      1.15    chopps 			SET_SBIC_syn(regs, SBIC_SYN (dev->sc_sync[newtarget].offset,
   2520      1.15    chopps 			    dev->sc_sync[newtarget].period));
   2521      1.15    chopps 		else
   2522      1.15    chopps 			SET_SBIC_syn(regs, SBIC_SYN (0, sbic_min_period));
   2523      1.14    chopps 		for (acb = dev->nexus_list.tqh_first; acb;
   2524      1.14    chopps 		    acb = acb->chain.tqe_next) {
   2525      1.29    bouyer 			if (acb->xs->sc_link->scsipi_scsi.target != newtarget ||
   2526      1.29    bouyer 			    acb->xs->sc_link->scsipi_scsi.lun != newlun)
   2527      1.14    chopps 				continue;
   2528      1.14    chopps 			TAILQ_REMOVE(&dev->nexus_list, acb, chain);
   2529      1.14    chopps 			dev->sc_nexus = acb;
   2530      1.14    chopps 			dev->sc_xs = acb->xs;
   2531      1.14    chopps 			dev->sc_flags |= SBICF_SELECTED;
   2532      1.14    chopps 			dev->target = newtarget;
   2533      1.14    chopps 			dev->lun = newlun;
   2534      1.14    chopps 			break;
   2535      1.14    chopps 		}
   2536      1.14    chopps 		if (acb == NULL) {
   2537      1.28  christos 			printf("%s: reselect %s targ %d not in nexus_list %p\n",
   2538      1.14    chopps 			    dev->sc_dev.dv_xname,
   2539      1.14    chopps 			    csr == SBIC_CSR_RSLT_NI ? "NI" : "IFY", newtarget,
   2540      1.14    chopps 			    &dev->nexus_list.tqh_first);
   2541      1.14    chopps 			panic("bad reselect in sbic");
   2542      1.14    chopps 		}
   2543      1.14    chopps 		if (csr == SBIC_CSR_RSLT_IFY)
   2544      1.14    chopps 			SET_SBIC_cmd(regs, SBIC_CMD_CLR_ACK);
   2545      1.14    chopps 		break;
   2546       1.1    chopps 
   2547      1.14    chopps 	default:
   2548      1.14    chopps         abort:
   2549       1.1    chopps 		/*
   2550       1.1    chopps 		 * Something unexpected happened -- deal with it.
   2551       1.1    chopps 		 */
   2552      1.28  christos 		printf("sbicnextstate: aborting csr %02x asr %02x\n", csr, asr);
   2553      1.14    chopps #ifdef DDB
   2554      1.14    chopps 		Debugger();
   2555      1.14    chopps #endif
   2556      1.14    chopps #ifdef DEBUG
   2557      1.14    chopps 		if( data_pointer_debug > 1 )
   2558      1.28  christos 			printf("next dmastop: %d(%p:%lx)\n",
   2559      1.14    chopps 			       dev->target,dev->sc_cur->dc_addr,dev->sc_tcnt);
   2560      1.16    chopps 		dev->sc_dmatimo = 0;
   2561      1.14    chopps #endif
   2562       1.1    chopps 		dev->sc_dmastop(dev);
   2563      1.16    chopps 		SET_SBIC_control(regs, SBIC_CTL_EDI | SBIC_CTL_IDI);
   2564       1.1    chopps 		sbicerror(dev, regs, csr);
   2565      1.14    chopps 		sbicabort(dev, regs, "next");
   2566       1.1    chopps 		if (dev->sc_flags & SBICF_INDMA) {
   2567       1.3    chopps 			/*
   2568       1.3    chopps 			 * check for overlapping cache line, flush if so
   2569       1.3    chopps 			 */
   2570      1.26        is #if defined(M68040) || defined(M68060)
   2571       1.3    chopps 			if (dev->sc_flags & SBICF_DCFLUSH) {
   2572      1.14    chopps #if 0
   2573      1.28  christos 				printf("sbic: 68040/060 DMA cache flush needs"
   2574      1.26        is 				    "fixing? %x:%x\n",
   2575      1.14    chopps 				    dev->sc_xs->data, dev->sc_xs->datalen);
   2576      1.14    chopps #endif
   2577       1.3    chopps 			}
   2578       1.4    chopps #endif
   2579      1.13   mycroft 			dev->sc_flags &=
   2580      1.14    chopps 				~(SBICF_INDMA | SBICF_DCFLUSH);
   2581      1.14    chopps #ifdef DEBUG
   2582      1.16    chopps 			if( data_pointer_debug > 1 )
   2583      1.28  christos 				printf("next dmastop: %d(%p:%lx)\n",
   2584      1.16    chopps 				    dev->target,dev->sc_cur->dc_addr,dev->sc_tcnt);
   2585      1.16    chopps 			dev->sc_dmatimo = 0;
   2586      1.14    chopps #endif
   2587      1.14    chopps 			dev->sc_dmastop(dev);
   2588      1.14    chopps 			sbic_scsidone(acb, -1);
   2589       1.1    chopps 		}
   2590      1.16    chopps 		SBIC_TRACE(dev);
   2591      1.14    chopps                 return SBIC_STATE_ERROR;
   2592       1.1    chopps 	}
   2593      1.14    chopps 
   2594      1.16    chopps 	SBIC_TRACE(dev);
   2595      1.14    chopps 	return(SBIC_STATE_RUNNING);
   2596       1.1    chopps }
   2597       1.1    chopps 
   2598      1.14    chopps 
   2599       1.1    chopps /*
   2600       1.1    chopps  * Check if DMA can not be used with specified buffer
   2601       1.1    chopps  */
   2602       1.1    chopps 
   2603       1.1    chopps int
   2604       1.1    chopps sbiccheckdmap(bp, len, mask)
   2605       1.1    chopps 	void *bp;
   2606       1.1    chopps 	u_long len, mask;
   2607       1.1    chopps {
   2608       1.1    chopps 	u_char *buffer;
   2609       1.1    chopps 	u_long phy_buf;
   2610       1.1    chopps 	u_long phy_len;
   2611       1.1    chopps 
   2612       1.1    chopps 	buffer = bp;
   2613       1.1    chopps 
   2614       1.1    chopps 	if (len == 0)
   2615       1.1    chopps 		return(0);
   2616       1.1    chopps 
   2617       1.1    chopps 	while (len) {
   2618       1.1    chopps 		phy_buf = kvtop(buffer);
   2619       1.1    chopps 		if (len < (phy_len = NBPG - ((int) buffer & PGOFSET)))
   2620       1.1    chopps 			phy_len = len;
   2621       1.1    chopps 		if (phy_buf & mask)
   2622       1.1    chopps 			return(1);
   2623       1.1    chopps 		buffer += phy_len;
   2624       1.1    chopps 		len -= phy_len;
   2625       1.1    chopps 	}
   2626       1.1    chopps 	return(0);
   2627       1.1    chopps }
   2628       1.1    chopps 
   2629      1.13   mycroft int
   2630       1.1    chopps sbictoscsiperiod(dev, regs, a)
   2631       1.1    chopps 	struct sbic_softc *dev;
   2632      1.33        is 	sbic_regmap_t regs;
   2633       1.1    chopps 	int a;
   2634       1.1    chopps {
   2635       1.1    chopps 	unsigned int fs;
   2636      1.13   mycroft 
   2637       1.1    chopps 	/*
   2638       1.1    chopps 	 * cycle = DIV / (2*CLK)
   2639       1.1    chopps 	 * DIV = FS+2
   2640       1.1    chopps 	 * best we can do is 200ns at 20Mhz, 2 cycles
   2641       1.1    chopps 	 */
   2642      1.13   mycroft 
   2643       1.1    chopps 	GET_SBIC_myid(regs,fs);
   2644       1.1    chopps 	fs = (fs >>6) + 2;		/* DIV */
   2645       1.1    chopps 	fs = (fs * 10000) / (dev->sc_clkfreq<<1);	/* Cycle, in ns */
   2646       1.1    chopps 	if (a < 2) a = 8;		/* map to Cycles */
   2647       1.1    chopps 	return ((fs*a)>>2);		/* in 4 ns units */
   2648       1.1    chopps }
   2649       1.1    chopps 
   2650      1.13   mycroft int
   2651       1.1    chopps sbicfromscsiperiod(dev, regs, p)
   2652       1.1    chopps 	struct sbic_softc *dev;
   2653      1.33        is 	sbic_regmap_t regs;
   2654       1.1    chopps 	int p;
   2655       1.1    chopps {
   2656       1.1    chopps 	register unsigned int fs, ret;
   2657      1.13   mycroft 
   2658       1.1    chopps 	/* Just the inverse of the above */
   2659      1.13   mycroft 
   2660       1.1    chopps 	GET_SBIC_myid(regs,fs);
   2661       1.1    chopps 	fs = (fs >>6) + 2;		/* DIV */
   2662       1.1    chopps 	fs = (fs * 10000) / (dev->sc_clkfreq<<1);   /* Cycle, in ns */
   2663      1.13   mycroft 
   2664       1.1    chopps 	ret = p << 2;			/* in ns units */
   2665       1.1    chopps 	ret = ret / fs;			/* in Cycles */
   2666       1.1    chopps 	if (ret < sbic_min_period)
   2667       1.1    chopps 		return(sbic_min_period);
   2668       1.1    chopps 
   2669       1.1    chopps 	/* verify rounding */
   2670       1.1    chopps 	if (sbictoscsiperiod(dev, regs, ret) < p)
   2671       1.1    chopps 		ret++;
   2672       1.1    chopps 	return (ret >= 8) ? 0 : ret;
   2673       1.1    chopps }
   2674       1.1    chopps 
   2675      1.14    chopps #ifdef DEBUG
   2676      1.14    chopps 
   2677      1.23     veego void
   2678      1.23     veego sbicdumpstate()
   2679      1.14    chopps {
   2680      1.14    chopps 	u_char csr, asr;
   2681      1.14    chopps 
   2682      1.14    chopps 	GET_SBIC_asr(debug_sbic_regs,asr);
   2683      1.14    chopps 	GET_SBIC_csr(debug_sbic_regs,csr);
   2684      1.28  christos 	printf("%s: asr:csr(%02x:%02x)->(%02x:%02x)\n",
   2685      1.14    chopps 	       (routine==1)?"sbicgo":
   2686      1.14    chopps 	       (routine==2)?"sbicintr":
   2687      1.14    chopps 	       (routine==3)?"sbicicmd":
   2688      1.14    chopps 	       (routine==4)?"sbicnext":"unknown",
   2689      1.14    chopps 	       debug_asr, debug_csr, asr, csr);
   2690      1.14    chopps 
   2691      1.14    chopps }
   2692      1.14    chopps 
   2693      1.23     veego void
   2694      1.23     veego sbictimeout(dev)
   2695      1.14    chopps 	struct sbic_softc *dev;
   2696      1.14    chopps {
   2697      1.14    chopps 	int s, asr;
   2698      1.14    chopps 
   2699      1.16    chopps 	s = splbio();
   2700      1.16    chopps 	if (dev->sc_dmatimo) {
   2701      1.16    chopps 		if (dev->sc_dmatimo > 1) {
   2702      1.28  christos 			printf("%s: dma timeout #%d\n",
   2703      1.16    chopps 			    dev->sc_dev.dv_xname, dev->sc_dmatimo - 1);
   2704      1.33        is 			GET_SBIC_asr(dev->sc_sbic, asr);
   2705      1.16    chopps 			if( asr & SBIC_ASR_INT ) {
   2706      1.16    chopps 				/* We need to service a missed IRQ */
   2707      1.28  christos 				printf("Servicing a missed int:(%02x,%02x)->(%02x,??)\n",
   2708      1.16    chopps 				    debug_asr, debug_csr, asr);
   2709      1.16    chopps 				sbicintr(dev);
   2710      1.16    chopps 			}
   2711      1.16    chopps 			sbicdumpstate();
   2712      1.16    chopps 		}
   2713      1.16    chopps 		dev->sc_dmatimo++;
   2714      1.16    chopps 	}
   2715      1.16    chopps 	splx(s);
   2716      1.16    chopps 	timeout((void *)sbictimeout, dev, 30 * hz);
   2717      1.16    chopps }
   2718      1.16    chopps 
   2719      1.16    chopps void
   2720      1.16    chopps sbic_dump_acb(acb)
   2721      1.16    chopps 	struct sbic_acb *acb;
   2722      1.16    chopps {
   2723      1.16    chopps 	u_char *b = (u_char *) &acb->cmd;
   2724      1.16    chopps 	int i;
   2725      1.16    chopps 
   2726      1.28  christos 	printf("acb@%p ", acb);
   2727      1.16    chopps 	if (acb->xs == NULL) {
   2728      1.28  christos 		printf("<unused>\n");
   2729      1.16    chopps 		return;
   2730      1.16    chopps 	}
   2731      1.29    bouyer 	printf("(%d:%d) flags %2x clen %2d cmd ",
   2732      1.29    bouyer 		acb->xs->sc_link->scsipi_scsi.target,
   2733      1.29    bouyer 	    acb->xs->sc_link->scsipi_scsi.lun, acb->flags, acb->clen);
   2734      1.16    chopps 	for (i = acb->clen; i; --i)
   2735      1.28  christos 		printf(" %02x", *b++);
   2736      1.28  christos 	printf("\n");
   2737      1.28  christos 	printf("  xs: %8p data %8p:%04x ", acb->xs, acb->xs->data,
   2738      1.16    chopps 	    acb->xs->datalen);
   2739      1.28  christos 	printf("va %8p:%04x ", acb->sc_kv.dc_addr, acb->sc_kv.dc_count);
   2740      1.28  christos 	printf("pa %8p:%04x tcnt %lx\n", acb->sc_pa.dc_addr, acb->sc_pa.dc_count,
   2741      1.16    chopps 	    acb->sc_tcnt);
   2742      1.16    chopps }
   2743      1.16    chopps 
   2744      1.16    chopps void
   2745      1.16    chopps sbic_dump(dev)
   2746      1.16    chopps 	struct sbic_softc *dev;
   2747      1.16    chopps {
   2748      1.33        is 	sbic_regmap_t regs;
   2749      1.16    chopps 	u_char csr, asr;
   2750      1.16    chopps 	struct sbic_acb *acb;
   2751      1.16    chopps 	int s;
   2752      1.16    chopps 	int i;
   2753      1.16    chopps 
   2754      1.16    chopps 	s = splbio();
   2755      1.33        is 	regs = dev->sc_sbic;
   2756      1.16    chopps #if CSR_TRACE_SIZE
   2757      1.28  christos 	printf("csr trace: ");
   2758      1.16    chopps 	i = csr_traceptr;
   2759      1.16    chopps 	do {
   2760      1.28  christos 		printf("%c%02x%02x%02x ", csr_trace[i].whr,
   2761      1.16    chopps 		    csr_trace[i].csr, csr_trace[i].asr, csr_trace[i].xtn);
   2762      1.16    chopps 		switch(csr_trace[i].whr) {
   2763      1.16    chopps 		case 'g':
   2764      1.28  christos 			printf("go "); break;
   2765      1.16    chopps 		case 's':
   2766      1.28  christos 			printf("select "); break;
   2767      1.16    chopps 		case 'y':
   2768      1.28  christos 			printf("select+ "); break;
   2769      1.16    chopps 		case 'i':
   2770      1.28  christos 			printf("intr "); break;
   2771      1.16    chopps 		case 'f':
   2772      1.28  christos 			printf("finish "); break;
   2773      1.16    chopps 		case '>':
   2774      1.28  christos 			printf("out "); break;
   2775      1.16    chopps 		case '<':
   2776      1.28  christos 			printf("in "); break;
   2777      1.16    chopps 		case 'm':
   2778      1.28  christos 			printf("msgin "); break;
   2779      1.16    chopps 		case 'x':
   2780      1.28  christos 			printf("msginx "); break;
   2781      1.16    chopps 		case 'X':
   2782      1.28  christos 			printf("msginX "); break;
   2783      1.16    chopps 		case 'r':
   2784      1.28  christos 			printf("reselect "); break;
   2785      1.16    chopps 		case 'I':
   2786      1.28  christos 			printf("icmd "); break;
   2787      1.16    chopps 		case 'a':
   2788      1.28  christos 			printf("abort "); break;
   2789      1.16    chopps 		default:
   2790      1.28  christos 			printf("? ");
   2791      1.16    chopps 		}
   2792      1.16    chopps 		switch(csr_trace[i].csr) {
   2793      1.16    chopps 		case 0x11:
   2794      1.28  christos 			printf("INITIATOR"); break;
   2795      1.16    chopps 		case 0x16:
   2796      1.28  christos 			printf("S_XFERRED"); break;
   2797      1.16    chopps 		case 0x20:
   2798      1.28  christos 			printf("MSGIN_ACK"); break;
   2799      1.16    chopps 		case 0x41:
   2800      1.28  christos 			printf("DISC"); break;
   2801      1.16    chopps 		case 0x42:
   2802      1.28  christos 			printf("SEL_TIMEO"); break;
   2803      1.16    chopps 		case 0x80:
   2804      1.28  christos 			printf("RSLT_NI"); break;
   2805      1.16    chopps 		case 0x81:
   2806      1.28  christos 			printf("RSLT_IFY"); break;
   2807      1.16    chopps 		case 0x85:
   2808      1.28  christos 			printf("DISC_1"); break;
   2809      1.16    chopps 		case 0x18: case 0x19: case 0x1a:
   2810      1.16    chopps 		case 0x1b: case 0x1e: case 0x1f:
   2811      1.16    chopps 		case 0x28: case 0x29: case 0x2a:
   2812      1.16    chopps 		case 0x2b: case 0x2e: case 0x2f:
   2813      1.16    chopps 		case 0x48: case 0x49: case 0x4a:
   2814      1.16    chopps 		case 0x4b: case 0x4e: case 0x4f:
   2815      1.16    chopps 		case 0x88: case 0x89: case 0x8a:
   2816      1.16    chopps 		case 0x8b: case 0x8e: case 0x8f:
   2817      1.16    chopps 			switch(csr_trace[i].csr & 0xf0) {
   2818      1.16    chopps 			case 0x10:
   2819      1.28  christos 				printf("DONE_"); break;
   2820      1.16    chopps 			case 0x20:
   2821      1.28  christos 				printf("STOP_"); break;
   2822      1.16    chopps 			case 0x40:
   2823      1.28  christos 				printf("ERR_"); break;
   2824      1.16    chopps 			case 0x80:
   2825      1.28  christos 				printf("REQ_"); break;
   2826      1.16    chopps 			}
   2827      1.16    chopps 			switch(csr_trace[i].csr & 7) {
   2828      1.16    chopps 			case 0:
   2829      1.28  christos 				printf("DATA_OUT"); break;
   2830      1.16    chopps 			case 1:
   2831      1.28  christos 				printf("DATA_IN"); break;
   2832      1.16    chopps 			case 2:
   2833      1.28  christos 				printf("CMD"); break;
   2834      1.16    chopps 			case 3:
   2835      1.28  christos 				printf("STATUS"); break;
   2836      1.16    chopps 			case 6:
   2837      1.28  christos 				printf("MSG_OUT"); break;
   2838      1.16    chopps 			case 7:
   2839      1.28  christos 				printf("MSG_IN"); break;
   2840      1.16    chopps 			default:
   2841      1.28  christos 				printf("invld phs");
   2842      1.16    chopps 			}
   2843      1.16    chopps 			break;
   2844      1.28  christos 		default:    printf("****"); break;
   2845      1.16    chopps 		}
   2846      1.16    chopps 		if (csr_trace[i].asr & SBIC_ASR_INT)
   2847      1.28  christos 			printf(" ASR_INT");
   2848      1.16    chopps 		if (csr_trace[i].asr & SBIC_ASR_LCI)
   2849      1.28  christos 			printf(" ASR_LCI");
   2850      1.16    chopps 		if (csr_trace[i].asr & SBIC_ASR_BSY)
   2851      1.28  christos 			printf(" ASR_BSY");
   2852      1.16    chopps 		if (csr_trace[i].asr & SBIC_ASR_CIP)
   2853      1.28  christos 			printf(" ASR_CIP");
   2854      1.28  christos 		printf("\n");
   2855      1.16    chopps 		i = (i + 1) & (CSR_TRACE_SIZE - 1);
   2856      1.16    chopps 	} while (i != csr_traceptr);
   2857      1.16    chopps #endif
   2858      1.16    chopps 	GET_SBIC_asr(regs, asr);
   2859      1.16    chopps 	if ((asr & SBIC_ASR_INT) == 0)
   2860      1.16    chopps 		GET_SBIC_csr(regs, csr);
   2861      1.16    chopps 	else
   2862      1.16    chopps 		csr = 0;
   2863      1.36        is 	printf("%s@%p regs %p/%p asr %x csr %x\n", dev->sc_dev.dv_xname,
   2864      1.36        is 	    dev, regs.sbic_asr_p, regs.sbic_value_p, asr, csr);
   2865      1.23     veego 	if ((acb = dev->free_list.tqh_first)) {
   2866      1.28  christos 		printf("Free list:\n");
   2867      1.16    chopps 		while (acb) {
   2868      1.16    chopps 			sbic_dump_acb(acb);
   2869      1.16    chopps 			acb = acb->chain.tqe_next;
   2870      1.16    chopps 		}
   2871      1.16    chopps 	}
   2872      1.23     veego 	if ((acb = dev->ready_list.tqh_first)) {
   2873      1.28  christos 		printf("Ready list:\n");
   2874      1.16    chopps 		while (acb) {
   2875      1.16    chopps 			sbic_dump_acb(acb);
   2876      1.16    chopps 			acb = acb->chain.tqe_next;
   2877      1.16    chopps 		}
   2878      1.16    chopps 	}
   2879      1.23     veego 	if ((acb = dev->nexus_list.tqh_first)) {
   2880      1.28  christos 		printf("Nexus list:\n");
   2881      1.16    chopps 		while (acb) {
   2882      1.16    chopps 			sbic_dump_acb(acb);
   2883      1.16    chopps 			acb = acb->chain.tqe_next;
   2884      1.16    chopps 		}
   2885      1.16    chopps 	}
   2886      1.16    chopps 	if (dev->sc_nexus) {
   2887      1.28  christos 		printf("nexus:\n");
   2888      1.16    chopps 		sbic_dump_acb(dev->sc_nexus);
   2889      1.16    chopps 	}
   2890      1.28  christos 	printf("sc_xs %p targ %d lun %d flags %x tcnt %lx dmacmd %x mask %lx\n",
   2891      1.16    chopps 	    dev->sc_xs, dev->target, dev->lun, dev->sc_flags, dev->sc_tcnt,
   2892      1.16    chopps 	    dev->sc_dmacmd, dev->sc_dmamask);
   2893      1.16    chopps 	for (i = 0; i < 8; ++i) {
   2894      1.16    chopps 		if (dev->sc_tinfo[i].cmds > 2) {
   2895      1.28  christos 			printf("tgt %d: cmds %d disc %d senses %d lubusy %x\n",
   2896      1.16    chopps 			    i, dev->sc_tinfo[i].cmds,
   2897      1.16    chopps 			    dev->sc_tinfo[i].dconns,
   2898      1.16    chopps 			    dev->sc_tinfo[i].senses,
   2899      1.16    chopps 			    dev->sc_tinfo[i].lubusy);
   2900      1.14    chopps 		}
   2901      1.16    chopps 	}
   2902      1.16    chopps 	splx(s);
   2903      1.14    chopps }
   2904      1.14    chopps 
   2905      1.14    chopps #endif
   2906