Home | History | Annotate | Line # | Download | only in dev
sbic.c revision 1.4
      1  1.1  chopps /*
      2  1.1  chopps  * Copyright (c) 1994 Christian E. Hopps
      3  1.1  chopps  * Copyright (c) 1990 The Regents of the University of California.
      4  1.1  chopps  * All rights reserved.
      5  1.1  chopps  *
      6  1.1  chopps  * This code is derived from software contributed to Berkeley by
      7  1.1  chopps  * Van Jacobson of Lawrence Berkeley Laboratory.
      8  1.1  chopps  *
      9  1.1  chopps  * Redistribution and use in source and binary forms, with or without
     10  1.1  chopps  * modification, are permitted provided that the following conditions
     11  1.1  chopps  * are met:
     12  1.1  chopps  * 1. Redistributions of source code must retain the above copyright
     13  1.1  chopps  *    notice, this list of conditions and the following disclaimer.
     14  1.1  chopps  * 2. Redistributions in binary form must reproduce the above copyright
     15  1.1  chopps  *    notice, this list of conditions and the following disclaimer in the
     16  1.1  chopps  *    documentation and/or other materials provided with the distribution.
     17  1.1  chopps  * 3. All advertising materials mentioning features or use of this software
     18  1.1  chopps  *    must display the following acknowledgement:
     19  1.1  chopps  *	This product includes software developed by the University of
     20  1.1  chopps  *	California, Berkeley and its contributors.
     21  1.1  chopps  * 4. Neither the name of the University nor the names of its contributors
     22  1.1  chopps  *    may be used to endorse or promote products derived from this software
     23  1.1  chopps  *    without specific prior written permission.
     24  1.1  chopps  *
     25  1.1  chopps  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     26  1.1  chopps  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     27  1.1  chopps  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     28  1.1  chopps  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     29  1.1  chopps  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     30  1.1  chopps  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     31  1.1  chopps  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     32  1.1  chopps  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     33  1.1  chopps  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     34  1.1  chopps  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     35  1.1  chopps  * SUCH DAMAGE.
     36  1.1  chopps  *
     37  1.1  chopps  *	@(#)scsi.c	7.5 (Berkeley) 5/4/91
     38  1.4  chopps  *	$Id: sbic.c,v 1.4 1994/06/15 19:06:26 chopps Exp $
     39  1.1  chopps  */
     40  1.1  chopps 
     41  1.1  chopps /*
     42  1.1  chopps  * AMIGA AMD 33C93 scsi adaptor driver
     43  1.1  chopps  */
     44  1.1  chopps 
     45  1.1  chopps /* need to know if any tapes have been configured */
     46  1.1  chopps #include "st.h"
     47  1.1  chopps 
     48  1.1  chopps #include <sys/param.h>
     49  1.1  chopps #include <sys/systm.h>
     50  1.1  chopps #include <sys/device.h>
     51  1.1  chopps #include <sys/buf.h>
     52  1.1  chopps #include <scsi/scsi_all.h>
     53  1.1  chopps #include <scsi/scsiconf.h>
     54  1.1  chopps #include <vm/vm.h>
     55  1.1  chopps #include <vm/vm_kern.h>
     56  1.1  chopps #include <vm/vm_page.h>
     57  1.1  chopps #include <machine/pmap.h>
     58  1.1  chopps #include <machine/cpu.h>
     59  1.1  chopps #include <amiga/amiga/device.h>
     60  1.1  chopps #include <amiga/amiga/custom.h>
     61  1.1  chopps #include <amiga/dev/dmavar.h>
     62  1.1  chopps #include <amiga/dev/sbicreg.h>
     63  1.1  chopps #include <amiga/dev/sbicvar.h>
     64  1.1  chopps 
     65  1.1  chopps /*
     66  1.1  chopps  * SCSI delays
     67  1.1  chopps  * In u-seconds, primarily for state changes on the SPC.
     68  1.1  chopps  */
     69  1.1  chopps #define	SBIC_CMD_WAIT	50000	/* wait per step of 'immediate' cmds */
     70  1.1  chopps #define	SBIC_DATA_WAIT	50000	/* wait per data in/out step */
     71  1.1  chopps #define	SBIC_INIT_WAIT	50000	/* wait per step (both) during init */
     72  1.1  chopps 
     73  1.1  chopps #define	b_cylin		b_resid
     74  1.1  chopps #define SBIC_WAIT(regs, until, timeo) sbicwait(regs, until, timeo, __LINE__)
     75  1.1  chopps 
     76  1.1  chopps extern u_int kvtop();
     77  1.1  chopps 
     78  1.1  chopps int  sbicicmd __P((struct sbic_softc *, int, void *, int, void *, int,u_char));
     79  1.1  chopps int  sbicgo __P((struct sbic_softc *, struct scsi_xfer *));
     80  1.1  chopps int  sbicdmaok __P((struct sbic_softc *, struct scsi_xfer *));
     81  1.1  chopps int  sbicgetsense __P((struct sbic_softc *, struct scsi_xfer *));
     82  1.1  chopps int  sbicwait __P((sbic_regmap_p, char, int , int));
     83  1.1  chopps int  sbiccheckdmap __P((void *, u_long, u_long));
     84  1.1  chopps int  sbicselectbus __P((struct sbic_softc *, sbic_regmap_p, u_char, u_char));
     85  1.1  chopps int  sbicxfstart __P((sbic_regmap_p, int, u_char, int));
     86  1.1  chopps int  sbicxfout __P((sbic_regmap_p regs, int, void *, int));
     87  1.1  chopps int  sbicfromscsiperiod __P((struct sbic_softc *, sbic_regmap_p, int));
     88  1.1  chopps int  sbictoscsiperiod __P((struct sbic_softc *, sbic_regmap_p, int));
     89  1.1  chopps int  sbicintr __P((struct sbic_softc *));
     90  1.1  chopps void sbicxfin __P((sbic_regmap_p regs, int, void *));
     91  1.1  chopps void sbicxfdone __P((struct sbic_softc *, sbic_regmap_p, int));
     92  1.1  chopps void sbicabort __P((struct sbic_softc *, sbic_regmap_p, char *));
     93  1.1  chopps void sbicerror __P((struct sbic_softc *, sbic_regmap_p, u_char));
     94  1.1  chopps void sbicstart __P((struct sbic_softc *));
     95  1.1  chopps void sbicreset __P((struct sbic_softc *));
     96  1.1  chopps void sbicsetdelay __P((int));
     97  1.1  chopps void sbic_scsidone __P((struct sbic_softc *, int));
     98  1.1  chopps void sbic_donextcmd __P((struct sbic_softc *));
     99  1.1  chopps 
    100  1.1  chopps /*
    101  1.1  chopps  * Synch xfer parameters, and timing conversions
    102  1.1  chopps  */
    103  1.1  chopps int sbic_min_period = SBIC_SYN_MIN_PERIOD;  /* in cycles = f(ICLK,FSn) */
    104  1.1  chopps int sbic_max_offset = SBIC_SYN_MAX_OFFSET;  /* pure number */
    105  1.1  chopps 
    106  1.1  chopps int sbic_cmd_wait = SBIC_CMD_WAIT;
    107  1.1  chopps int sbic_data_wait = SBIC_DATA_WAIT;
    108  1.1  chopps int sbic_init_wait = SBIC_INIT_WAIT;
    109  1.1  chopps 
    110  1.1  chopps /*
    111  1.1  chopps  * was broken before.. now if you want this you get it for all drives
    112  1.1  chopps  * on sbic controllers.
    113  1.1  chopps  */
    114  1.1  chopps int sbic_inhibit_sync = 1;
    115  1.1  chopps int sbic_clock_override = 0;
    116  1.1  chopps int sbic_no_dma = 0;
    117  1.1  chopps 
    118  1.1  chopps #ifdef DEBUG
    119  1.1  chopps #define QPRINTF(a) if (sbic_debug > 1) printf a
    120  1.1  chopps int	sbic_debug = 0;
    121  1.1  chopps int	sync_debug = 0;
    122  1.1  chopps int	sbic_dma_debug = 0;
    123  1.1  chopps #else
    124  1.1  chopps #define QPRINTF
    125  1.1  chopps #endif
    126  1.1  chopps 
    127  1.1  chopps /*
    128  1.1  chopps  * default minphys routine for sbic based controllers
    129  1.1  chopps  */
    130  1.1  chopps void
    131  1.1  chopps sbic_minphys(bp)
    132  1.1  chopps 	struct buf *bp;
    133  1.1  chopps {
    134  1.1  chopps 	/*
    135  1.1  chopps 	 * no max transfer at this level
    136  1.1  chopps 	 */
    137  1.1  chopps }
    138  1.1  chopps 
    139  1.1  chopps /*
    140  1.1  chopps  * must be used
    141  1.1  chopps  */
    142  1.1  chopps u_int
    143  1.1  chopps sbic_adinfo()
    144  1.1  chopps {
    145  1.1  chopps 	/*
    146  1.1  chopps 	 * one request at a time please
    147  1.1  chopps 	 */
    148  1.1  chopps 	return(1);
    149  1.1  chopps }
    150  1.1  chopps 
    151  1.1  chopps /*
    152  1.1  chopps  * used by specific sbic controller
    153  1.1  chopps  *
    154  1.1  chopps  * it appears that the higher level code does nothing with LUN's
    155  1.1  chopps  * so I will too.  I could plug it in, however so could they
    156  1.1  chopps  * in scsi_scsi_cmd().
    157  1.1  chopps  */
    158  1.1  chopps int
    159  1.1  chopps sbic_scsicmd(xs)
    160  1.1  chopps 	struct scsi_xfer *xs;
    161  1.1  chopps {
    162  1.1  chopps 	struct sbic_pending *pendp;
    163  1.1  chopps 	struct sbic_softc *dev;
    164  1.1  chopps 	struct scsi_link *slp;
    165  1.1  chopps 	int flags, s;
    166  1.1  chopps 
    167  1.1  chopps 	slp = xs->sc_link;
    168  1.1  chopps 	dev = slp->adapter_softc;
    169  1.1  chopps 	flags = xs->flags;
    170  1.1  chopps 
    171  1.1  chopps 	if (flags & SCSI_DATA_UIO)
    172  1.1  chopps 		panic("sbic: scsi data uio requested");
    173  1.1  chopps 
    174  1.1  chopps 	if (dev->sc_xs && flags & SCSI_NOMASK)
    175  1.1  chopps 		panic("sbic_scsicmd: busy");
    176  1.1  chopps 
    177  1.1  chopps 	s = splbio();
    178  1.1  chopps 	pendp = &dev->sc_xsstore[slp->target][slp->lun];
    179  1.1  chopps 	if (pendp->xs) {
    180  1.1  chopps 		splx(s);
    181  1.1  chopps 		return(TRY_AGAIN_LATER);
    182  1.1  chopps 	}
    183  1.1  chopps 
    184  1.1  chopps 	if (dev->sc_xs) {
    185  1.1  chopps 		pendp->xs = xs;
    186  1.1  chopps 		TAILQ_INSERT_TAIL(&dev->sc_xslist, pendp, link);
    187  1.1  chopps 		splx(s);
    188  1.1  chopps 		return(SUCCESSFULLY_QUEUED);
    189  1.1  chopps 	}
    190  1.1  chopps 	pendp->xs = NULL;
    191  1.1  chopps 	dev->sc_xs = xs;
    192  1.1  chopps 	splx(s);
    193  1.1  chopps 
    194  1.1  chopps 	/*
    195  1.1  chopps 	 * nothing is pending do it now.
    196  1.1  chopps 	 */
    197  1.1  chopps 	sbic_donextcmd(dev);
    198  1.1  chopps 
    199  1.1  chopps 	if (flags & SCSI_NOMASK)
    200  1.1  chopps 		return(COMPLETE);
    201  1.1  chopps 	return(SUCCESSFULLY_QUEUED);
    202  1.1  chopps }
    203  1.1  chopps 
    204  1.1  chopps /*
    205  1.1  chopps  * entered with dev->sc_xs pointing to the next xfer to perform
    206  1.1  chopps  */
    207  1.1  chopps void
    208  1.1  chopps sbic_donextcmd(dev)
    209  1.1  chopps 	struct sbic_softc *dev;
    210  1.1  chopps {
    211  1.1  chopps 	struct scsi_xfer *xs;
    212  1.1  chopps 	struct scsi_link *slp;
    213  1.1  chopps 	int flags, phase, stat;
    214  1.1  chopps 
    215  1.1  chopps 	xs = dev->sc_xs;
    216  1.1  chopps 	slp = xs->sc_link;
    217  1.1  chopps 	flags = xs->flags;
    218  1.1  chopps 
    219  1.1  chopps 	if (flags & SCSI_DATA_IN)
    220  1.1  chopps 		phase = DATA_IN_PHASE;
    221  1.1  chopps 	else if (flags & SCSI_DATA_OUT)
    222  1.1  chopps 		phase = DATA_OUT_PHASE;
    223  1.1  chopps 	else
    224  1.1  chopps 		phase = STATUS_PHASE;
    225  1.1  chopps 
    226  1.1  chopps 	if (flags & SCSI_RESET)
    227  1.1  chopps 		sbicreset(dev);
    228  1.1  chopps 
    229  1.1  chopps 	dev->sc_stat[0] = -1;
    230  1.1  chopps 	if (phase == STATUS_PHASE || flags & SCSI_NOMASK ||
    231  1.1  chopps 	    sbicdmaok(dev, xs) == 0)
    232  1.1  chopps 		stat = sbicicmd(dev, slp->target, xs->cmd, xs->cmdlen,
    233  1.1  chopps 		    xs->data, xs->datalen, phase);
    234  1.1  chopps 	else if (sbicgo(dev, xs) == 0)
    235  1.1  chopps 		return;
    236  1.1  chopps 	else
    237  1.1  chopps 		stat = dev->sc_stat[0];
    238  1.1  chopps 
    239  1.1  chopps 	sbic_scsidone(dev, stat);
    240  1.1  chopps }
    241  1.1  chopps 
    242  1.1  chopps void
    243  1.1  chopps sbic_scsidone(dev, stat)
    244  1.1  chopps 	struct sbic_softc *dev;
    245  1.1  chopps 	int stat;
    246  1.1  chopps {
    247  1.1  chopps 	struct sbic_pending *pendp;
    248  1.1  chopps 	struct scsi_xfer *xs;
    249  1.1  chopps 	int s, donext;
    250  1.1  chopps 
    251  1.1  chopps 	xs = dev->sc_xs;
    252  1.1  chopps #ifdef DIAGNOSTIC
    253  1.1  chopps 	if (xs == NULL)
    254  1.1  chopps 		panic("sbic_scsidone");
    255  1.1  chopps #endif
    256  1.1  chopps 	/*
    257  1.1  chopps 	 * is this right?
    258  1.1  chopps 	 */
    259  1.1  chopps 	xs->status = stat;
    260  1.1  chopps 
    261  1.1  chopps 	if (stat == 0 || xs->flags & SCSI_ERR_OK)
    262  1.1  chopps 		xs->resid = 0;
    263  1.1  chopps 	else {
    264  1.1  chopps 		switch(stat) {
    265  1.1  chopps 		case SCSI_CHECK:
    266  1.1  chopps 			if (stat = sbicgetsense(dev, xs))
    267  1.1  chopps 				goto bad_sense;
    268  1.1  chopps 			xs->error = XS_SENSE;
    269  1.1  chopps 			break;
    270  1.1  chopps 		case SCSI_BUSY:
    271  1.1  chopps 			xs->error = XS_BUSY;
    272  1.1  chopps 			break;
    273  1.1  chopps 		bad_sense:
    274  1.1  chopps 		default:
    275  1.1  chopps 			xs->error = XS_DRIVER_STUFFUP;
    276  1.1  chopps 			QPRINTF(("sbic_scsicmd() bad %x\n", stat));
    277  1.1  chopps 			break;
    278  1.1  chopps 		}
    279  1.1  chopps 	}
    280  1.1  chopps 	xs->flags |= ITSDONE;
    281  1.1  chopps 
    282  1.1  chopps 	/*
    283  1.1  chopps 	 * grab next command before scsi_done()
    284  1.1  chopps 	 * this way no single device can hog scsi resources.
    285  1.1  chopps 	 */
    286  1.1  chopps 	s = splbio();
    287  1.1  chopps 	pendp = dev->sc_xslist.tqh_first;
    288  1.1  chopps 	if (pendp == NULL) {
    289  1.1  chopps 		donext = 0;
    290  1.1  chopps 		dev->sc_xs = NULL;
    291  1.1  chopps 	} else {
    292  1.1  chopps 		donext = 1;
    293  1.1  chopps 		TAILQ_REMOVE(&dev->sc_xslist, pendp, link);
    294  1.1  chopps 		dev->sc_xs = pendp->xs;
    295  1.1  chopps 		pendp->xs = NULL;
    296  1.1  chopps 	}
    297  1.1  chopps 	splx(s);
    298  1.1  chopps 	scsi_done(xs);
    299  1.1  chopps 
    300  1.1  chopps 	if (donext)
    301  1.1  chopps 		sbic_donextcmd(dev);
    302  1.1  chopps }
    303  1.1  chopps 
    304  1.1  chopps int
    305  1.1  chopps sbicgetsense(dev, xs)
    306  1.1  chopps 	struct sbic_softc *dev;
    307  1.1  chopps 	struct scsi_xfer *xs;
    308  1.1  chopps {
    309  1.1  chopps 	struct scsi_sense rqs;
    310  1.1  chopps 	struct scsi_link *slp;
    311  1.1  chopps 	int stat;
    312  1.1  chopps 
    313  1.1  chopps 	slp = xs->sc_link;
    314  1.1  chopps 
    315  1.1  chopps 	rqs.op_code = REQUEST_SENSE;
    316  1.1  chopps 	rqs.byte2 = slp->lun << 5;
    317  1.2  chopps #ifdef not_yet
    318  1.1  chopps 	rqs.length = xs->req_sense_length ? xs->req_sense_length :
    319  1.1  chopps 	    sizeof(xs->sense);
    320  1.2  chopps #else
    321  1.2  chopps 	rqs.length = sizeof(xs->sense);
    322  1.2  chopps #endif
    323  1.2  chopps 
    324  1.1  chopps 	rqs.unused[0] = rqs.unused[1] = rqs.control = 0;
    325  1.1  chopps 
    326  1.1  chopps 	return(sbicicmd(dev, slp->target, &rqs, sizeof(rqs), &xs->sense,
    327  1.1  chopps 	    rqs.length, DATA_IN_PHASE));
    328  1.1  chopps }
    329  1.1  chopps 
    330  1.1  chopps int
    331  1.1  chopps sbicdmaok(dev, xs)
    332  1.1  chopps 	struct sbic_softc *dev;
    333  1.1  chopps 	struct scsi_xfer *xs;
    334  1.1  chopps {
    335  1.1  chopps 	if (sbic_no_dma || xs->datalen & 0x1 || (u_int)xs->data & 0x3)
    336  1.1  chopps 		return(0);
    337  1.1  chopps 	/*
    338  1.1  chopps 	 * controller supports dma to any addresses?
    339  1.1  chopps 	 */
    340  1.1  chopps 	else if ((dev->sc_flags & SBICF_BADDMA) == 0)
    341  1.1  chopps 		return(1);
    342  1.1  chopps 	/*
    343  1.1  chopps 	 * this address is ok for dma?
    344  1.1  chopps 	 */
    345  1.1  chopps 	else if (sbiccheckdmap(xs->data, xs->datalen, dev->sc_dmamask) == 0)
    346  1.1  chopps 		return(1);
    347  1.1  chopps 	/*
    348  1.1  chopps 	 * we have a bounce buffer?
    349  1.1  chopps 	 */
    350  1.1  chopps 	else if (dev->sc_dmabuffer)
    351  1.1  chopps 		return(1);
    352  1.1  chopps 	return(0);
    353  1.1  chopps }
    354  1.1  chopps 
    355  1.1  chopps 
    356  1.1  chopps int
    357  1.1  chopps sbicwait(regs, until, timeo, line)
    358  1.1  chopps 	sbic_regmap_p regs;
    359  1.1  chopps 	char until;
    360  1.1  chopps 	int timeo;
    361  1.1  chopps 	int line;
    362  1.1  chopps {
    363  1.1  chopps 	u_char val;
    364  1.1  chopps 	int csr;
    365  1.1  chopps 
    366  1.1  chopps 	if (timeo == 0)
    367  1.1  chopps 		timeo = 1000000;	/* some large value.. */
    368  1.1  chopps 
    369  1.1  chopps 	GET_SBIC_asr(regs,val);
    370  1.1  chopps 	while ((val & until) == 0) {
    371  1.1  chopps 		if (timeo-- == 0) {
    372  1.1  chopps 			GET_SBIC_csr(regs, csr);
    373  1.1  chopps 			printf("sbicwait TIMEO @%d with asr=x%x csr=x%x\n",
    374  1.1  chopps 			    line, val, csr);
    375  1.1  chopps 			break;
    376  1.1  chopps 		}
    377  1.1  chopps 		DELAY(1);
    378  1.1  chopps 		GET_SBIC_asr(regs,val);
    379  1.1  chopps 	}
    380  1.1  chopps 	return(val);
    381  1.1  chopps }
    382  1.1  chopps 
    383  1.1  chopps void
    384  1.1  chopps sbicabort(dev, regs, where)
    385  1.1  chopps 	struct sbic_softc *dev;
    386  1.1  chopps 	sbic_regmap_p regs;
    387  1.1  chopps 	char *where;
    388  1.1  chopps {
    389  1.1  chopps 	u_char csr, asr;
    390  1.1  chopps 
    391  1.1  chopps 	GET_SBIC_csr(regs, csr);
    392  1.1  chopps 	GET_SBIC_asr(regs, asr);
    393  1.1  chopps 
    394  1.1  chopps 	printf ("%s: abort %s: csr = 0x%02x, asr = 0x%02x\n",
    395  1.1  chopps 	    dev->sc_dev.dv_xname, where, csr, asr);
    396  1.1  chopps 
    397  1.1  chopps 	if (dev->sc_flags & SBICF_SELECTED) {
    398  1.1  chopps 		SET_SBIC_cmd(regs, SBIC_CMD_ABORT);
    399  1.1  chopps 		WAIT_CIP(regs);
    400  1.1  chopps 
    401  1.1  chopps 		GET_SBIC_asr(regs, asr);
    402  1.1  chopps 		if (asr & (SBIC_ASR_BSY|SBIC_ASR_LCI)) {
    403  1.1  chopps 			/* ok, get more drastic.. */
    404  1.1  chopps 
    405  1.1  chopps 			SET_SBIC_cmd (regs, SBIC_CMD_RESET);
    406  1.1  chopps 			DELAY(25);
    407  1.1  chopps 			SBIC_WAIT(regs, SBIC_ASR_INT, 0);
    408  1.1  chopps 			/* clears interrupt also */
    409  1.1  chopps 			GET_SBIC_csr (regs, csr);
    410  1.1  chopps 
    411  1.1  chopps 			dev->sc_flags &= ~SBICF_SELECTED;
    412  1.1  chopps 			return;
    413  1.1  chopps 		}
    414  1.1  chopps 
    415  1.1  chopps 		do {
    416  1.1  chopps 			SBIC_WAIT (regs, SBIC_ASR_INT, 0);
    417  1.1  chopps 			GET_SBIC_csr (regs, csr);
    418  1.1  chopps 		} while ((csr != SBIC_CSR_DISC) && (csr != SBIC_CSR_DISC_1)
    419  1.1  chopps 		    && (csr != SBIC_CSR_CMD_INVALID));
    420  1.1  chopps 
    421  1.1  chopps 		/* lets just hope it worked.. */
    422  1.1  chopps 		dev->sc_flags &= ~SBICF_SELECTED;
    423  1.1  chopps 	}
    424  1.1  chopps }
    425  1.1  chopps 
    426  1.1  chopps /*
    427  1.1  chopps  * XXX Set/reset long delays.
    428  1.1  chopps  *
    429  1.1  chopps  * if delay == 0, reset default delays
    430  1.1  chopps  * if delay < 0,  set both delays to default long initialization values
    431  1.1  chopps  * if delay > 0,  set both delays to this value
    432  1.1  chopps  *
    433  1.1  chopps  * Used when a devices is expected to respond slowly (e.g. during
    434  1.1  chopps  * initialization).
    435  1.1  chopps  */
    436  1.1  chopps void
    437  1.1  chopps sbicsetdelay(del)
    438  1.1  chopps 	int del;
    439  1.1  chopps {
    440  1.1  chopps 	static int saved_cmd_wait, saved_data_wait;
    441  1.1  chopps 
    442  1.1  chopps 	if (del) {
    443  1.1  chopps 		saved_cmd_wait = sbic_cmd_wait;
    444  1.1  chopps 		saved_data_wait = sbic_data_wait;
    445  1.1  chopps 		if (del > 0)
    446  1.1  chopps 			sbic_cmd_wait = sbic_data_wait = del;
    447  1.1  chopps 		else
    448  1.1  chopps 			sbic_cmd_wait = sbic_data_wait = sbic_init_wait;
    449  1.1  chopps 	} else {
    450  1.1  chopps 		sbic_cmd_wait = saved_cmd_wait;
    451  1.1  chopps 		sbic_data_wait = saved_data_wait;
    452  1.1  chopps 	}
    453  1.1  chopps }
    454  1.1  chopps 
    455  1.1  chopps void
    456  1.1  chopps sbicreset(dev)
    457  1.1  chopps 	struct sbic_softc *dev;
    458  1.1  chopps {
    459  1.1  chopps 	sbic_regmap_p regs;
    460  1.1  chopps 	u_int i, s;
    461  1.1  chopps 	u_char my_id, csr;
    462  1.1  chopps 
    463  1.1  chopps 	regs = dev->sc_sbicp;
    464  1.1  chopps 
    465  1.1  chopps 	if (dev->sc_flags & SBICF_ALIVE)
    466  1.1  chopps 		sbicabort(dev, regs, "reset");
    467  1.1  chopps 
    468  1.1  chopps 	s = splbio();
    469  1.1  chopps 	/* preserve our ID for now */
    470  1.1  chopps 	GET_SBIC_myid (regs, my_id);
    471  1.1  chopps 	my_id &= SBIC_ID_MASK;
    472  1.1  chopps 
    473  1.1  chopps 	if (dev->sc_clkfreq < 110)
    474  1.1  chopps 		my_id |= SBIC_ID_FS_8_10;
    475  1.1  chopps 	else if (dev->sc_clkfreq < 160)
    476  1.1  chopps 		my_id |= SBIC_ID_FS_12_15;
    477  1.1  chopps 	else if (dev->sc_clkfreq < 210)
    478  1.1  chopps 		my_id |= SBIC_ID_FS_16_20;
    479  1.1  chopps 
    480  1.1  chopps 	my_id |= SBIC_ID_EAF /*| SBIC_ID_EHP*/ ;
    481  1.1  chopps 
    482  1.1  chopps 	SET_SBIC_myid(regs, my_id);
    483  1.1  chopps 
    484  1.1  chopps 	/*
    485  1.1  chopps 	 * Disable interrupts (in dmainit) then reset the chip
    486  1.1  chopps 	 */
    487  1.1  chopps 	SET_SBIC_cmd(regs, SBIC_CMD_RESET);
    488  1.1  chopps 	DELAY(25);
    489  1.1  chopps 	SBIC_WAIT(regs, SBIC_ASR_INT, 0);
    490  1.1  chopps 	GET_SBIC_csr(regs, csr);       /* clears interrupt also */
    491  1.1  chopps 
    492  1.1  chopps 	/*
    493  1.1  chopps 	 * Set up various chip parameters
    494  1.1  chopps 	 */
    495  1.1  chopps 	SET_SBIC_control(regs, SBIC_CTL_EDI | SBIC_CTL_IDI
    496  1.1  chopps 	    | SBIC_MACHINE_DMA_MODE);
    497  1.1  chopps 	/*
    498  1.1  chopps 	 * don't allow (re)selection (SBIC_RID_ES)
    499  1.1  chopps 	 * until we can handle target mode!!
    500  1.1  chopps 	 */
    501  1.1  chopps 	SET_SBIC_rselid(regs, 0);
    502  1.1  chopps 	SET_SBIC_syn(regs, 0);     /* asynch for now */
    503  1.1  chopps 
    504  1.1  chopps 	/*
    505  1.1  chopps 	 * anything else was zeroed by reset
    506  1.1  chopps 	 */
    507  1.1  chopps 	splx(s);
    508  1.1  chopps 
    509  1.1  chopps 	dev->sc_flags |= SBICF_ALIVE;
    510  1.1  chopps 	dev->sc_flags &= ~SBICF_SELECTED;
    511  1.1  chopps }
    512  1.1  chopps 
    513  1.1  chopps void
    514  1.1  chopps sbicerror(dev, regs, csr)
    515  1.1  chopps 	struct sbic_softc *dev;
    516  1.1  chopps 	sbic_regmap_p regs;
    517  1.1  chopps 	u_char csr;
    518  1.1  chopps {
    519  1.1  chopps 	struct scsi_xfer *xs;
    520  1.1  chopps 
    521  1.1  chopps 	xs = dev->sc_xs;
    522  1.1  chopps 
    523  1.1  chopps #ifdef DIAGNOSTIC
    524  1.1  chopps 	if (xs == NULL)
    525  1.1  chopps 		panic("sbicerror");
    526  1.1  chopps #endif
    527  1.1  chopps 	if (xs->flags & SCSI_SILENT)
    528  1.1  chopps 		return;
    529  1.1  chopps 
    530  1.1  chopps 	printf("%s: ", dev->sc_dev.dv_xname);
    531  1.1  chopps 	printf("csr == 0x%02i\n", csr);	/* XXX */
    532  1.1  chopps }
    533  1.1  chopps 
    534  1.1  chopps /*
    535  1.1  chopps  * select the bus, return when selected or error.
    536  1.1  chopps  */
    537  1.1  chopps int
    538  1.1  chopps sbicselectbus(dev, regs, target, our_addr)
    539  1.1  chopps         struct sbic_softc *dev;
    540  1.1  chopps 	sbic_regmap_p regs;
    541  1.1  chopps 	u_char target, our_addr;
    542  1.1  chopps {
    543  1.1  chopps 	u_char asr, csr, id;
    544  1.1  chopps 
    545  1.1  chopps 	QPRINTF(("sbicselectbus %d\n", target));
    546  1.1  chopps 
    547  1.1  chopps 	/*
    548  1.1  chopps 	 * if we're already selected, return (XXXX panic maybe?)
    549  1.1  chopps 	 */
    550  1.1  chopps 	if (dev->sc_flags & SBICF_SELECTED)
    551  1.1  chopps 		return(1);
    552  1.1  chopps 
    553  1.1  chopps 	/*
    554  1.1  chopps 	 * issue select
    555  1.1  chopps 	 */
    556  1.1  chopps 	SBIC_TC_PUT(regs, 0);
    557  1.1  chopps 	SET_SBIC_selid(regs, target);
    558  1.1  chopps 	SET_SBIC_timeo(regs, SBIC_TIMEOUT(250,dev->sc_clkfreq));
    559  1.1  chopps 
    560  1.1  chopps 	/*
    561  1.1  chopps 	 * set sync or async
    562  1.1  chopps 	 */
    563  1.1  chopps 	if (dev->sc_sync[target].state == SYNC_DONE)
    564  1.1  chopps 		SET_SBIC_syn(regs, SBIC_SYN (dev->sc_sync[target].offset,
    565  1.1  chopps 		    dev->sc_sync[target].period));
    566  1.1  chopps 	else
    567  1.1  chopps 		SET_SBIC_syn(regs, SBIC_SYN (0, sbic_min_period));
    568  1.1  chopps 
    569  1.1  chopps 	SET_SBIC_cmd(regs, SBIC_CMD_SEL_ATN);
    570  1.1  chopps 
    571  1.1  chopps 	/*
    572  1.1  chopps 	 * wait for select (merged from seperate function may need
    573  1.1  chopps 	 * cleanup)
    574  1.1  chopps 	 */
    575  1.1  chopps 	WAIT_CIP(regs);
    576  1.1  chopps 	do {
    577  1.1  chopps 		SBIC_WAIT(regs, SBIC_ASR_INT, 0);
    578  1.1  chopps 		GET_SBIC_csr (regs, csr);
    579  1.1  chopps 		QPRINTF(("%02x ", csr));
    580  1.1  chopps 	} while (csr != (SBIC_CSR_MIS_2|MESG_OUT_PHASE)
    581  1.1  chopps 	    && csr != (SBIC_CSR_MIS_2|CMD_PHASE) && csr != SBIC_CSR_SEL_TIMEO);
    582  1.1  chopps 
    583  1.1  chopps 	if (csr == (SBIC_CSR_MIS_2|CMD_PHASE))
    584  1.1  chopps 		dev->sc_flags |= SBICF_SELECTED;	/* device ignored ATN */
    585  1.1  chopps 	else if (csr == (SBIC_CSR_MIS_2|MESG_OUT_PHASE)) {
    586  1.1  chopps 		/*
    587  1.1  chopps 		 * Send identify message
    588  1.1  chopps 		 * (SCSI-2 requires an identify msg (?))
    589  1.1  chopps 		 */
    590  1.1  chopps 		GET_SBIC_selid(regs, id);
    591  1.1  chopps 
    592  1.1  chopps 		/*
    593  1.1  chopps 		 * handle drives that don't want to be asked
    594  1.1  chopps 		 * whether to go sync at all.
    595  1.1  chopps 		 */
    596  1.1  chopps 		if (sbic_inhibit_sync && dev->sc_sync[id].state == SYNC_START) {
    597  1.1  chopps #ifdef DEBUG
    598  1.1  chopps 			if (sync_debug)
    599  1.1  chopps 				printf("Forcing target %d asynchronous.\n", id);
    600  1.1  chopps #endif
    601  1.1  chopps 			dev->sc_sync[id].offset = 0;
    602  1.1  chopps 			dev->sc_sync[id].period = sbic_min_period;
    603  1.1  chopps 			dev->sc_sync[id].state = SYNC_DONE;
    604  1.1  chopps 		}
    605  1.1  chopps 
    606  1.1  chopps 
    607  1.1  chopps 		if (dev->sc_sync[id].state != SYNC_START)
    608  1.1  chopps 			SEND_BYTE (regs, MSG_IDENTIFY);
    609  1.1  chopps 		else {
    610  1.1  chopps 			/*
    611  1.1  chopps 			 * try to initiate a sync transfer.
    612  1.1  chopps 			 * So compose the sync message we're going
    613  1.1  chopps 			 * to send to the target
    614  1.1  chopps 			 */
    615  1.1  chopps 
    616  1.1  chopps #ifdef DEBUG
    617  1.1  chopps 			if (sync_debug)
    618  1.1  chopps 				printf("Sending sync request to target %d ... ",
    619  1.1  chopps 				    id);
    620  1.1  chopps #endif
    621  1.1  chopps 			/*
    622  1.1  chopps 			 * setup scsi message sync message request
    623  1.1  chopps 			 */
    624  1.1  chopps 			dev->sc_msg[0] = MSG_IDENTIFY;
    625  1.1  chopps 			dev->sc_msg[1] = MSG_EXT_MESSAGE;
    626  1.1  chopps 			dev->sc_msg[2] = 3;
    627  1.1  chopps 			dev->sc_msg[3] = MSG_SYNC_REQ;
    628  1.1  chopps 			dev->sc_msg[4] = sbictoscsiperiod(dev, regs,
    629  1.1  chopps 			    sbic_min_period);
    630  1.1  chopps 			dev->sc_msg[5] = sbic_max_offset;
    631  1.1  chopps 
    632  1.1  chopps 			if (sbicxfstart(regs, 6, MESG_OUT_PHASE, sbic_cmd_wait))
    633  1.1  chopps 				sbicxfout(regs, 6, dev->sc_msg, MESG_OUT_PHASE);
    634  1.1  chopps 
    635  1.1  chopps 			dev->sc_sync[id].state = SYNC_SENT;
    636  1.1  chopps #ifdef DEBUG
    637  1.1  chopps 			if (sync_debug)
    638  1.1  chopps 				printf ("sent\n");
    639  1.1  chopps #endif
    640  1.1  chopps 		}
    641  1.1  chopps 
    642  1.1  chopps 		SBIC_WAIT (regs, SBIC_ASR_INT, 0);
    643  1.1  chopps 		GET_SBIC_csr (regs, csr);
    644  1.1  chopps 		QPRINTF(("[%02x]", csr));
    645  1.1  chopps #ifdef DEBUG
    646  1.1  chopps 		if (sync_debug && dev->sc_sync[id].state == SYNC_SENT)
    647  1.1  chopps 			printf("csr-result of last msgout: 0x%x\n", csr);
    648  1.1  chopps #endif
    649  1.1  chopps 
    650  1.1  chopps 		if (csr != SBIC_CSR_SEL_TIMEO)
    651  1.1  chopps 			dev->sc_flags |= SBICF_SELECTED;
    652  1.1  chopps 	}
    653  1.1  chopps 
    654  1.1  chopps 	QPRINTF(("\n"));
    655  1.1  chopps 
    656  1.1  chopps 	return(csr == SBIC_CSR_SEL_TIMEO);
    657  1.1  chopps }
    658  1.1  chopps 
    659  1.1  chopps int
    660  1.1  chopps sbicxfstart(regs, len, phase, wait)
    661  1.1  chopps 	sbic_regmap_p regs;
    662  1.1  chopps 	int len, wait;
    663  1.1  chopps 	u_char phase;
    664  1.1  chopps {
    665  1.1  chopps 	u_char id;
    666  1.1  chopps 
    667  1.1  chopps 	if (phase == DATA_IN_PHASE || phase == MESG_IN_PHASE) {
    668  1.1  chopps 		GET_SBIC_selid (regs, id);
    669  1.1  chopps 		id |= SBIC_SID_FROM_SCSI;
    670  1.1  chopps 		SET_SBIC_selid (regs, id);
    671  1.1  chopps 		SBIC_TC_PUT (regs, (unsigned)len);
    672  1.1  chopps 	} else if (phase == DATA_OUT_PHASE || phase == MESG_OUT_PHASE
    673  1.1  chopps 	    || phase == CMD_PHASE)
    674  1.1  chopps 		SBIC_TC_PUT (regs, (unsigned)len);
    675  1.1  chopps 	else
    676  1.1  chopps 		SBIC_TC_PUT (regs, 0);
    677  1.1  chopps 	QPRINTF(("sbicxfstart %d, %d, %d\n", len, phase, wait));
    678  1.1  chopps 
    679  1.1  chopps 	return(1);
    680  1.1  chopps }
    681  1.1  chopps 
    682  1.1  chopps int
    683  1.1  chopps sbicxfout(regs, len, bp, phase)
    684  1.1  chopps 	sbic_regmap_p regs;
    685  1.1  chopps 	int len;
    686  1.1  chopps 	void *bp;
    687  1.1  chopps 	int phase;
    688  1.1  chopps {
    689  1.1  chopps 	u_char orig_csr, csr, asr, *buf;
    690  1.1  chopps 	int wait;
    691  1.1  chopps 
    692  1.1  chopps 	buf = bp;
    693  1.1  chopps 	wait = sbic_data_wait;
    694  1.1  chopps 
    695  1.1  chopps 	QPRINTF(("sbicxfout {%d} %02x %02x %02x %02x %02x "
    696  1.1  chopps 	    "%02x %02x %02x %02x %02x\n", len, buf[0], buf[1], buf[2],
    697  1.1  chopps 	    buf[3], buf[4], buf[5], buf[6], buf[7], buf[8], buf[9]));
    698  1.1  chopps 
    699  1.1  chopps 	GET_SBIC_csr (regs, orig_csr);
    700  1.1  chopps 
    701  1.1  chopps 	/*
    702  1.1  chopps 	 * sigh.. WD-PROTO strikes again.. sending the command in one go
    703  1.1  chopps 	 * causes the chip to lock up if talking to certain (misbehaving?)
    704  1.1  chopps 	 * targets. Anyway, this procedure should work for all targets, but
    705  1.1  chopps 	 * it's slightly slower due to the overhead
    706  1.1  chopps 	 */
    707  1.1  chopps 	WAIT_CIP (regs);
    708  1.1  chopps 	SET_SBIC_cmd (regs, SBIC_CMD_XFER_INFO);
    709  1.1  chopps 	for (;len > 0; len--) {
    710  1.1  chopps 		GET_SBIC_asr (regs, asr);
    711  1.1  chopps 		while ((asr & SBIC_ASR_DBR) == 0) {
    712  1.1  chopps 			if ((asr & SBIC_ASR_INT) || --wait < 0) {
    713  1.1  chopps #ifdef DEBUG
    714  1.1  chopps 				if (sbic_debug)
    715  1.1  chopps 					printf("sbicxfout fail: l%d i%x w%d\n",
    716  1.1  chopps 					    len, asr, wait);
    717  1.1  chopps #endif
    718  1.1  chopps 				return (len);
    719  1.1  chopps 			}
    720  1.1  chopps 			DELAY(1);
    721  1.1  chopps 			GET_SBIC_asr (regs, asr);
    722  1.1  chopps 		}
    723  1.1  chopps 
    724  1.1  chopps 		SET_SBIC_data (regs, *buf);
    725  1.1  chopps 		buf++;
    726  1.1  chopps 	}
    727  1.1  chopps 
    728  1.1  chopps 	QPRINTF(("sbicxfout done\n"));
    729  1.1  chopps 	/*
    730  1.1  chopps 	 * this leaves with one csr to be read
    731  1.1  chopps 	 */
    732  1.1  chopps 	return(0);
    733  1.1  chopps }
    734  1.1  chopps 
    735  1.1  chopps void
    736  1.1  chopps sbicxfin(regs, len, bp)
    737  1.1  chopps 	sbic_regmap_p regs;
    738  1.1  chopps 	int len;
    739  1.1  chopps 	void *bp;
    740  1.1  chopps {
    741  1.1  chopps 	int wait;
    742  1.1  chopps 	u_char *obp, *buf;
    743  1.1  chopps 	u_char orig_csr, csr, asr;
    744  1.1  chopps 
    745  1.1  chopps 	wait = sbic_data_wait;
    746  1.1  chopps 	obp = bp;
    747  1.1  chopps 	buf = bp;
    748  1.1  chopps 
    749  1.1  chopps 	GET_SBIC_csr (regs, orig_csr);
    750  1.1  chopps 
    751  1.1  chopps 	QPRINTF(("sbicxfin %d, csr=%02x\n", len, orig_csr));
    752  1.1  chopps 
    753  1.1  chopps 	WAIT_CIP (regs);
    754  1.1  chopps 	SET_SBIC_cmd (regs, SBIC_CMD_XFER_INFO);
    755  1.1  chopps 	for (;len > 0; len--) {
    756  1.1  chopps 		GET_SBIC_asr (regs, asr);
    757  1.1  chopps 		while ((asr & SBIC_ASR_DBR) == 0) {
    758  1.1  chopps 			if ((asr & SBIC_ASR_INT) || --wait < 0) {
    759  1.1  chopps #ifdef DEBUG
    760  1.1  chopps 				if (sbic_debug)
    761  1.1  chopps 					printf("sbicxfin fail: l%d i%x w%d\n",
    762  1.1  chopps 					    len, asr, wait);
    763  1.1  chopps #endif
    764  1.1  chopps 				return;
    765  1.1  chopps 			}
    766  1.1  chopps 
    767  1.1  chopps 			DELAY(1);
    768  1.1  chopps 			GET_SBIC_asr (regs, asr);
    769  1.1  chopps 		}
    770  1.1  chopps 
    771  1.1  chopps 		GET_SBIC_data (regs, *buf);
    772  1.1  chopps 		buf++;
    773  1.1  chopps 	}
    774  1.1  chopps 
    775  1.1  chopps 	QPRINTF(("sbicxfin {%d} %02x %02x %02x %02x %02x %02x "
    776  1.1  chopps 	    "%02x %02x %02x %02x\n", len, obp[0], obp[1], obp[2],
    777  1.1  chopps 	    obp[3], obp[4], obp[5], obp[6], obp[7], obp[8], obp[9]));
    778  1.1  chopps 
    779  1.1  chopps 	/* this leaves with one csr to be read */
    780  1.1  chopps }
    781  1.1  chopps 
    782  1.1  chopps 
    783  1.1  chopps /*
    784  1.1  chopps  * SCSI 'immediate' command:  issue a command to some SCSI device
    785  1.1  chopps  * and get back an 'immediate' response (i.e., do programmed xfer
    786  1.1  chopps  * to get the response data).  'cbuf' is a buffer containing a scsi
    787  1.1  chopps  * command of length clen bytes.  'buf' is a buffer of length 'len'
    788  1.1  chopps  * bytes for data.  The transfer direction is determined by the device
    789  1.1  chopps  * (i.e., by the scsi bus data xfer phase).  If 'len' is zero, the
    790  1.1  chopps  * command must supply no data.  'xferphase' is the bus phase the
    791  1.1  chopps  * caller expects to happen after the command is issued.  It should
    792  1.1  chopps  * be one of DATA_IN_PHASE, DATA_OUT_PHASE or STATUS_PHASE.
    793  1.1  chopps  */
    794  1.1  chopps int
    795  1.1  chopps sbicicmd(dev, target, cbuf, clen, buf, len, xferphase)
    796  1.1  chopps 	struct sbic_softc *dev;
    797  1.1  chopps 	void *cbuf, *buf;
    798  1.1  chopps 	int clen, len;
    799  1.1  chopps 	u_char xferphase;
    800  1.1  chopps {
    801  1.1  chopps 	sbic_regmap_p regs;
    802  1.1  chopps 	u_char phase, csr, asr;
    803  1.1  chopps 	int wait;
    804  1.1  chopps 
    805  1.1  chopps 	regs = dev->sc_sbicp;
    806  1.1  chopps 
    807  1.1  chopps 	/*
    808  1.1  chopps 	 * set the sbic into non-DMA mode
    809  1.1  chopps 	 */
    810  1.1  chopps 	SET_SBIC_control(regs, SBIC_CTL_EDI | SBIC_CTL_IDI);
    811  1.1  chopps 
    812  1.1  chopps retry_selection:
    813  1.1  chopps 	/*
    814  1.1  chopps 	 * select the SCSI bus (it's an error if bus isn't free)
    815  1.1  chopps 	 */
    816  1.1  chopps 	if (sbicselectbus(dev, regs, target, dev->sc_scsiaddr))
    817  1.1  chopps 		return(-1);
    818  1.1  chopps 	/*
    819  1.1  chopps 	 * Wait for a phase change (or error) then let the device sequence
    820  1.1  chopps 	 * us through the various SCSI phases.
    821  1.1  chopps 	 */
    822  1.1  chopps 	dev->sc_stat[0] = 0xff;
    823  1.1  chopps 	dev->sc_msg[0] = 0xff;
    824  1.1  chopps 	phase = CMD_PHASE;
    825  1.1  chopps 
    826  1.1  chopps new_phase:
    827  1.1  chopps 	wait = sbic_cmd_wait;
    828  1.1  chopps 
    829  1.1  chopps 	GET_SBIC_csr (regs, csr);
    830  1.1  chopps 	QPRINTF((">CSR:%02x<", csr));
    831  1.1  chopps 
    832  1.1  chopps 	/*
    833  1.1  chopps 	 * requesting some new phase
    834  1.1  chopps 	 */
    835  1.1  chopps 	if ((csr != 0xff) && (csr & 0xf0) && (csr & 0x08))
    836  1.1  chopps 		phase = csr & PHASE;
    837  1.1  chopps 	else if ((csr == SBIC_CSR_DISC) || (csr == SBIC_CSR_DISC_1)
    838  1.1  chopps 	    || (csr == SBIC_CSR_S_XFERRED)) {
    839  1.1  chopps 		dev->sc_flags &= ~SBICF_SELECTED;
    840  1.1  chopps 		GET_SBIC_cmd_phase (regs, phase);
    841  1.1  chopps 		if (phase == 0x60)
    842  1.1  chopps 			GET_SBIC_tlun (regs, dev->sc_stat[0]);
    843  1.1  chopps 		else
    844  1.1  chopps 			return(-1);
    845  1.1  chopps 		goto out;
    846  1.1  chopps 	} else {
    847  1.1  chopps 		sbicerror(dev, regs, csr);
    848  1.1  chopps 		goto abort;
    849  1.1  chopps 	}
    850  1.1  chopps 
    851  1.1  chopps 	switch (phase) {
    852  1.1  chopps 	case CMD_PHASE:
    853  1.1  chopps 		if (sbicxfstart (regs, clen, phase, wait))
    854  1.1  chopps 			if (sbicxfout (regs, clen, cbuf, phase))
    855  1.1  chopps 				goto abort;
    856  1.1  chopps 		phase = xferphase;
    857  1.1  chopps 		break;
    858  1.1  chopps 	case DATA_IN_PHASE:
    859  1.1  chopps 		if (len <= 0)
    860  1.1  chopps 			goto abort;
    861  1.1  chopps 		wait = sbic_data_wait;
    862  1.1  chopps 		if (sbicxfstart(regs, len, phase, wait))
    863  1.1  chopps 			sbicxfin(regs, len, buf);
    864  1.1  chopps 		phase = STATUS_PHASE;
    865  1.1  chopps 		break;
    866  1.1  chopps 	case MESG_IN_PHASE:
    867  1.1  chopps 		if (sbicxfstart(regs, sizeof(dev->sc_msg), phase, wait) == 0)
    868  1.1  chopps 			break;
    869  1.1  chopps 		dev->sc_msg[0] = 0xff;
    870  1.1  chopps 		sbicxfin(regs, sizeof(dev->sc_msg), dev->sc_msg);
    871  1.1  chopps 		/*
    872  1.1  chopps 		 * get the command completion interrupt, or we
    873  1.1  chopps 		 * can't send a new command (LCI)
    874  1.1  chopps 		 */
    875  1.1  chopps 		SBIC_WAIT(regs, SBIC_ASR_INT, wait);
    876  1.1  chopps 		GET_SBIC_csr(regs, csr);
    877  1.1  chopps #ifdef DEBUG
    878  1.1  chopps 		if (sync_debug)
    879  1.1  chopps 			printf("msgin done csr 0x%x\n", csr);
    880  1.1  chopps #endif
    881  1.1  chopps 		/*
    882  1.1  chopps 		 * test whether this is a reply to our sync
    883  1.1  chopps 		 * request
    884  1.1  chopps 		 */
    885  1.1  chopps 		if (dev->sc_msg[0] == MSG_EXT_MESSAGE && dev->sc_msg[1] == 3
    886  1.1  chopps 		    && dev->sc_msg[2] == MSG_SYNC_REQ) {
    887  1.1  chopps 
    888  1.1  chopps 			dev->sc_sync[target].period = sbicfromscsiperiod(dev,
    889  1.1  chopps 			    regs, dev->sc_msg[3]);
    890  1.1  chopps 			dev->sc_sync[target].offset = dev->sc_msg[4];
    891  1.1  chopps 			dev->sc_sync[target].state = SYNC_DONE;
    892  1.1  chopps 			SET_SBIC_syn(regs, SBIC_SYN(dev->sc_sync[target].offset,
    893  1.1  chopps 			    dev->sc_sync[target].period));
    894  1.1  chopps 			/* ACK the message */
    895  1.1  chopps 			SET_SBIC_cmd(regs, SBIC_CMD_CLR_ACK);
    896  1.1  chopps 			WAIT_CIP(regs);
    897  1.1  chopps 			phase = CMD_PHASE;  /* or whatever */
    898  1.1  chopps 			printf("%s: target %d now synchronous,"
    899  1.1  chopps 			    " period=%dns, offset=%d.\n",
    900  1.1  chopps 			    dev->sc_dev.dv_xname, target, dev->sc_msg[3] * 4,
    901  1.1  chopps 			    dev->sc_msg[4]);
    902  1.1  chopps 		} else if (dev->sc_msg[0] == MSG_REJECT
    903  1.1  chopps 		    && dev->sc_sync[target].state == SYNC_SENT) {
    904  1.1  chopps #ifdef DEBUG
    905  1.1  chopps 			if (sync_debug)
    906  1.1  chopps 				printf("target %d rejected sync, going async\n",
    907  1.1  chopps 				    target);
    908  1.1  chopps #endif
    909  1.1  chopps 			dev->sc_sync[target].period = sbic_min_period;
    910  1.1  chopps 			dev->sc_sync[target].offset = 0;
    911  1.1  chopps 			dev->sc_sync[target].state = SYNC_DONE;
    912  1.1  chopps 			SET_SBIC_syn(regs, SBIC_SYN(dev->sc_sync[target].offset,
    913  1.1  chopps 			    dev->sc_sync[target].period));
    914  1.1  chopps 			/* ACK the message */
    915  1.1  chopps 			SET_SBIC_cmd(regs, SBIC_CMD_CLR_ACK);
    916  1.1  chopps 			WAIT_CIP(regs);
    917  1.1  chopps 			phase = CMD_PHASE;  /* or whatever */
    918  1.1  chopps 		} else if (dev->sc_msg[0] == MSG_REJECT) {
    919  1.1  chopps 			/*
    920  1.1  chopps 			 * we'll never REJECt a REJECT message..
    921  1.1  chopps 			 */
    922  1.1  chopps 			/* ACK the message */
    923  1.1  chopps 			SET_SBIC_cmd(regs, SBIC_CMD_CLR_ACK);
    924  1.1  chopps 			WAIT_CIP(regs);
    925  1.1  chopps 			phase = CMD_PHASE;  /* or whatever */
    926  1.1  chopps 		} else if (dev->sc_msg[0] == MSG_CMD_COMPLETE) {
    927  1.1  chopps 			/* !! KLUDGE ALERT !! quite a few drives don't seem to
    928  1.1  chopps 			 * really like the current way of sending the
    929  1.1  chopps 			 * sync-handshake together with the ident-message, and
    930  1.1  chopps 			 * they react by sending command-complete and
    931  1.1  chopps 			 * disconnecting right after returning the valid sync
    932  1.1  chopps 			 * handshake. So, all I can do is reselect the drive,
    933  1.1  chopps 			 * and hope it won't disconnect again. I don't think
    934  1.1  chopps 			 * this is valid behavior, but I can't help fixing a
    935  1.1  chopps 			 * problem that apparently exists.
    936  1.1  chopps 			 *
    937  1.1  chopps 			 * Note: we should not get here on `normal' command
    938  1.1  chopps 			 * completion, as that condition is handled by the
    939  1.1  chopps 			 * high-level sel&xfer resume command used to walk
    940  1.1  chopps 			 * thru status/cc-phase.
    941  1.1  chopps 			 */
    942  1.1  chopps 
    943  1.1  chopps #ifdef DEBUG
    944  1.1  chopps 			if (sync_debug)
    945  1.1  chopps 				printf ("GOT CMD-COMPLETE! %d acting weird.."
    946  1.1  chopps 				    " waiting for disconnect...\n", target);
    947  1.1  chopps #endif
    948  1.1  chopps 			/* ACK the message */
    949  1.1  chopps 			SET_SBIC_cmd (regs, SBIC_CMD_CLR_ACK);
    950  1.1  chopps 			WAIT_CIP(regs);
    951  1.1  chopps 
    952  1.1  chopps 			/* wait for disconnect */
    953  1.1  chopps 			while (csr != SBIC_CSR_DISC &&
    954  1.1  chopps 			    csr != SBIC_CSR_DISC_1) {
    955  1.1  chopps 				DELAY(1);
    956  1.1  chopps 				GET_SBIC_csr(regs, csr);
    957  1.1  chopps 			}
    958  1.1  chopps #ifdef DEBUG
    959  1.1  chopps 			if (sync_debug)
    960  1.1  chopps 				printf ("ok.\nRetrying selection.\n");
    961  1.1  chopps #endif
    962  1.1  chopps 			dev->sc_flags &= ~SBICF_SELECTED;
    963  1.1  chopps 			goto retry_selection;
    964  1.1  chopps 		} else {
    965  1.1  chopps #ifdef DEBUG
    966  1.1  chopps 			if (sbic_debug || sync_debug)
    967  1.1  chopps 				printf ("Rejecting message 0x%02x\n",
    968  1.1  chopps 				    dev->sc_msg[0]);
    969  1.1  chopps #endif
    970  1.1  chopps 			/* prepare to reject the message, NACK */
    971  1.1  chopps 			SET_SBIC_cmd(regs, SBIC_CMD_SET_ATN);
    972  1.1  chopps 			WAIT_CIP(regs);
    973  1.1  chopps 			SET_SBIC_cmd(regs, SBIC_CMD_CLR_ACK);
    974  1.1  chopps 			WAIT_CIP(regs);
    975  1.1  chopps 			phase = MESG_OUT_PHASE;
    976  1.1  chopps 		}
    977  1.1  chopps 		break;
    978  1.1  chopps 
    979  1.1  chopps 	case MESG_OUT_PHASE:
    980  1.1  chopps #ifdef DEBUG
    981  1.1  chopps 		if (sync_debug)
    982  1.1  chopps 			printf ("sending REJECT msg to last msg.\n");
    983  1.1  chopps #endif
    984  1.1  chopps 		/*
    985  1.1  chopps 		 * should only get here on reject,
    986  1.1  chopps 		 * since it's always US that
    987  1.1  chopps 		 * initiate a sync transfer
    988  1.1  chopps 		 */
    989  1.1  chopps 		SEND_BYTE(regs, MSG_REJECT);
    990  1.1  chopps 		phase = STATUS_PHASE;
    991  1.1  chopps 		break;
    992  1.1  chopps 	case DATA_OUT_PHASE:
    993  1.1  chopps 		if (len <= 0)
    994  1.1  chopps 			goto abort;
    995  1.1  chopps 		wait = sbic_data_wait;
    996  1.1  chopps 		if (sbicxfstart(regs, len, phase, wait))
    997  1.1  chopps 			if (sbicxfout (regs, len, buf, phase))
    998  1.1  chopps 				goto abort;
    999  1.1  chopps 		phase = STATUS_PHASE;
   1000  1.1  chopps 		break;
   1001  1.1  chopps 	case STATUS_PHASE:
   1002  1.1  chopps 		/*
   1003  1.1  chopps 		 * the sbic does the status/cmd-complete reading ok,
   1004  1.1  chopps 		 * so do this with its hi-level commands.
   1005  1.1  chopps 		 */
   1006  1.1  chopps 		SBIC_TC_PUT(regs, 0);
   1007  1.1  chopps 		SET_SBIC_cmd_phase(regs, 0x46);
   1008  1.1  chopps 		SET_SBIC_cmd(regs, SBIC_CMD_SEL_ATN_XFER);
   1009  1.1  chopps 		phase = BUS_FREE_PHASE;
   1010  1.1  chopps 		break;
   1011  1.1  chopps 	case BUS_FREE_PHASE:
   1012  1.1  chopps 		goto out;
   1013  1.1  chopps 	default:
   1014  1.1  chopps 		printf("%s: unexpected phase %d in icmd from %d\n",
   1015  1.1  chopps 		    dev->sc_dev.dv_xname, phase, target);
   1016  1.1  chopps 		goto abort;
   1017  1.1  chopps 	}
   1018  1.1  chopps 
   1019  1.1  chopps 	/*
   1020  1.1  chopps 	 * make sure the last command was taken,
   1021  1.1  chopps 	 * ie. we're not hunting after an ignored command..
   1022  1.1  chopps 	 */
   1023  1.1  chopps 	GET_SBIC_asr(regs, asr);
   1024  1.1  chopps 	if (asr & SBIC_ASR_LCI)
   1025  1.1  chopps 		goto abort;
   1026  1.1  chopps 
   1027  1.1  chopps 	/* tapes may take a loooong time.. */
   1028  1.1  chopps 	while (asr & SBIC_ASR_BSY) {
   1029  1.1  chopps 		DELAY(1);
   1030  1.1  chopps 		GET_SBIC_asr(regs, asr);
   1031  1.1  chopps 	}
   1032  1.1  chopps 
   1033  1.1  chopps 	/*
   1034  1.1  chopps 	 * wait for last command to complete
   1035  1.1  chopps 	 */
   1036  1.1  chopps 	SBIC_WAIT (regs, SBIC_ASR_INT, wait);
   1037  1.1  chopps 
   1038  1.1  chopps 	/*
   1039  1.1  chopps 	 * do it again
   1040  1.1  chopps 	 */
   1041  1.1  chopps 	goto new_phase;
   1042  1.1  chopps abort:
   1043  1.1  chopps 	sbicabort(dev, regs, "icmd");
   1044  1.1  chopps out:
   1045  1.1  chopps 	QPRINTF(("=STS:%02x=", dev->sc_stat[0]));
   1046  1.1  chopps 	return(dev->sc_stat[0]);
   1047  1.1  chopps }
   1048  1.1  chopps 
   1049  1.1  chopps /*
   1050  1.1  chopps  * Finish SCSI xfer command:  After the completion interrupt from
   1051  1.1  chopps  * a read/write operation, sequence through the final phases in
   1052  1.1  chopps  * programmed i/o.  This routine is a lot like sbicicmd except we
   1053  1.1  chopps  * skip (and don't allow) the select, cmd out and data in/out phases.
   1054  1.1  chopps  */
   1055  1.1  chopps void
   1056  1.1  chopps sbicxfdone(dev, regs, target)
   1057  1.1  chopps 	struct sbic_softc *dev;
   1058  1.1  chopps 	sbic_regmap_p regs;
   1059  1.1  chopps 	int target;
   1060  1.1  chopps {
   1061  1.1  chopps 	u_char phase, csr;
   1062  1.1  chopps 	int s;
   1063  1.1  chopps 
   1064  1.1  chopps 	QPRINTF(("{"));
   1065  1.1  chopps 	s = splbio();
   1066  1.1  chopps 
   1067  1.1  chopps 	/*
   1068  1.1  chopps 	 * have the sbic complete on its own
   1069  1.1  chopps 	 */
   1070  1.1  chopps 	SBIC_TC_PUT(regs, 0);
   1071  1.1  chopps 	SET_SBIC_cmd_phase(regs, 0x46);
   1072  1.1  chopps 	SET_SBIC_cmd(regs, SBIC_CMD_SEL_ATN_XFER);
   1073  1.1  chopps 
   1074  1.1  chopps 	do {
   1075  1.1  chopps 		SBIC_WAIT (regs, SBIC_ASR_INT, 0);
   1076  1.1  chopps 		GET_SBIC_csr (regs, csr);
   1077  1.1  chopps 		QPRINTF(("%02x:", csr));
   1078  1.1  chopps 	} while ((csr != SBIC_CSR_DISC) && (csr != SBIC_CSR_DISC_1)
   1079  1.1  chopps 	    && (csr != SBIC_CSR_S_XFERRED));
   1080  1.1  chopps 
   1081  1.1  chopps 	dev->sc_flags &= ~SBICF_SELECTED;
   1082  1.1  chopps 
   1083  1.1  chopps 	GET_SBIC_cmd_phase (regs, phase);
   1084  1.1  chopps 	QPRINTF(("}%02x", phase));
   1085  1.1  chopps 	if (phase == 0x60)
   1086  1.1  chopps 		GET_SBIC_tlun(regs, dev->sc_stat[0]);
   1087  1.1  chopps 	else
   1088  1.1  chopps 		sbicerror(dev, regs, csr);
   1089  1.1  chopps 
   1090  1.1  chopps 	QPRINTF(("=STS:%02x=\n", dev->sc_stat[0]));
   1091  1.1  chopps 	splx(s);
   1092  1.1  chopps }
   1093  1.1  chopps 
   1094  1.1  chopps int
   1095  1.1  chopps sbicgo(dev, xs)
   1096  1.1  chopps 	struct sbic_softc *dev;
   1097  1.1  chopps 	struct scsi_xfer *xs;
   1098  1.1  chopps {
   1099  1.3  chopps 	int i, dmaflags, count, tcount, target, len, wait;
   1100  1.3  chopps 	u_char phase, csr, asr, cmd, *addr, *tmpaddr;
   1101  1.1  chopps 	sbic_regmap_p regs;
   1102  1.1  chopps 	struct dma_chain *dcp;
   1103  1.3  chopps 	u_int deoff, dspa;
   1104  1.1  chopps 	char *dmaend;
   1105  1.1  chopps 
   1106  1.1  chopps 	target = xs->sc_link->target;
   1107  1.1  chopps 	count = xs->datalen;
   1108  1.1  chopps 	addr = xs->data;
   1109  1.1  chopps 
   1110  1.1  chopps 	regs = dev->sc_sbicp;
   1111  1.1  chopps 	dmaend = NULL;
   1112  1.1  chopps 
   1113  1.1  chopps 	/*
   1114  1.1  chopps 	 * set the sbic into DMA mode
   1115  1.1  chopps 	 */
   1116  1.1  chopps 	SET_SBIC_control(regs, SBIC_CTL_EDI | SBIC_CTL_IDI |
   1117  1.1  chopps 	    SBIC_MACHINE_DMA_MODE);
   1118  1.1  chopps 
   1119  1.1  chopps 	/*
   1120  1.1  chopps 	 * select the SCSI bus (it's an error if bus isn't free)
   1121  1.1  chopps 	 */
   1122  1.1  chopps 	if (sbicselectbus(dev, regs, target, dev->sc_scsiaddr)) {
   1123  1.1  chopps 		dev->sc_dmafree(dev);
   1124  1.1  chopps 		return(-1);
   1125  1.1  chopps 	}
   1126  1.1  chopps 
   1127  1.1  chopps 	/*
   1128  1.1  chopps 	 * Wait for a phase change (or error) then let the device
   1129  1.1  chopps 	 * sequence us through command phase (we may have to take
   1130  1.1  chopps 	 * a msg in/out before doing the command).  If the disk has
   1131  1.1  chopps 	 * to do a seek, it may be a long time until we get a change
   1132  1.1  chopps 	 * to data phase so, in the absense of an explicit phase
   1133  1.1  chopps 	 * change, we assume data phase will be coming up and tell
   1134  1.1  chopps 	 * the SPC to start a transfer whenever it does.  We'll get
   1135  1.1  chopps 	 * a service required interrupt later if this assumption is
   1136  1.1  chopps 	 * wrong.  Otherwise we'll get a service required int when
   1137  1.1  chopps 	 * the transfer changes to status phase.
   1138  1.1  chopps 	 */
   1139  1.1  chopps 	phase = CMD_PHASE;
   1140  1.1  chopps 
   1141  1.1  chopps new_phase:
   1142  1.1  chopps 	wait = sbic_cmd_wait;
   1143  1.1  chopps 	switch (phase) {
   1144  1.1  chopps 	case CMD_PHASE:
   1145  1.1  chopps 		if (sbicxfstart(regs, xs->cmdlen, phase, wait))
   1146  1.1  chopps 			if (sbicxfout(regs, xs->cmdlen, xs->cmd, phase))
   1147  1.1  chopps 				goto abort;
   1148  1.1  chopps 		break;
   1149  1.1  chopps 	case MESG_IN_PHASE:
   1150  1.1  chopps 		if (sbicxfstart(regs, sizeof(dev->sc_msg), phase, wait) == 0)
   1151  1.1  chopps 			break;
   1152  1.1  chopps 
   1153  1.1  chopps 		sbicxfin(regs, sizeof(dev->sc_msg), dev->sc_msg);
   1154  1.1  chopps 		/*
   1155  1.1  chopps 		 * prepare to reject any mesgin,
   1156  1.1  chopps 		 * no matter what it might be..
   1157  1.1  chopps 		 */
   1158  1.1  chopps 		SET_SBIC_cmd(regs, SBIC_CMD_SET_ATN);
   1159  1.1  chopps 		WAIT_CIP(regs);
   1160  1.1  chopps 		SET_SBIC_cmd(regs, SBIC_CMD_CLR_ACK);
   1161  1.1  chopps 		phase = MESG_OUT_PHASE;
   1162  1.1  chopps 		break;
   1163  1.1  chopps 	case MESG_OUT_PHASE:
   1164  1.1  chopps 		SEND_BYTE(regs, MSG_REJECT);
   1165  1.1  chopps 		phase = STATUS_PHASE;
   1166  1.1  chopps 		break;
   1167  1.1  chopps 	case DATA_IN_PHASE:
   1168  1.1  chopps 	case DATA_OUT_PHASE:
   1169  1.1  chopps 		goto out;
   1170  1.1  chopps 	/*
   1171  1.1  chopps 	 * status phase can happen, if the issued read/write command
   1172  1.1  chopps 	 * is illegal (for example, reading after EOT on tape) and the
   1173  1.1  chopps 	 * device doesn't even go to data in/out phase. So handle this
   1174  1.1  chopps 	 * here normally, instead of going thru abort-handling.
   1175  1.1  chopps 	 */
   1176  1.1  chopps 	case STATUS_PHASE:
   1177  1.1  chopps 		dev->sc_dmafree(dev);
   1178  1.1  chopps 		sbicxfdone(dev, regs, target);
   1179  1.1  chopps 		dev->sc_flags &= ~(SBICF_INDMA | SBICF_BBUF);
   1180  1.1  chopps 		sbic_scsidone(dev, dev->sc_stat[0]);
   1181  1.1  chopps 		return(0);
   1182  1.1  chopps 	default:
   1183  1.1  chopps 		printf("%s: unexpected phase %d in go from %d\n", phase,
   1184  1.1  chopps 		    dev->sc_dev.dv_xname, target);
   1185  1.1  chopps 		goto abort;
   1186  1.1  chopps 	}
   1187  1.1  chopps 
   1188  1.1  chopps 	/*
   1189  1.1  chopps 	 * make sure the last command was taken,
   1190  1.1  chopps 	 * ie. we're not hunting after an ignored command..
   1191  1.1  chopps 	 */
   1192  1.1  chopps 	GET_SBIC_asr(regs, asr);
   1193  1.1  chopps 	if (asr & SBIC_ASR_LCI)
   1194  1.1  chopps 		goto abort;
   1195  1.1  chopps 
   1196  1.1  chopps 	/*
   1197  1.1  chopps 	 * tapes may take a loooong time..
   1198  1.1  chopps 	 */
   1199  1.1  chopps 	while (asr & SBIC_ASR_BSY) {
   1200  1.1  chopps 		DELAY(1);
   1201  1.1  chopps 		GET_SBIC_asr(regs, asr);
   1202  1.1  chopps 	}
   1203  1.1  chopps 
   1204  1.1  chopps 	if (wait <= 0)
   1205  1.1  chopps 		goto abort;
   1206  1.1  chopps 
   1207  1.1  chopps 	/*
   1208  1.1  chopps 	 * wait for last command to complete
   1209  1.1  chopps 	 */
   1210  1.1  chopps 	SBIC_WAIT(regs, SBIC_ASR_INT, wait);
   1211  1.1  chopps 
   1212  1.1  chopps 	GET_SBIC_csr(regs, csr);
   1213  1.1  chopps 	QPRINTF((">CSR:%02x<", csr));
   1214  1.1  chopps 
   1215  1.1  chopps 	/*
   1216  1.1  chopps 	 * requesting some new phase
   1217  1.1  chopps 	 */
   1218  1.1  chopps 	if ((csr != 0xff) && (csr & 0xf0) && (csr & 0x08))
   1219  1.1  chopps 		phase = csr & PHASE;
   1220  1.1  chopps 	else {
   1221  1.1  chopps 		sbicerror(dev, regs, csr);
   1222  1.1  chopps 		goto abort;
   1223  1.1  chopps 	}
   1224  1.1  chopps 	/*
   1225  1.1  chopps 	 * start again with for new phase
   1226  1.1  chopps 	 */
   1227  1.1  chopps 	goto new_phase;
   1228  1.1  chopps out:
   1229  1.1  chopps 	dmaflags = 0;
   1230  1.1  chopps 	if (xs->flags & SCSI_DATA_IN)
   1231  1.1  chopps 		dmaflags |= DMAGO_READ;
   1232  1.1  chopps 
   1233  1.1  chopps 	if (count > MAXPHYS)
   1234  1.1  chopps 		printf("sbicgo: bp->b_bcount > MAXPHYS %08x\n", count);
   1235  1.1  chopps 
   1236  1.1  chopps 	if (dev->sc_flags & SBICF_BADDMA &&
   1237  1.1  chopps 	    sbiccheckdmap(addr, count, dev->sc_dmamask)) {
   1238  1.1  chopps 		/*
   1239  1.1  chopps 		 * need to bounce the dma.
   1240  1.1  chopps 		 */
   1241  1.1  chopps 		if (dmaflags & DMAGO_READ) {
   1242  1.1  chopps 			dev->sc_flags |= SBICF_BBUF;
   1243  1.1  chopps 			dev->sc_dmausrbuf = addr;
   1244  1.1  chopps 			dev->sc_dmausrlen = count;
   1245  1.1  chopps 		} else {	/* write: copy to dma buffer */
   1246  1.1  chopps 			bcopy (addr, dev->sc_dmabuffer, count);
   1247  1.1  chopps 		}
   1248  1.1  chopps 		addr = dev->sc_dmabuffer;	/* and use dma buffer */
   1249  1.1  chopps 	}
   1250  1.3  chopps 	tmpaddr = addr;
   1251  1.3  chopps 	len = count;
   1252  1.1  chopps #ifdef DEBUG
   1253  1.1  chopps 	if (sbic_dma_debug & DDB_FOLLOW)
   1254  1.1  chopps 		printf("sbicgo(%d, %x, %x, %x)\n", dev->sc_dev.dv_unit,
   1255  1.1  chopps 		    addr, count, dmaflags);
   1256  1.1  chopps #endif
   1257  1.1  chopps 	/*
   1258  1.1  chopps 	 * Build the DMA chain
   1259  1.1  chopps 	 */
   1260  1.1  chopps 	for (dcp = dev->sc_chain; count > 0; dcp++) {
   1261  1.1  chopps 		dcp->dc_addr = (char *) kvtop(addr);
   1262  1.1  chopps 		if (count < (tcount = NBPG - ((int)addr & PGOFSET)))
   1263  1.1  chopps 			tcount = count;
   1264  1.1  chopps 		addr += tcount;
   1265  1.1  chopps 		count -= tcount;
   1266  1.1  chopps 		dcp->dc_count = tcount >> 1;
   1267  1.1  chopps 
   1268  1.1  chopps 		/*
   1269  1.1  chopps 		 * check if contigous, if not mark new end
   1270  1.1  chopps 		 * else increment end and count on previous.
   1271  1.1  chopps 		 */
   1272  1.1  chopps 		if (dcp->dc_addr != dmaend)
   1273  1.1  chopps 			dmaend = dcp->dc_addr + tcount;
   1274  1.1  chopps 		else {
   1275  1.1  chopps 			dcp--;
   1276  1.1  chopps 			dmaend += tcount;
   1277  1.1  chopps 			dcp->dc_count += tcount >> 1;
   1278  1.1  chopps 		}
   1279  1.1  chopps 	}
   1280  1.1  chopps 
   1281  1.1  chopps 	dev->sc_cur = dev->sc_chain;
   1282  1.1  chopps 	dev->sc_last = --dcp;
   1283  1.1  chopps 	dev->sc_tcnt = dev->sc_cur->dc_count << 1;
   1284  1.1  chopps 
   1285  1.1  chopps #ifdef DEBUG
   1286  1.1  chopps 	if (sbic_dma_debug & DDB_IO) {
   1287  1.1  chopps 		for (dcp = dev->sc_chain; dcp <= dev->sc_last; dcp++)
   1288  1.1  chopps 			printf("  %d: %d@%x\n", dcp-dev->sc_chain,
   1289  1.1  chopps 			    dcp->dc_count, dcp->dc_addr);
   1290  1.1  chopps 	}
   1291  1.1  chopps #endif
   1292  1.1  chopps 
   1293  1.1  chopps 	/*
   1294  1.1  chopps 	 * push the data cash
   1295  1.1  chopps 	 */
   1296  1.3  chopps #if 0
   1297  1.1  chopps 	DCIS();
   1298  1.4  chopps #elif defined(M68040)
   1299  1.3  chopps 	dma_cachectl(tmpaddr, len);
   1300  1.3  chopps 
   1301  1.3  chopps 	dspa = (u_int)dev->sc_chain[0].dc_addr;
   1302  1.3  chopps 	deoff = (u_int)dev->sc_last->dc_addr + (dev->sc_last->dc_count >> 1);
   1303  1.3  chopps 	if ((dspa & 0xF) || (deoff & 0xF))
   1304  1.3  chopps 		dev->sc_flags |= SBICF_DCFLUSH;
   1305  1.3  chopps #endif
   1306  1.1  chopps 
   1307  1.1  chopps 	/*
   1308  1.1  chopps 	 * dmago() also enables interrupts for the sbic
   1309  1.1  chopps 	 */
   1310  1.1  chopps 	i = dev->sc_dmago(dev, addr, xs->datalen, dmaflags);
   1311  1.1  chopps 
   1312  1.1  chopps 	SBIC_TC_PUT(regs, (unsigned)i);
   1313  1.1  chopps 	SET_SBIC_cmd(regs, SBIC_CMD_XFER_INFO);
   1314  1.1  chopps 
   1315  1.1  chopps 	return(0);
   1316  1.1  chopps 
   1317  1.1  chopps abort:
   1318  1.1  chopps 	sbicabort(dev, regs, "go");
   1319  1.1  chopps 	dev->sc_dmafree(dev);
   1320  1.1  chopps 	return(-1);
   1321  1.1  chopps }
   1322  1.1  chopps 
   1323  1.1  chopps 
   1324  1.1  chopps int
   1325  1.1  chopps sbicintr(dev)
   1326  1.1  chopps 	struct sbic_softc *dev;
   1327  1.1  chopps {
   1328  1.1  chopps 	sbic_regmap_p regs;
   1329  1.3  chopps 	struct dma_chain *df, *dl;
   1330  1.1  chopps 	u_char asr, csr;
   1331  1.1  chopps 	int i;
   1332  1.1  chopps 
   1333  1.1  chopps 	regs = dev->sc_sbicp;
   1334  1.1  chopps 
   1335  1.1  chopps 	/*
   1336  1.1  chopps 	 * pending interrupt?
   1337  1.1  chopps 	 */
   1338  1.1  chopps 	GET_SBIC_asr (regs, asr);
   1339  1.1  chopps 	if ((asr & SBIC_ASR_INT) == 0)
   1340  1.1  chopps 		return(0);
   1341  1.1  chopps 
   1342  1.1  chopps 	GET_SBIC_csr(regs, csr);
   1343  1.1  chopps 	QPRINTF(("[0x%x]", csr));
   1344  1.1  chopps 
   1345  1.1  chopps 	if (csr == (SBIC_CSR_XFERRED|STATUS_PHASE)
   1346  1.1  chopps 	    || csr == (SBIC_CSR_MIS|STATUS_PHASE)
   1347  1.1  chopps 	    || csr == (SBIC_CSR_MIS_1|STATUS_PHASE)
   1348  1.1  chopps 	    || csr == (SBIC_CSR_MIS_2|STATUS_PHASE)) {
   1349  1.1  chopps 		/*
   1350  1.1  chopps 		 * this should be the normal i/o completion case.
   1351  1.1  chopps 		 * get the status & cmd complete msg then let the
   1352  1.1  chopps 		 * device driver look at what happened.
   1353  1.1  chopps 		 */
   1354  1.1  chopps 		sbicxfdone(dev, regs, dev->sc_xs->sc_link->target);
   1355  1.1  chopps 		if (dev->sc_flags & SBICF_BBUF)
   1356  1.1  chopps 			bcopy(dev->sc_dmabuffer, dev->sc_dmausrbuf,
   1357  1.1  chopps 			    dev->sc_dmausrlen);
   1358  1.3  chopps 		/*
   1359  1.3  chopps 		 * check for overlapping cache line, flush if so
   1360  1.3  chopps 		 */
   1361  1.4  chopps #ifdef M68040
   1362  1.3  chopps 		if (dev->sc_flags & SBICF_DCFLUSH) {
   1363  1.3  chopps 			df = dev->sc_chain;
   1364  1.3  chopps 			dl = dev->sc_last;
   1365  1.3  chopps 			DCFL(df->dc_addr);
   1366  1.3  chopps 			DCFL(dl->dc_addr + (dl->dc_count >> 1));
   1367  1.3  chopps 		}
   1368  1.4  chopps #endif
   1369  1.3  chopps 		dev->sc_flags &= ~(SBICF_INDMA | SBICF_BBUF | SBICF_DCFLUSH);
   1370  1.1  chopps 		dev->sc_dmafree(dev);
   1371  1.1  chopps 		sbic_scsidone(dev, dev->sc_stat[0]);
   1372  1.1  chopps 	} else if (csr == (SBIC_CSR_XFERRED|DATA_OUT_PHASE)
   1373  1.1  chopps 	    || csr == (SBIC_CSR_XFERRED|DATA_IN_PHASE)
   1374  1.1  chopps 	    || csr == (SBIC_CSR_MIS|DATA_OUT_PHASE)
   1375  1.1  chopps 	    || csr == (SBIC_CSR_MIS|DATA_IN_PHASE)
   1376  1.1  chopps 	    || csr == (SBIC_CSR_MIS_1|DATA_OUT_PHASE)
   1377  1.1  chopps 	    || csr == (SBIC_CSR_MIS_1|DATA_IN_PHASE)
   1378  1.1  chopps 	    || csr == (SBIC_CSR_MIS_2|DATA_OUT_PHASE)
   1379  1.1  chopps 	    || csr == (SBIC_CSR_MIS_2|DATA_IN_PHASE)) {
   1380  1.1  chopps 		/*
   1381  1.1  chopps 		 * do scatter-gather dma
   1382  1.1  chopps 		 * hacking the controller chip, ouch..
   1383  1.1  chopps 		 */
   1384  1.1  chopps 		/*
   1385  1.1  chopps 		 * set next dma addr and dec count
   1386  1.1  chopps 		 */
   1387  1.1  chopps 		dev->sc_cur->dc_addr += dev->sc_tcnt;
   1388  1.1  chopps 		dev->sc_cur->dc_count -= (dev->sc_tcnt >> 1);
   1389  1.1  chopps 
   1390  1.1  chopps 		if (dev->sc_cur->dc_count == 0)
   1391  1.1  chopps 			++dev->sc_cur;		/* advance to next segment */
   1392  1.1  chopps 
   1393  1.1  chopps 		i = dev->sc_dmanext(dev);
   1394  1.1  chopps 		SBIC_TC_PUT(regs, (unsigned)i);
   1395  1.1  chopps 		SET_SBIC_cmd(regs, SBIC_CMD_XFER_INFO);
   1396  1.1  chopps 	} else {
   1397  1.1  chopps 		/*
   1398  1.1  chopps 		 * Something unexpected happened -- deal with it.
   1399  1.1  chopps 		 */
   1400  1.1  chopps 		dev->sc_dmastop(dev);
   1401  1.1  chopps 		sbicerror(dev, regs, csr);
   1402  1.1  chopps 		sbicabort(dev, regs, "intr");
   1403  1.1  chopps 		if (dev->sc_flags & SBICF_INDMA) {
   1404  1.3  chopps 			/*
   1405  1.3  chopps 			 * check for overlapping cache line, flush if so
   1406  1.3  chopps 			 */
   1407  1.4  chopps #ifdef M68040
   1408  1.3  chopps 			if (dev->sc_flags & SBICF_DCFLUSH) {
   1409  1.3  chopps 				df = dev->sc_chain;
   1410  1.3  chopps 				dl = dev->sc_last;
   1411  1.3  chopps 				DCFL(df->dc_addr);
   1412  1.3  chopps 				DCFL(dl->dc_addr + (dl->dc_count >> 1));
   1413  1.3  chopps 			}
   1414  1.4  chopps #endif
   1415  1.3  chopps 			dev->sc_flags &=
   1416  1.3  chopps 			    ~(SBICF_INDMA | SBICF_BBUF | SBICF_DCFLUSH);
   1417  1.1  chopps 			dev->sc_dmafree(dev);
   1418  1.1  chopps 			sbic_scsidone(dev, -1);
   1419  1.1  chopps 		}
   1420  1.1  chopps 	}
   1421  1.1  chopps 	return(1);
   1422  1.1  chopps }
   1423  1.1  chopps 
   1424  1.1  chopps /*
   1425  1.1  chopps  * Check if DMA can not be used with specified buffer
   1426  1.1  chopps  */
   1427  1.1  chopps 
   1428  1.1  chopps int
   1429  1.1  chopps sbiccheckdmap(bp, len, mask)
   1430  1.1  chopps 	void *bp;
   1431  1.1  chopps 	u_long len, mask;
   1432  1.1  chopps {
   1433  1.1  chopps 	u_char *buffer;
   1434  1.1  chopps 	u_long phy_buf;
   1435  1.1  chopps 	u_long phy_len;
   1436  1.1  chopps 
   1437  1.1  chopps 	buffer = bp;
   1438  1.1  chopps 
   1439  1.1  chopps 	if (len == 0)
   1440  1.1  chopps 		return(0);
   1441  1.1  chopps 
   1442  1.1  chopps 	while (len) {
   1443  1.1  chopps 		phy_buf = kvtop(buffer);
   1444  1.1  chopps 		if (len < (phy_len = NBPG - ((int) buffer & PGOFSET)))
   1445  1.1  chopps 			phy_len = len;
   1446  1.1  chopps 		if (phy_buf & mask)
   1447  1.1  chopps 			return(1);
   1448  1.1  chopps 		buffer += phy_len;
   1449  1.1  chopps 		len -= phy_len;
   1450  1.1  chopps 	}
   1451  1.1  chopps 	return(0);
   1452  1.1  chopps }
   1453  1.1  chopps 
   1454  1.1  chopps int
   1455  1.1  chopps sbictoscsiperiod(dev, regs, a)
   1456  1.1  chopps 	struct sbic_softc *dev;
   1457  1.1  chopps 	sbic_regmap_p regs;
   1458  1.1  chopps 	int a;
   1459  1.1  chopps {
   1460  1.1  chopps 	unsigned int fs;
   1461  1.1  chopps 
   1462  1.1  chopps 	/*
   1463  1.1  chopps 	 * cycle = DIV / (2*CLK)
   1464  1.1  chopps 	 * DIV = FS+2
   1465  1.1  chopps 	 * best we can do is 200ns at 20Mhz, 2 cycles
   1466  1.1  chopps 	 */
   1467  1.1  chopps 
   1468  1.1  chopps 	GET_SBIC_myid(regs,fs);
   1469  1.1  chopps 	fs = (fs >>6) + 2;		/* DIV */
   1470  1.1  chopps 	fs = (fs * 10000) / (dev->sc_clkfreq<<1);	/* Cycle, in ns */
   1471  1.1  chopps 	if (a < 2) a = 8;		/* map to Cycles */
   1472  1.1  chopps 	return ((fs*a)>>2);		/* in 4 ns units */
   1473  1.1  chopps }
   1474  1.1  chopps 
   1475  1.1  chopps int
   1476  1.1  chopps sbicfromscsiperiod(dev, regs, p)
   1477  1.1  chopps 	struct sbic_softc *dev;
   1478  1.1  chopps 	sbic_regmap_p regs;
   1479  1.1  chopps 	int p;
   1480  1.1  chopps {
   1481  1.1  chopps 	register unsigned int fs, ret;
   1482  1.1  chopps 
   1483  1.1  chopps 	/* Just the inverse of the above */
   1484  1.1  chopps 
   1485  1.1  chopps 	GET_SBIC_myid(regs,fs);
   1486  1.1  chopps 	fs = (fs >>6) + 2;		/* DIV */
   1487  1.1  chopps 	fs = (fs * 10000) / (dev->sc_clkfreq<<1);   /* Cycle, in ns */
   1488  1.1  chopps 
   1489  1.1  chopps 	ret = p << 2;			/* in ns units */
   1490  1.1  chopps 	ret = ret / fs;			/* in Cycles */
   1491  1.1  chopps 	if (ret < sbic_min_period)
   1492  1.1  chopps 		return(sbic_min_period);
   1493  1.1  chopps 
   1494  1.1  chopps 	/* verify rounding */
   1495  1.1  chopps 	if (sbictoscsiperiod(dev, regs, ret) < p)
   1496  1.1  chopps 		ret++;
   1497  1.1  chopps 	return (ret >= 8) ? 0 : ret;
   1498  1.1  chopps }
   1499  1.1  chopps 
   1500