Home | History | Annotate | Line # | Download | only in dev
sbic.c revision 1.45
      1  1.45   aymeric /*	$NetBSD: sbic.c,v 1.45 2002/01/26 13:40:59 aymeric Exp $ */
      2   1.6       cgd 
      3   1.1    chopps /*
      4   1.1    chopps  * Copyright (c) 1994 Christian E. Hopps
      5   1.1    chopps  * Copyright (c) 1990 The Regents of the University of California.
      6   1.1    chopps  * All rights reserved.
      7   1.1    chopps  *
      8   1.1    chopps  * This code is derived from software contributed to Berkeley by
      9   1.1    chopps  * Van Jacobson of Lawrence Berkeley Laboratory.
     10   1.1    chopps  *
     11   1.1    chopps  * Redistribution and use in source and binary forms, with or without
     12   1.1    chopps  * modification, are permitted provided that the following conditions
     13   1.1    chopps  * are met:
     14   1.1    chopps  * 1. Redistributions of source code must retain the above copyright
     15   1.1    chopps  *    notice, this list of conditions and the following disclaimer.
     16   1.1    chopps  * 2. Redistributions in binary form must reproduce the above copyright
     17   1.1    chopps  *    notice, this list of conditions and the following disclaimer in the
     18   1.1    chopps  *    documentation and/or other materials provided with the distribution.
     19   1.1    chopps  * 3. All advertising materials mentioning features or use of this software
     20   1.1    chopps  *    must display the following acknowledgement:
     21   1.1    chopps  *	This product includes software developed by the University of
     22   1.1    chopps  *	California, Berkeley and its contributors.
     23   1.1    chopps  * 4. Neither the name of the University nor the names of its contributors
     24   1.1    chopps  *    may be used to endorse or promote products derived from this software
     25   1.1    chopps  *    without specific prior written permission.
     26   1.1    chopps  *
     27   1.1    chopps  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     28   1.1    chopps  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     29   1.1    chopps  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     30   1.1    chopps  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     31   1.1    chopps  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     32   1.1    chopps  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     33   1.1    chopps  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     34   1.1    chopps  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     35   1.1    chopps  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     36   1.1    chopps  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     37   1.1    chopps  * SUCH DAMAGE.
     38   1.1    chopps  *
     39   1.1    chopps  *	@(#)scsi.c	7.5 (Berkeley) 5/4/91
     40   1.1    chopps  */
     41   1.1    chopps 
     42   1.1    chopps /*
     43   1.1    chopps  * AMIGA AMD 33C93 scsi adaptor driver
     44   1.1    chopps  */
     45  1.32  jonathan 
     46  1.32  jonathan #include "opt_ddb.h"
     47   1.1    chopps 
     48   1.1    chopps #include <sys/param.h>
     49   1.1    chopps #include <sys/systm.h>
     50   1.1    chopps #include <sys/device.h>
     51  1.14    chopps #include <sys/kernel.h> /* For hz */
     52  1.10    chopps #include <sys/disklabel.h>
     53  1.10    chopps #include <sys/dkstat.h>
     54   1.1    chopps #include <sys/buf.h>
     55  1.29    bouyer #include <dev/scsipi/scsi_all.h>
     56  1.29    bouyer #include <dev/scsipi/scsipi_all.h>
     57  1.29    bouyer #include <dev/scsipi/scsiconf.h>
     58  1.40       mrg #include <uvm/uvm_extern.h>
     59   1.1    chopps #include <machine/cpu.h>
     60   1.1    chopps #include <amiga/amiga/device.h>
     61   1.1    chopps #include <amiga/amiga/custom.h>
     62  1.10    chopps #include <amiga/amiga/isr.h>
     63   1.1    chopps #include <amiga/dev/dmavar.h>
     64   1.1    chopps #include <amiga/dev/sbicreg.h>
     65   1.1    chopps #include <amiga/dev/sbicvar.h>
     66   1.1    chopps 
     67  1.14    chopps /* These are for bounce buffers */
     68  1.14    chopps #include <amiga/amiga/cc.h>
     69  1.14    chopps #include <amiga/dev/zbusvar.h>
     70  1.14    chopps 
     71  1.14    chopps /* Since I can't find this in any other header files */
     72  1.14    chopps #define SCSI_PHASE(reg)	(reg&0x07)
     73  1.14    chopps 
     74   1.1    chopps /*
     75   1.1    chopps  * SCSI delays
     76   1.1    chopps  * In u-seconds, primarily for state changes on the SPC.
     77   1.1    chopps  */
     78   1.1    chopps #define	SBIC_CMD_WAIT	50000	/* wait per step of 'immediate' cmds */
     79   1.1    chopps #define	SBIC_DATA_WAIT	50000	/* wait per data in/out step */
     80   1.1    chopps #define	SBIC_INIT_WAIT	50000	/* wait per step (both) during init */
     81   1.1    chopps 
     82   1.1    chopps #define SBIC_WAIT(regs, until, timeo) sbicwait(regs, until, timeo, __LINE__)
     83   1.1    chopps 
     84  1.45   aymeric int  sbicicmd(struct sbic_softc *, int, int, void *, int, void *, int);
     85  1.45   aymeric int  sbicgo(struct sbic_softc *, struct scsipi_xfer *);
     86  1.45   aymeric int  sbicdmaok(struct sbic_softc *, struct scsipi_xfer *);
     87  1.45   aymeric int  sbicwait(sbic_regmap_t, char, int , int);
     88  1.45   aymeric int  sbiccheckdmap(void *, u_long, u_long);
     89  1.45   aymeric int  sbicselectbus(struct sbic_softc *, sbic_regmap_t, u_char, u_char, u_char);
     90  1.45   aymeric int  sbicxfstart(sbic_regmap_t, int, u_char, int);
     91  1.45   aymeric int  sbicxfout(sbic_regmap_t regs, int, void *, int);
     92  1.45   aymeric int  sbicfromscsiperiod(struct sbic_softc *, sbic_regmap_t, int);
     93  1.45   aymeric int  sbictoscsiperiod(struct sbic_softc *, sbic_regmap_t, int);
     94  1.45   aymeric int  sbicpoll(struct sbic_softc *);
     95  1.45   aymeric int  sbicnextstate(struct sbic_softc *, u_char, u_char);
     96  1.45   aymeric int  sbicmsgin(struct sbic_softc *);
     97  1.45   aymeric int  sbicxfin(sbic_regmap_t regs, int, void *);
     98  1.45   aymeric int  sbicabort(struct sbic_softc *, sbic_regmap_t, char *);
     99  1.45   aymeric void sbicxfdone(struct sbic_softc *, sbic_regmap_t, int);
    100  1.45   aymeric void sbicerror(struct sbic_softc *, sbic_regmap_t, u_char);
    101  1.45   aymeric void sbicstart(struct sbic_softc *);
    102  1.45   aymeric void sbicreset(struct sbic_softc *);
    103  1.45   aymeric void sbic_scsidone(struct sbic_acb *, int);
    104  1.45   aymeric void sbic_sched(struct sbic_softc *);
    105  1.45   aymeric void sbic_save_ptrs(struct sbic_softc *, sbic_regmap_t,int,int);
    106  1.45   aymeric void sbic_load_ptrs(struct sbic_softc *, sbic_regmap_t,int,int);
    107  1.23     veego #ifdef DEBUG
    108  1.45   aymeric void sbicdumpstate(void);
    109  1.45   aymeric void sbic_dump_acb(struct sbic_acb *);
    110  1.23     veego #endif
    111   1.1    chopps 
    112   1.1    chopps /*
    113   1.1    chopps  * Synch xfer parameters, and timing conversions
    114   1.1    chopps  */
    115   1.1    chopps int sbic_min_period = SBIC_SYN_MIN_PERIOD;  /* in cycles = f(ICLK,FSn) */
    116   1.1    chopps int sbic_max_offset = SBIC_SYN_MAX_OFFSET;  /* pure number */
    117   1.1    chopps 
    118   1.1    chopps int sbic_cmd_wait = SBIC_CMD_WAIT;
    119   1.1    chopps int sbic_data_wait = SBIC_DATA_WAIT;
    120   1.1    chopps int sbic_init_wait = SBIC_INIT_WAIT;
    121   1.1    chopps 
    122   1.1    chopps /*
    123   1.1    chopps  * was broken before.. now if you want this you get it for all drives
    124   1.1    chopps  * on sbic controllers.
    125   1.1    chopps  */
    126  1.20       jtc u_char sbic_inhibit_sync[8];
    127  1.14    chopps int sbic_enable_reselect = 1;
    128   1.1    chopps int sbic_clock_override = 0;
    129   1.1    chopps int sbic_no_dma = 0;
    130  1.14    chopps int sbic_parallel_operations = 1;
    131   1.1    chopps 
    132   1.1    chopps #ifdef DEBUG
    133  1.33        is sbic_regmap_t debug_sbic_regs;
    134  1.10    chopps int	sbicdma_ops = 0;	/* total DMA operations */
    135  1.10    chopps int	sbicdma_bounces = 0;	/* number operations using bounce buffer */
    136  1.10    chopps int	sbicdma_hits = 0;	/* number of DMA chains that were contiguous */
    137  1.10    chopps int	sbicdma_misses = 0;	/* number of DMA chains that were not contiguous */
    138  1.14    chopps int     sbicdma_saves = 0;
    139  1.28  christos #define QPRINTF(a) if (sbic_debug > 1) printf a
    140   1.1    chopps int	sbic_debug = 0;
    141   1.1    chopps int	sync_debug = 0;
    142   1.1    chopps int	sbic_dma_debug = 0;
    143  1.14    chopps int	reselect_debug = 0;
    144  1.14    chopps int	data_pointer_debug = 0;
    145  1.16    chopps u_char	debug_asr, debug_csr, routine;
    146  1.45   aymeric void sbictimeout(struct sbic_softc *dev);
    147  1.16    chopps 
    148  1.17    chopps #define CSR_TRACE_SIZE 32
    149  1.16    chopps #if CSR_TRACE_SIZE
    150  1.16    chopps #define CSR_TRACE(w,c,a,x) do { \
    151  1.16    chopps 	int s = splbio(); \
    152  1.16    chopps 	csr_trace[csr_traceptr].whr = (w); csr_trace[csr_traceptr].csr = (c); \
    153  1.16    chopps 	csr_trace[csr_traceptr].asr = (a); csr_trace[csr_traceptr].xtn = (x); \
    154  1.23     veego 	dma_cachectl((caddr_t)&csr_trace[csr_traceptr], sizeof(csr_trace[0])); \
    155  1.16    chopps 	csr_traceptr = (csr_traceptr + 1) & (CSR_TRACE_SIZE - 1); \
    156  1.23     veego /*	dma_cachectl((caddr_t)&csr_traceptr, sizeof(csr_traceptr));*/ \
    157  1.16    chopps 	splx(s); \
    158  1.16    chopps } while (0)
    159  1.16    chopps int csr_traceptr;
    160  1.16    chopps int csr_tracesize = CSR_TRACE_SIZE;
    161  1.16    chopps struct {
    162  1.16    chopps 	u_char whr;
    163  1.16    chopps 	u_char csr;
    164  1.16    chopps 	u_char asr;
    165  1.16    chopps 	u_char xtn;
    166  1.16    chopps } csr_trace[CSR_TRACE_SIZE];
    167  1.16    chopps #else
    168  1.23     veego #define CSR_TRACE(w,c,a,x)
    169  1.16    chopps #endif
    170  1.16    chopps 
    171  1.16    chopps #define SBIC_TRACE_SIZE 0
    172  1.16    chopps #if SBIC_TRACE_SIZE
    173  1.16    chopps #define SBIC_TRACE(dev) do { \
    174  1.16    chopps 	int s = splbio(); \
    175  1.16    chopps 	sbic_trace[sbic_traceptr].sp = &s; \
    176  1.16    chopps 	sbic_trace[sbic_traceptr].line = __LINE__; \
    177  1.16    chopps 	sbic_trace[sbic_traceptr].sr = s; \
    178  1.16    chopps 	sbic_trace[sbic_traceptr].csr = csr_traceptr; \
    179  1.16    chopps 	dma_cachectl(&sbic_trace[sbic_traceptr], sizeof(sbic_trace[0])); \
    180  1.16    chopps 	sbic_traceptr = (sbic_traceptr + 1) & (SBIC_TRACE_SIZE - 1); \
    181  1.16    chopps 	dma_cachectl(&sbic_traceptr, sizeof(sbic_traceptr)); \
    182  1.16    chopps 	if (dev) dma_cachectl(dev, sizeof(*dev)); \
    183  1.16    chopps 	splx(s); \
    184  1.16    chopps } while (0)
    185  1.16    chopps int sbic_traceptr;
    186  1.16    chopps int sbic_tracesize = SBIC_TRACE_SIZE;
    187  1.16    chopps struct {
    188  1.16    chopps 	void *sp;
    189  1.16    chopps 	u_short line;
    190  1.16    chopps 	u_short sr;
    191  1.16    chopps 	int csr;
    192  1.16    chopps } sbic_trace[SBIC_TRACE_SIZE];
    193  1.16    chopps #else
    194  1.23     veego #define SBIC_TRACE(dev)
    195  1.16    chopps #endif
    196  1.16    chopps 
    197  1.23     veego #else	/* DEBUG */
    198  1.23     veego #define QPRINTF(a)
    199  1.23     veego #define CSR_TRACE(w,c,a,x)
    200  1.23     veego #define SBIC_TRACE(dev)
    201  1.23     veego #endif	/* DEBUG */
    202   1.1    chopps 
    203   1.1    chopps /*
    204   1.1    chopps  * default minphys routine for sbic based controllers
    205   1.1    chopps  */
    206  1.13   mycroft void
    207  1.45   aymeric sbic_minphys(struct buf *bp)
    208   1.1    chopps {
    209  1.13   mycroft 
    210   1.1    chopps 	/*
    211  1.13   mycroft 	 * No max transfer at this level.
    212   1.1    chopps 	 */
    213  1.13   mycroft 	minphys(bp);
    214   1.1    chopps }
    215   1.1    chopps 
    216   1.1    chopps /*
    217  1.14    chopps  * Save DMA pointers.  Take into account partial transfer. Shut down DMA.
    218  1.14    chopps  */
    219  1.14    chopps void
    220  1.45   aymeric sbic_save_ptrs(struct sbic_softc *dev, sbic_regmap_t regs, int target, int lun)
    221  1.14    chopps {
    222  1.23     veego 	int count, asr, s;
    223  1.14    chopps 	struct sbic_acb* acb;
    224  1.14    chopps 
    225  1.16    chopps 	SBIC_TRACE(dev);
    226  1.14    chopps 	if( !dev->sc_cur ) return;
    227  1.14    chopps 	if( !(dev->sc_flags & SBICF_INDMA) ) return; /* DMA not active */
    228  1.14    chopps 
    229  1.14    chopps 	s = splbio();
    230  1.14    chopps 
    231  1.14    chopps 	acb = dev->sc_nexus;
    232  1.14    chopps 	count = -1;
    233  1.14    chopps 	do {
    234  1.14    chopps 		GET_SBIC_asr(regs, asr);
    235  1.14    chopps 		if( asr & SBIC_ASR_DBR ) {
    236  1.28  christos 			printf("sbic_save_ptrs: asr %02x canceled!\n", asr);
    237  1.14    chopps 			splx(s);
    238  1.16    chopps 			SBIC_TRACE(dev);
    239  1.14    chopps 			return;
    240  1.14    chopps 		}
    241  1.14    chopps 	} while( asr & (SBIC_ASR_BSY|SBIC_ASR_CIP) );
    242  1.14    chopps 
    243  1.14    chopps 	/* Save important state */
    244  1.14    chopps 	/* must be done before dmastop */
    245  1.14    chopps 	acb->sc_dmacmd = dev->sc_dmacmd;
    246  1.14    chopps 	SBIC_TC_GET(regs, count);
    247  1.14    chopps 
    248  1.14    chopps 	/* Shut down DMA ====CAREFUL==== */
    249  1.14    chopps 	dev->sc_dmastop(dev);
    250  1.14    chopps 	dev->sc_flags &= ~SBICF_INDMA;
    251  1.14    chopps 	SBIC_TC_PUT(regs, 0);
    252  1.14    chopps 
    253  1.14    chopps #ifdef DEBUG
    254  1.28  christos 	if(!count && sbic_debug) printf("%dcount0",target);
    255  1.14    chopps 	if(data_pointer_debug == -1)
    256  1.28  christos 		printf("SBIC saving target %d data pointers from (%p,%x)%xASR:%02x",
    257  1.14    chopps 		       target, dev->sc_cur->dc_addr, dev->sc_cur->dc_count,
    258  1.14    chopps 		       acb->sc_dmacmd, asr);
    259  1.14    chopps #endif
    260  1.14    chopps 
    261  1.14    chopps 	/* Fixup partial xfers */
    262  1.14    chopps 	acb->sc_kv.dc_addr += (dev->sc_tcnt - count);
    263  1.14    chopps 	acb->sc_kv.dc_count -= (dev->sc_tcnt - count);
    264  1.14    chopps 	acb->sc_pa.dc_addr += (dev->sc_tcnt - count);
    265  1.14    chopps 	acb->sc_pa.dc_count -= ((dev->sc_tcnt - count)>>1);
    266  1.14    chopps 
    267  1.14    chopps 	acb->sc_tcnt = dev->sc_tcnt = count;
    268  1.14    chopps #ifdef DEBUG
    269  1.14    chopps 	if(data_pointer_debug)
    270  1.28  christos 		printf(" at (%p,%x):%x\n",
    271  1.14    chopps 		       dev->sc_cur->dc_addr, dev->sc_cur->dc_count,count);
    272  1.14    chopps 	sbicdma_saves++;
    273  1.14    chopps #endif
    274  1.14    chopps 	splx(s);
    275  1.16    chopps 	SBIC_TRACE(dev);
    276  1.14    chopps }
    277  1.14    chopps 
    278  1.14    chopps 
    279  1.14    chopps /*
    280  1.14    chopps  * DOES NOT RESTART DMA!!!
    281  1.14    chopps  */
    282  1.45   aymeric void
    283  1.45   aymeric sbic_load_ptrs(struct sbic_softc *dev, sbic_regmap_t regs, int target, int lun)
    284  1.14    chopps {
    285  1.23     veego 	int s, count;
    286  1.14    chopps 	char* vaddr, * paddr;
    287  1.14    chopps 	struct sbic_acb *acb;
    288  1.14    chopps 
    289  1.16    chopps 	SBIC_TRACE(dev);
    290  1.14    chopps 	acb = dev->sc_nexus;
    291  1.16    chopps 	if( !acb->sc_kv.dc_count ) {
    292  1.14    chopps 		/* No data to xfer */
    293  1.16    chopps 		SBIC_TRACE(dev);
    294  1.14    chopps 		return;
    295  1.16    chopps 	}
    296  1.14    chopps 
    297  1.14    chopps 	s = splbio();
    298  1.14    chopps 
    299  1.14    chopps 	dev->sc_last = dev->sc_cur = &acb->sc_pa;
    300  1.14    chopps 	dev->sc_tcnt = acb->sc_tcnt;
    301  1.14    chopps 	dev->sc_dmacmd = acb->sc_dmacmd;
    302  1.14    chopps 
    303  1.14    chopps #ifdef DEBUG
    304  1.14    chopps 	sbicdma_ops++;
    305  1.14    chopps #endif
    306  1.14    chopps 	if( !dev->sc_tcnt ) {
    307  1.14    chopps 		/* sc_tcnt == 0 implies end of segment */
    308  1.14    chopps 
    309  1.14    chopps 		/* do kvm to pa mappings */
    310  1.14    chopps 		paddr = acb->sc_pa.dc_addr =
    311  1.14    chopps 			(char *) kvtop(acb->sc_kv.dc_addr);
    312  1.14    chopps 
    313  1.14    chopps 		vaddr = acb->sc_kv.dc_addr;
    314  1.14    chopps 		count = acb->sc_kv.dc_count;
    315  1.14    chopps 		for(count = (NBPG - ((int)vaddr & PGOFSET));
    316  1.14    chopps 		    count < acb->sc_kv.dc_count
    317  1.14    chopps 		    && (char*)kvtop(vaddr + count + 4) == paddr + count + 4;
    318  1.14    chopps 		    count += NBPG);
    319  1.14    chopps 		/* If it's all contiguous... */
    320  1.14    chopps 		if(count > acb->sc_kv.dc_count ) {
    321  1.14    chopps 			count = acb->sc_kv.dc_count;
    322  1.14    chopps #ifdef DEBUG
    323  1.14    chopps 			sbicdma_hits++;
    324  1.14    chopps #endif
    325  1.14    chopps 		} else {
    326  1.14    chopps #ifdef DEBUG
    327  1.14    chopps 			sbicdma_misses++;
    328  1.14    chopps #endif
    329  1.14    chopps 		}
    330  1.14    chopps 		acb->sc_tcnt = count;
    331  1.14    chopps 		acb->sc_pa.dc_count = count >> 1;
    332  1.14    chopps 
    333  1.14    chopps #ifdef DEBUG
    334  1.14    chopps 		if(data_pointer_debug)
    335  1.28  christos 			printf("DMA recalc:kv(%p,%x)pa(%p,%lx)\n",
    336  1.14    chopps 			       acb->sc_kv.dc_addr,
    337  1.14    chopps 			       acb->sc_kv.dc_count,
    338  1.14    chopps 			       acb->sc_pa.dc_addr,
    339  1.14    chopps 			       acb->sc_tcnt);
    340  1.14    chopps #endif
    341  1.14    chopps 	}
    342  1.14    chopps 	splx(s);
    343  1.14    chopps #ifdef DEBUG
    344  1.14    chopps 	if(data_pointer_debug)
    345  1.28  christos 		printf("SBIC restoring target %d data pointers at (%p,%x)%x\n",
    346  1.14    chopps 		       target, dev->sc_cur->dc_addr, dev->sc_cur->dc_count,
    347  1.14    chopps 		       dev->sc_dmacmd);
    348  1.14    chopps #endif
    349  1.16    chopps 	SBIC_TRACE(dev);
    350  1.14    chopps }
    351  1.14    chopps 
    352  1.14    chopps /*
    353   1.1    chopps  * used by specific sbic controller
    354   1.1    chopps  *
    355   1.1    chopps  * it appears that the higher level code does nothing with LUN's
    356   1.1    chopps  * so I will too.  I could plug it in, however so could they
    357  1.29    bouyer  * in scsi_scsipi_cmd().
    358   1.1    chopps  */
    359  1.43    bouyer void
    360  1.45   aymeric sbic_scsipi_request(struct scsipi_channel *chan, scsipi_adapter_req_t req,
    361  1.45   aymeric                     void *arg)
    362  1.43    bouyer {
    363  1.29    bouyer 	struct scsipi_xfer *xs;
    364  1.43    bouyer 	struct scsipi_periph *periph;
    365  1.14    chopps 	struct sbic_acb *acb;
    366  1.43    bouyer 	struct sbic_softc *dev = (void *)chan->chan_adapter->adapt_dev;
    367  1.14    chopps 	int flags, s, stat;
    368   1.1    chopps 
    369  1.43    bouyer 	switch (req) {
    370  1.43    bouyer 	case ADAPTER_REQ_RUN_XFER:
    371  1.43    bouyer 		xs = arg;
    372  1.43    bouyer 		periph = xs->xs_periph;
    373   1.1    chopps 
    374  1.43    bouyer 		SBIC_TRACE(dev);
    375  1.43    bouyer 		flags = xs->xs_control;
    376  1.13   mycroft 
    377  1.43    bouyer 		if (flags & XS_CTL_DATA_UIO)
    378  1.43    bouyer 			panic("sbic: scsi data uio requested");
    379   1.1    chopps 
    380  1.43    bouyer 		if (dev->sc_nexus && flags & XS_CTL_POLL)
    381  1.43    bouyer 			panic("sbic_scsipi_request: busy");
    382  1.14    chopps 
    383  1.43    bouyer 		s = splbio();
    384  1.43    bouyer 		acb = dev->free_list.tqh_first;
    385  1.43    bouyer 		if (acb)
    386  1.43    bouyer 			TAILQ_REMOVE(&dev->free_list, acb, chain);
    387  1.43    bouyer 		splx(s);
    388  1.14    chopps 
    389  1.43    bouyer #ifdef DIAGNOSTIC
    390  1.43    bouyer 		if (acb == NULL) {
    391  1.43    bouyer 			scsipi_printaddr(periph);
    392  1.43    bouyer 			printf("unable to allocate acb\n");
    393  1.43    bouyer 			panic("sbic_scsipi_request");
    394  1.43    bouyer 		}
    395  1.43    bouyer #endif
    396  1.43    bouyer 		acb->flags = ACB_ACTIVE;
    397  1.43    bouyer 		if (flags & XS_CTL_DATA_IN)
    398  1.43    bouyer 			acb->flags |= ACB_DATAIN;
    399  1.43    bouyer 		acb->xs = xs;
    400  1.43    bouyer 		bcopy(xs->cmd, &acb->cmd, xs->cmdlen);
    401  1.43    bouyer 		acb->clen = xs->cmdlen;
    402  1.43    bouyer 		acb->sc_kv.dc_addr = xs->data;
    403  1.43    bouyer 		acb->sc_kv.dc_count = xs->datalen;
    404  1.43    bouyer 		acb->pa_addr = xs->data ? (char *)kvtop(xs->data) : 0;	/* XXXX check */
    405  1.14    chopps 
    406  1.43    bouyer 		if (flags & XS_CTL_POLL) {
    407  1.43    bouyer 			s = splbio();
    408  1.43    bouyer 			/*
    409  1.43    bouyer 			 * This has major side effects - it locks up the machine
    410  1.43    bouyer 			 */
    411  1.14    chopps 
    412  1.43    bouyer 			dev->sc_flags |= SBICF_ICMD;
    413  1.43    bouyer 			do {
    414  1.43    bouyer 				while(dev->sc_nexus)
    415  1.43    bouyer 					sbicpoll(dev);
    416  1.43    bouyer 				dev->sc_nexus = acb;
    417  1.43    bouyer 				dev->sc_stat[0] = -1;
    418  1.43    bouyer 				dev->sc_xs = xs;
    419  1.43    bouyer 				dev->target = periph->periph_target;
    420  1.43    bouyer 				dev->lun = periph->periph_lun;
    421  1.43    bouyer 				stat = sbicicmd(dev, dev->target, dev->lun,
    422  1.14    chopps 					&acb->cmd, acb->clen,
    423  1.14    chopps 					acb->sc_kv.dc_addr, acb->sc_kv.dc_count);
    424  1.43    bouyer 			} while (dev->sc_nexus != acb);
    425  1.43    bouyer 			sbic_scsidone(acb, stat);
    426  1.14    chopps 
    427  1.43    bouyer 			splx(s);
    428  1.43    bouyer 			SBIC_TRACE(dev);
    429  1.43    bouyer 			return;
    430  1.43    bouyer 		}
    431  1.43    bouyer 
    432  1.43    bouyer 		s = splbio();
    433  1.43    bouyer 		TAILQ_INSERT_TAIL(&dev->ready_list, acb, chain);
    434   1.1    chopps 
    435  1.43    bouyer 		if (dev->sc_nexus) {
    436  1.43    bouyer 			splx(s);
    437  1.43    bouyer 			SBIC_TRACE(dev);
    438  1.43    bouyer 			return;
    439  1.43    bouyer 		}
    440  1.14    chopps 
    441  1.43    bouyer 		/*
    442  1.43    bouyer 		 * nothing is active, try to start it now.
    443  1.43    bouyer 		 */
    444  1.43    bouyer 		sbic_sched(dev);
    445   1.1    chopps 		splx(s);
    446  1.43    bouyer 
    447  1.16    chopps 		SBIC_TRACE(dev);
    448  1.35   thorpej /* TODO:  add sbic_poll to do XS_CTL_POLL operations */
    449  1.14    chopps #if 0
    450  1.43    bouyer 		if (flags & XS_CTL_POLL)
    451  1.43    bouyer 			return(COMPLETE);
    452  1.14    chopps #endif
    453  1.43    bouyer 		return;
    454  1.43    bouyer 
    455  1.43    bouyer 	case ADAPTER_REQ_GROW_RESOURCES:
    456  1.43    bouyer 		return;
    457  1.43    bouyer 
    458  1.43    bouyer 	case ADAPTER_REQ_SET_XFER_MODE:
    459  1.43    bouyer 		return;
    460  1.43    bouyer 	}
    461   1.1    chopps }
    462   1.1    chopps 
    463   1.1    chopps /*
    464  1.14    chopps  * attempt to start the next available command
    465   1.1    chopps  */
    466   1.1    chopps void
    467  1.45   aymeric sbic_sched(struct sbic_softc *dev)
    468   1.1    chopps {
    469  1.29    bouyer 	struct scsipi_xfer *xs;
    470  1.43    bouyer 	struct scsipi_periph *periph;
    471  1.14    chopps 	struct sbic_acb *acb;
    472  1.14    chopps 	int flags, /*phase,*/ stat, i;
    473  1.14    chopps 
    474  1.16    chopps 	SBIC_TRACE(dev);
    475  1.14    chopps 	if (dev->sc_nexus)
    476  1.14    chopps 		return;			/* a command is current active */
    477  1.14    chopps 
    478  1.16    chopps 	SBIC_TRACE(dev);
    479  1.14    chopps 	for (acb = dev->ready_list.tqh_first; acb; acb = acb->chain.tqe_next) {
    480  1.43    bouyer 		periph = acb->xs->xs_periph;
    481  1.43    bouyer 		i = periph->periph_target;
    482  1.43    bouyer 		if (!(dev->sc_tinfo[i].lubusy & (1 << periph->periph_lun))) {
    483  1.14    chopps 			struct sbic_tinfo *ti = &dev->sc_tinfo[i];
    484  1.14    chopps 
    485  1.14    chopps 			TAILQ_REMOVE(&dev->ready_list, acb, chain);
    486  1.14    chopps 			dev->sc_nexus = acb;
    487  1.43    bouyer 			ti = &dev->sc_tinfo[periph->periph_target];
    488  1.43    bouyer 			ti->lubusy |= (1 << periph->periph_lun);
    489  1.14    chopps 			acb->sc_pa.dc_addr = acb->pa_addr;	/* XXXX check */
    490  1.14    chopps 			break;
    491  1.14    chopps 		}
    492  1.14    chopps 	}
    493  1.14    chopps 
    494  1.16    chopps 	SBIC_TRACE(dev);
    495  1.14    chopps 	if (acb == NULL)
    496  1.14    chopps 		return;			/* did not find an available command */
    497   1.1    chopps 
    498  1.14    chopps 	dev->sc_xs = xs = acb->xs;
    499  1.43    bouyer 	periph = xs->xs_periph;
    500  1.35   thorpej 	flags = xs->xs_control;
    501   1.1    chopps 
    502  1.35   thorpej 	if (flags & XS_CTL_RESET)
    503   1.1    chopps 		sbicreset(dev);
    504   1.1    chopps 
    505  1.14    chopps #ifdef DEBUG
    506  1.14    chopps 	if( data_pointer_debug > 1 )
    507  1.43    bouyer 		printf("sbic_sched(%d,%d)\n", periph->periph_target,
    508  1.43    bouyer 			periph->periph_lun);
    509  1.14    chopps #endif
    510   1.1    chopps 	dev->sc_stat[0] = -1;
    511  1.43    bouyer 	dev->target = periph->periph_target;
    512  1.43    bouyer 	dev->lun = periph->periph_lun;
    513  1.35   thorpej 	if ( flags & XS_CTL_POLL || ( !sbic_parallel_operations
    514  1.37        is 				   && (sbicdmaok(dev, xs) == 0)))
    515  1.43    bouyer 		stat = sbicicmd(dev, periph->periph_target,
    516  1.43    bouyer 			periph->periph_lun, &acb->cmd,
    517  1.14    chopps 		    acb->clen, acb->sc_kv.dc_addr, acb->sc_kv.dc_count);
    518  1.37        is 	else if (sbicgo(dev, xs) == 0 && xs->error != XS_SELTIMEOUT) {
    519  1.16    chopps 		SBIC_TRACE(dev);
    520   1.1    chopps 		return;
    521  1.16    chopps 	} else
    522   1.1    chopps 		stat = dev->sc_stat[0];
    523  1.13   mycroft 
    524  1.14    chopps 	sbic_scsidone(acb, stat);
    525  1.16    chopps 	SBIC_TRACE(dev);
    526   1.1    chopps }
    527   1.1    chopps 
    528   1.1    chopps void
    529  1.45   aymeric sbic_scsidone(struct sbic_acb *acb, int stat)
    530   1.1    chopps {
    531  1.29    bouyer 	struct scsipi_xfer *xs;
    532  1.43    bouyer 	struct scsipi_periph *periph;
    533  1.14    chopps 	struct sbic_softc *dev;
    534  1.23     veego 	int dosched = 0;
    535   1.1    chopps 
    536  1.14    chopps 	xs = acb->xs;
    537  1.43    bouyer 	periph = xs->xs_periph;
    538  1.43    bouyer 	dev = (void *)periph->periph_channel->chan_adapter->adapt_dev;
    539  1.16    chopps 	SBIC_TRACE(dev);
    540   1.1    chopps #ifdef DIAGNOSTIC
    541  1.14    chopps 	if (acb == NULL || xs == NULL) {
    542  1.28  christos 		printf("sbic_scsidone -- (%d,%d) no scsi_xfer\n",
    543  1.14    chopps 		       dev->target, dev->lun);
    544  1.14    chopps #ifdef DDB
    545  1.14    chopps 		Debugger();
    546  1.14    chopps #endif
    547  1.14    chopps 		return;
    548  1.14    chopps 	}
    549   1.1    chopps #endif
    550  1.43    bouyer 
    551   1.1    chopps 	xs->status = stat;
    552  1.43    bouyer 	xs->resid = 0;		/* XXXX */
    553  1.14    chopps #ifdef DEBUG
    554  1.14    chopps 	if( data_pointer_debug > 1 )
    555  1.28  christos 		printf("scsidone: (%d,%d)->(%d,%d)%02x\n",
    556  1.43    bouyer 		       periph->periph_target, periph->periph_lun,
    557  1.14    chopps 		       dev->target,  dev->lun,  stat);
    558  1.43    bouyer 	if( periph->periph_target ==
    559  1.43    bouyer 		periph->periph_channel->chan_id)
    560  1.14    chopps 		panic("target == hostid");
    561  1.14    chopps #endif
    562  1.14    chopps 
    563  1.43    bouyer 	if (xs->error == XS_NOERROR) {
    564  1.43    bouyer 		if (stat == SCSI_CHECK || stat == SCSI_BUSY)
    565  1.43    bouyer 			xs->error = XS_BUSY;
    566  1.14    chopps 	}
    567   1.1    chopps 
    568   1.1    chopps 	/*
    569  1.14    chopps 	 * Remove the ACB from whatever queue it's on.  We have to do a bit of
    570  1.14    chopps 	 * a hack to figure out which queue it's on.  Note that it is *not*
    571  1.14    chopps 	 * necessary to cdr down the ready queue, but we must cdr down the
    572  1.14    chopps 	 * nexus queue and see if it's there, so we can mark the unit as no
    573  1.14    chopps 	 * longer busy.  This code is sickening, but it works.
    574  1.14    chopps 	 */
    575  1.14    chopps 	if (acb == dev->sc_nexus) {
    576  1.14    chopps 		dev->sc_nexus = NULL;
    577  1.16    chopps 		dev->sc_xs = NULL;
    578  1.43    bouyer 		dev->sc_tinfo[periph->periph_target].lubusy &=
    579  1.43    bouyer 			~(1<<periph->periph_lun);
    580  1.14    chopps 		if (dev->ready_list.tqh_first)
    581  1.14    chopps 			dosched = 1;	/* start next command */
    582  1.14    chopps 	} else if (dev->ready_list.tqh_last == &acb->chain.tqe_next) {
    583  1.14    chopps 		TAILQ_REMOVE(&dev->ready_list, acb, chain);
    584   1.1    chopps 	} else {
    585  1.14    chopps 		register struct sbic_acb *acb2;
    586  1.14    chopps 		for (acb2 = dev->nexus_list.tqh_first; acb2;
    587  1.16    chopps 		    acb2 = acb2->chain.tqe_next) {
    588  1.14    chopps 			if (acb2 == acb) {
    589  1.14    chopps 				TAILQ_REMOVE(&dev->nexus_list, acb, chain);
    590  1.43    bouyer 				dev->sc_tinfo[periph->periph_target].lubusy
    591  1.43    bouyer 					&= ~(1<<periph->periph_lun);
    592  1.14    chopps 				break;
    593  1.14    chopps 			}
    594  1.16    chopps 		}
    595  1.14    chopps 		if (acb2)
    596  1.14    chopps 			;
    597  1.14    chopps 		else if (acb->chain.tqe_next) {
    598  1.14    chopps 			TAILQ_REMOVE(&dev->ready_list, acb, chain);
    599  1.14    chopps 		} else {
    600  1.28  christos 			printf("%s: can't find matching acb\n",
    601  1.14    chopps 			    dev->sc_dev.dv_xname);
    602  1.14    chopps #ifdef DDB
    603  1.14    chopps 			Debugger();
    604  1.14    chopps #endif
    605  1.14    chopps 		}
    606   1.1    chopps 	}
    607  1.14    chopps 	/* Put it on the free list. */
    608  1.14    chopps 	acb->flags = ACB_FREE;
    609  1.14    chopps 	TAILQ_INSERT_HEAD(&dev->free_list, acb, chain);
    610   1.1    chopps 
    611  1.43    bouyer 	dev->sc_tinfo[periph->periph_target].cmds++;
    612   1.1    chopps 
    613  1.29    bouyer 	scsipi_done(xs);
    614  1.13   mycroft 
    615  1.14    chopps 	if (dosched)
    616  1.14    chopps 		sbic_sched(dev);
    617  1.16    chopps 	SBIC_TRACE(dev);
    618   1.1    chopps }
    619   1.1    chopps 
    620   1.1    chopps int
    621  1.45   aymeric sbicdmaok(struct sbic_softc *dev, struct scsipi_xfer *xs)
    622   1.1    chopps {
    623  1.37        is 	if (sbic_no_dma || !xs->datalen || xs->datalen & 0x1 ||
    624  1.37        is 	    (u_int)xs->data & 0x3)
    625   1.1    chopps 		return(0);
    626   1.1    chopps 	/*
    627   1.1    chopps 	 * controller supports dma to any addresses?
    628   1.1    chopps 	 */
    629  1.13   mycroft 	else if ((dev->sc_flags & SBICF_BADDMA) == 0)
    630   1.1    chopps 		return(1);
    631   1.1    chopps 	/*
    632   1.1    chopps 	 * this address is ok for dma?
    633   1.1    chopps 	 */
    634   1.1    chopps 	else if (sbiccheckdmap(xs->data, xs->datalen, dev->sc_dmamask) == 0)
    635   1.1    chopps 		return(1);
    636   1.1    chopps 	/*
    637   1.1    chopps 	 * we have a bounce buffer?
    638   1.1    chopps 	 */
    639  1.43    bouyer 	else if (dev->sc_tinfo[xs->xs_periph->periph_target].bounce)
    640  1.14    chopps 		return(1);
    641  1.14    chopps 	/*
    642  1.14    chopps 	 * try to get one
    643  1.14    chopps 	 */
    644  1.43    bouyer 	else if ((dev->sc_tinfo[xs->xs_periph->periph_target].bounce
    645  1.23     veego 		 = (char *)alloc_z2mem(MAXPHYS))) {
    646  1.43    bouyer 		if (isztwomem(dev->sc_tinfo[xs->xs_periph->periph_target].bounce))
    647  1.28  christos 			printf("alloc ZII target %d bounce pa 0x%x\n",
    648  1.43    bouyer 			       xs->xs_periph->periph_target,
    649  1.43    bouyer 			       kvtop(dev->sc_tinfo[xs->xs_periph->periph_target].bounce));
    650  1.43    bouyer 		else if (dev->sc_tinfo[xs->xs_periph->periph_target].bounce)
    651  1.28  christos 			printf("alloc CHIP target %d bounce pa 0x%p\n",
    652  1.43    bouyer 			       xs->xs_periph->periph_target,
    653  1.43    bouyer 			       PREP_DMA_MEM(dev->sc_tinfo[xs->xs_periph->periph_target].bounce));
    654   1.1    chopps 		return(1);
    655  1.14    chopps 	}
    656  1.14    chopps 
    657   1.1    chopps 	return(0);
    658   1.1    chopps }
    659   1.1    chopps 
    660   1.1    chopps 
    661   1.1    chopps int
    662  1.45   aymeric sbicwait(sbic_regmap_t regs, char until, int timeo, int line)
    663   1.1    chopps {
    664   1.1    chopps 	u_char val;
    665   1.1    chopps 	int csr;
    666   1.1    chopps 
    667  1.16    chopps 	SBIC_TRACE((struct sbic_softc *)0);
    668   1.1    chopps 	if (timeo == 0)
    669   1.1    chopps 		timeo = 1000000;	/* some large value.. */
    670   1.1    chopps 
    671   1.1    chopps 	GET_SBIC_asr(regs,val);
    672   1.1    chopps 	while ((val & until) == 0) {
    673   1.1    chopps 		if (timeo-- == 0) {
    674   1.1    chopps 			GET_SBIC_csr(regs, csr);
    675  1.28  christos 			printf("sbicwait TIMEO @%d with asr=x%x csr=x%x\n",
    676   1.1    chopps 			    line, val, csr);
    677  1.14    chopps #if defined(DDB) && defined(DEBUG)
    678  1.14    chopps 			Debugger();
    679  1.14    chopps #endif
    680  1.14    chopps 			return(val); /* Maybe I should abort */
    681   1.1    chopps 			break;
    682   1.1    chopps 		}
    683   1.1    chopps 		DELAY(1);
    684   1.1    chopps 		GET_SBIC_asr(regs,val);
    685   1.1    chopps 	}
    686  1.16    chopps 	SBIC_TRACE((struct sbic_softc *)0);
    687   1.1    chopps 	return(val);
    688   1.1    chopps }
    689   1.1    chopps 
    690  1.14    chopps int
    691  1.45   aymeric sbicabort(struct sbic_softc *dev, sbic_regmap_t regs, char *where)
    692   1.1    chopps {
    693   1.1    chopps 	u_char csr, asr;
    694  1.13   mycroft 
    695  1.16    chopps 	GET_SBIC_asr(regs, asr);
    696   1.1    chopps 	GET_SBIC_csr(regs, csr);
    697   1.1    chopps 
    698  1.28  christos 	printf ("%s: abort %s: csr = 0x%02x, asr = 0x%02x\n",
    699   1.1    chopps 	    dev->sc_dev.dv_xname, where, csr, asr);
    700   1.1    chopps 
    701  1.14    chopps 
    702  1.14    chopps #if 0
    703  1.14    chopps 	/* Clean up running command */
    704  1.14    chopps 	if (dev->sc_nexus != NULL) {
    705  1.14    chopps 		dev->sc_nexus->xs->error = XS_DRIVER_STUFFUP;
    706  1.14    chopps 		sbic_scsidone(dev->sc_nexus, dev->sc_stat[0]);
    707  1.14    chopps 	}
    708  1.14    chopps 	while (acb = dev->nexus_list.tqh_first) {
    709  1.14    chopps 		acb->xs->error = XS_DRIVER_STUFFUP;
    710  1.14    chopps 		sbic_scsidone(acb, -1 /*acb->stat[0]*/);
    711  1.14    chopps 	}
    712  1.14    chopps #endif
    713  1.14    chopps 
    714  1.14    chopps 	/* Clean up chip itself */
    715   1.1    chopps 	if (dev->sc_flags & SBICF_SELECTED) {
    716  1.14    chopps 		while( asr & SBIC_ASR_DBR ) {
    717  1.14    chopps 			/* sbic is jammed w/data. need to clear it */
    718  1.14    chopps 			/* But we don't know what direction it needs to go */
    719  1.14    chopps 			GET_SBIC_data(regs, asr);
    720  1.28  christos 			printf("%s: abort %s: clearing data buffer 0x%02x\n",
    721  1.14    chopps 			       dev->sc_dev.dv_xname, where, asr);
    722  1.14    chopps 			GET_SBIC_asr(regs, asr);
    723  1.14    chopps 			if( asr & SBIC_ASR_DBR ) /* Not the read direction, then */
    724  1.14    chopps 				SET_SBIC_data(regs, asr);
    725  1.14    chopps 			GET_SBIC_asr(regs, asr);
    726  1.14    chopps 		}
    727  1.14    chopps 		WAIT_CIP(regs);
    728  1.28  christos printf("%s: sbicabort - sending ABORT command\n", dev->sc_dev.dv_xname);
    729   1.1    chopps 		SET_SBIC_cmd(regs, SBIC_CMD_ABORT);
    730   1.1    chopps 		WAIT_CIP(regs);
    731   1.1    chopps 
    732   1.1    chopps 		GET_SBIC_asr(regs, asr);
    733   1.1    chopps 		if (asr & (SBIC_ASR_BSY|SBIC_ASR_LCI)) {
    734   1.1    chopps 			/* ok, get more drastic.. */
    735  1.13   mycroft 
    736  1.28  christos printf("%s: sbicabort - asr %x, trying to reset\n", dev->sc_dev.dv_xname, asr);
    737  1.14    chopps 			sbicreset(dev);
    738   1.1    chopps 			dev->sc_flags &= ~SBICF_SELECTED;
    739  1.14    chopps 			return -1;
    740   1.1    chopps 		}
    741  1.28  christos printf("%s: sbicabort - sending DISC command\n", dev->sc_dev.dv_xname);
    742  1.14    chopps 		SET_SBIC_cmd(regs, SBIC_CMD_DISC);
    743   1.1    chopps 
    744   1.1    chopps 		do {
    745  1.16    chopps 			asr = SBIC_WAIT (regs, SBIC_ASR_INT, 0);
    746   1.1    chopps 			GET_SBIC_csr (regs, csr);
    747  1.16    chopps 			CSR_TRACE('a',csr,asr,0);
    748   1.1    chopps 		} while ((csr != SBIC_CSR_DISC) && (csr != SBIC_CSR_DISC_1)
    749   1.1    chopps 		    && (csr != SBIC_CSR_CMD_INVALID));
    750   1.1    chopps 
    751   1.1    chopps 		/* lets just hope it worked.. */
    752   1.1    chopps 		dev->sc_flags &= ~SBICF_SELECTED;
    753   1.1    chopps 	}
    754  1.14    chopps 	return -1;
    755   1.1    chopps }
    756   1.1    chopps 
    757  1.14    chopps 
    758   1.1    chopps /*
    759  1.14    chopps  * Initialize driver-private structures
    760   1.1    chopps  */
    761  1.14    chopps 
    762   1.1    chopps void
    763  1.45   aymeric sbicinit(struct sbic_softc *dev)
    764   1.1    chopps {
    765  1.33        is 	sbic_regmap_t regs;
    766  1.23     veego 	u_int i;
    767  1.14    chopps 	struct sbic_acb *acb;
    768  1.20       jtc 	u_int inhibit_sync;
    769  1.20       jtc 
    770  1.20       jtc 	extern u_long scsi_nosync;
    771  1.20       jtc 	extern int shift_nosync;
    772  1.14    chopps 
    773  1.33        is 	regs = dev->sc_sbic;
    774   1.1    chopps 
    775  1.14    chopps 	if ((dev->sc_flags & SBICF_ALIVE) == 0) {
    776  1.14    chopps 		TAILQ_INIT(&dev->ready_list);
    777  1.14    chopps 		TAILQ_INIT(&dev->nexus_list);
    778  1.14    chopps 		TAILQ_INIT(&dev->free_list);
    779  1.39   thorpej 		callout_init(&dev->sc_timo_ch);
    780  1.14    chopps 		dev->sc_nexus = NULL;
    781  1.14    chopps 		dev->sc_xs = NULL;
    782  1.14    chopps 		acb = dev->sc_acb;
    783  1.14    chopps 		bzero(acb, sizeof(dev->sc_acb));
    784  1.14    chopps 		for (i = 0; i < sizeof(dev->sc_acb) / sizeof(*acb); i++) {
    785  1.14    chopps 			TAILQ_INSERT_TAIL(&dev->free_list, acb, chain);
    786  1.14    chopps 			acb++;
    787  1.14    chopps 		}
    788  1.14    chopps 		bzero(dev->sc_tinfo, sizeof(dev->sc_tinfo));
    789  1.16    chopps #ifdef DEBUG
    790  1.16    chopps 		/* make sure timeout is really not needed */
    791  1.39   thorpej 		callout_reset(&dev->sc_timo_ch, 30 * hz,
    792  1.39   thorpej 		    (void *)sbictimeout, dev);
    793  1.16    chopps #endif
    794  1.16    chopps 
    795  1.14    chopps 	} else panic("sbic: reinitializing driver!");
    796  1.14    chopps 
    797  1.14    chopps 	dev->sc_flags |= SBICF_ALIVE;
    798  1.14    chopps 	dev->sc_flags &= ~SBICF_SELECTED;
    799  1.14    chopps 
    800  1.20       jtc 	/* initialize inhibit array */
    801  1.20       jtc 	if (scsi_nosync) {
    802  1.20       jtc 		inhibit_sync = (scsi_nosync >> shift_nosync) & 0xff;
    803  1.20       jtc 		shift_nosync += 8;
    804  1.20       jtc #ifdef DEBUG
    805  1.20       jtc 		if (inhibit_sync)
    806  1.28  christos 			printf("%s: Inhibiting synchronous transfer %02x\n",
    807  1.20       jtc 				dev->sc_dev.dv_xname, inhibit_sync);
    808  1.20       jtc #endif
    809  1.20       jtc 		for (i = 0; i < 8; ++i)
    810  1.20       jtc 			if (inhibit_sync & (1 << i))
    811  1.20       jtc 				sbic_inhibit_sync[i] = 1;
    812  1.20       jtc 	}
    813  1.20       jtc 
    814  1.14    chopps 	sbicreset(dev);
    815   1.1    chopps }
    816   1.1    chopps 
    817   1.1    chopps void
    818  1.45   aymeric sbicreset(struct sbic_softc *dev)
    819   1.1    chopps {
    820  1.33        is 	sbic_regmap_t regs;
    821  1.23     veego 	u_int my_id, s;
    822  1.14    chopps 	u_char csr;
    823  1.23     veego #if 0
    824  1.23     veego 	u_int i;
    825  1.14    chopps 	struct sbic_acb *acb;
    826  1.23     veego #endif
    827  1.13   mycroft 
    828  1.33        is 	regs = dev->sc_sbic;
    829  1.14    chopps #if 0
    830  1.14    chopps 	if (dev->sc_flags & SBICF_ALIVE) {
    831  1.14    chopps 		SET_SBIC_cmd(regs, SBIC_CMD_ABORT);
    832  1.14    chopps 		WAIT_CIP(regs);
    833  1.14    chopps 	}
    834  1.14    chopps #else
    835  1.14    chopps 		SET_SBIC_cmd(regs, SBIC_CMD_ABORT);
    836  1.14    chopps 		WAIT_CIP(regs);
    837  1.14    chopps #endif
    838   1.1    chopps 	s = splbio();
    839  1.43    bouyer 	my_id = dev->sc_channel.chan_id & SBIC_ID_MASK;
    840   1.1    chopps 
    841  1.14    chopps 	/* Enable advanced mode */
    842   1.1    chopps 	my_id |= SBIC_ID_EAF /*| SBIC_ID_EHP*/ ;
    843   1.1    chopps 	SET_SBIC_myid(regs, my_id);
    844   1.1    chopps 
    845   1.1    chopps 	/*
    846   1.1    chopps 	 * Disable interrupts (in dmainit) then reset the chip
    847   1.1    chopps 	 */
    848   1.1    chopps 	SET_SBIC_cmd(regs, SBIC_CMD_RESET);
    849   1.1    chopps 	DELAY(25);
    850   1.1    chopps 	SBIC_WAIT(regs, SBIC_ASR_INT, 0);
    851   1.1    chopps 	GET_SBIC_csr(regs, csr);       /* clears interrupt also */
    852   1.1    chopps 
    853  1.14    chopps 	if (dev->sc_clkfreq < 110)
    854  1.14    chopps 		my_id |= SBIC_ID_FS_8_10;
    855  1.14    chopps 	else if (dev->sc_clkfreq < 160)
    856  1.14    chopps 		my_id |= SBIC_ID_FS_12_15;
    857  1.14    chopps 	else if (dev->sc_clkfreq < 210)
    858  1.14    chopps 		my_id |= SBIC_ID_FS_16_20;
    859  1.14    chopps 
    860  1.14    chopps 	SET_SBIC_myid(regs, my_id);
    861  1.14    chopps 
    862   1.1    chopps 	/*
    863   1.1    chopps 	 * Set up various chip parameters
    864   1.1    chopps 	 */
    865  1.14    chopps 	SET_SBIC_control(regs, SBIC_CTL_EDI | SBIC_CTL_IDI /* | SBIC_CTL_HSP */
    866   1.1    chopps 	    | SBIC_MACHINE_DMA_MODE);
    867   1.1    chopps 	/*
    868   1.1    chopps 	 * don't allow (re)selection (SBIC_RID_ES)
    869   1.1    chopps 	 * until we can handle target mode!!
    870   1.1    chopps 	 */
    871  1.14    chopps 	SET_SBIC_rselid(regs, SBIC_RID_ER);
    872   1.1    chopps 	SET_SBIC_syn(regs, 0);     /* asynch for now */
    873   1.1    chopps 
    874   1.1    chopps 	/*
    875   1.1    chopps 	 * anything else was zeroed by reset
    876   1.1    chopps 	 */
    877   1.1    chopps 	splx(s);
    878   1.1    chopps 
    879  1.14    chopps #if 0
    880  1.14    chopps 	if ((dev->sc_flags & SBICF_ALIVE) == 0) {
    881  1.14    chopps 		TAILQ_INIT(&dev->ready_list);
    882  1.14    chopps 		TAILQ_INIT(&dev->nexus_list);
    883  1.14    chopps 		TAILQ_INIT(&dev->free_list);
    884  1.14    chopps 		dev->sc_nexus = NULL;
    885  1.14    chopps 		dev->sc_xs = NULL;
    886  1.14    chopps 		acb = dev->sc_acb;
    887  1.14    chopps 		bzero(acb, sizeof(dev->sc_acb));
    888  1.14    chopps 		for (i = 0; i < sizeof(dev->sc_acb) / sizeof(*acb); i++) {
    889  1.14    chopps 			TAILQ_INSERT_TAIL(&dev->free_list, acb, chain);
    890  1.14    chopps 			acb++;
    891  1.14    chopps 		}
    892  1.14    chopps 		bzero(dev->sc_tinfo, sizeof(dev->sc_tinfo));
    893  1.14    chopps 	} else {
    894  1.14    chopps 		if (dev->sc_nexus != NULL) {
    895  1.14    chopps 			dev->sc_nexus->xs->error = XS_DRIVER_STUFFUP;
    896  1.14    chopps 			sbic_scsidone(dev->sc_nexus, dev->sc_stat[0]);
    897  1.14    chopps 		}
    898  1.14    chopps 		while (acb = dev->nexus_list.tqh_first) {
    899  1.14    chopps 			acb->xs->error = XS_DRIVER_STUFFUP;
    900  1.14    chopps 			sbic_scsidone(acb, -1 /*acb->stat[0]*/);
    901  1.14    chopps 		}
    902  1.14    chopps 	}
    903  1.14    chopps 
    904   1.1    chopps 	dev->sc_flags |= SBICF_ALIVE;
    905  1.14    chopps #endif
    906   1.1    chopps 	dev->sc_flags &= ~SBICF_SELECTED;
    907   1.1    chopps }
    908   1.1    chopps 
    909   1.1    chopps void
    910  1.45   aymeric sbicerror(struct sbic_softc *dev, sbic_regmap_t regs, u_char csr)
    911   1.1    chopps {
    912  1.29    bouyer 	struct scsipi_xfer *xs;
    913   1.1    chopps 
    914   1.1    chopps 	xs = dev->sc_xs;
    915   1.1    chopps 
    916   1.1    chopps #ifdef DIAGNOSTIC
    917   1.1    chopps 	if (xs == NULL)
    918   1.1    chopps 		panic("sbicerror");
    919   1.1    chopps #endif
    920  1.35   thorpej 	if (xs->xs_control & XS_CTL_SILENT)
    921   1.1    chopps 		return;
    922   1.1    chopps 
    923  1.28  christos 	printf("%s: ", dev->sc_dev.dv_xname);
    924  1.28  christos 	printf("csr == 0x%02x\n", csr);	/* XXX */
    925   1.1    chopps }
    926   1.1    chopps 
    927   1.1    chopps /*
    928   1.1    chopps  * select the bus, return when selected or error.
    929   1.1    chopps  */
    930   1.1    chopps int
    931  1.45   aymeric sbicselectbus(struct sbic_softc *dev, sbic_regmap_t regs, u_char target,
    932  1.45   aymeric               u_char lun, u_char our_addr)
    933   1.1    chopps {
    934   1.1    chopps 	u_char asr, csr, id;
    935   1.1    chopps 
    936  1.16    chopps 	SBIC_TRACE(dev);
    937   1.1    chopps 	QPRINTF(("sbicselectbus %d\n", target));
    938   1.1    chopps 
    939  1.13   mycroft 	/*
    940   1.1    chopps 	 * if we're already selected, return (XXXX panic maybe?)
    941   1.1    chopps 	 */
    942  1.16    chopps 	if (dev->sc_flags & SBICF_SELECTED) {
    943  1.16    chopps 		SBIC_TRACE(dev);
    944   1.1    chopps 		return(1);
    945  1.16    chopps 	}
    946   1.1    chopps 
    947   1.1    chopps 	/*
    948   1.1    chopps 	 * issue select
    949   1.1    chopps 	 */
    950   1.1    chopps 	SBIC_TC_PUT(regs, 0);
    951   1.1    chopps 	SET_SBIC_selid(regs, target);
    952   1.1    chopps 	SET_SBIC_timeo(regs, SBIC_TIMEOUT(250,dev->sc_clkfreq));
    953   1.1    chopps 
    954   1.1    chopps 	/*
    955   1.1    chopps 	 * set sync or async
    956   1.1    chopps 	 */
    957   1.1    chopps 	if (dev->sc_sync[target].state == SYNC_DONE)
    958  1.13   mycroft 		SET_SBIC_syn(regs, SBIC_SYN (dev->sc_sync[target].offset,
    959   1.1    chopps 		    dev->sc_sync[target].period));
    960   1.1    chopps 	else
    961   1.1    chopps 		SET_SBIC_syn(regs, SBIC_SYN (0, sbic_min_period));
    962  1.13   mycroft 
    963  1.14    chopps 	GET_SBIC_asr(regs, asr);
    964  1.14    chopps 	if( asr & (SBIC_ASR_INT|SBIC_ASR_BSY) ) {
    965  1.14    chopps 		/* This means we got ourselves reselected upon */
    966  1.28  christos /*		printf("sbicselectbus: INT/BSY asr %02x\n", asr);*/
    967  1.14    chopps #ifdef DDB
    968  1.14    chopps /*		Debugger();*/
    969  1.14    chopps #endif
    970  1.16    chopps 		SBIC_TRACE(dev);
    971  1.14    chopps 		return 1;
    972  1.14    chopps 	}
    973  1.14    chopps 
    974   1.1    chopps 	SET_SBIC_cmd(regs, SBIC_CMD_SEL_ATN);
    975   1.1    chopps 
    976   1.1    chopps 	/*
    977  1.44       wiz 	 * wait for select (merged from separate function may need
    978   1.1    chopps 	 * cleanup)
    979   1.1    chopps 	 */
    980   1.1    chopps 	WAIT_CIP(regs);
    981   1.1    chopps 	do {
    982  1.14    chopps 		asr = SBIC_WAIT(regs, SBIC_ASR_INT | SBIC_ASR_LCI, 0);
    983  1.14    chopps 		if (asr & SBIC_ASR_LCI) {
    984  1.14    chopps #ifdef DEBUG
    985  1.14    chopps 			if (reselect_debug)
    986  1.28  christos 				printf("sbicselectbus: late LCI asr %02x\n", asr);
    987  1.14    chopps #endif
    988  1.16    chopps 			SBIC_TRACE(dev);
    989  1.14    chopps 			return 1;
    990  1.14    chopps 		}
    991   1.1    chopps 		GET_SBIC_csr (regs, csr);
    992  1.16    chopps 		CSR_TRACE('s',csr,asr,target);
    993   1.1    chopps 		QPRINTF(("%02x ", csr));
    994  1.14    chopps 		if( csr == SBIC_CSR_RSLT_NI || csr == SBIC_CSR_RSLT_IFY) {
    995  1.14    chopps #ifdef DEBUG
    996  1.16    chopps 			if(reselect_debug)
    997  1.28  christos 				printf("sbicselectbus: reselected asr %02x\n", asr);
    998  1.14    chopps #endif
    999  1.15    chopps 			/* We need to handle this now so we don't lock up later */
   1000  1.15    chopps 			sbicnextstate(dev, csr, asr);
   1001  1.16    chopps 			SBIC_TRACE(dev);
   1002  1.14    chopps 			return 1;
   1003  1.14    chopps 		}
   1004  1.14    chopps 		if( csr == SBIC_CSR_SLT || csr == SBIC_CSR_SLT_ATN) {
   1005  1.14    chopps 			panic("sbicselectbus: target issued select!");
   1006  1.14    chopps 			return 1;
   1007  1.14    chopps 		}
   1008   1.1    chopps 	} while (csr != (SBIC_CSR_MIS_2|MESG_OUT_PHASE)
   1009   1.1    chopps 	    && csr != (SBIC_CSR_MIS_2|CMD_PHASE) && csr != SBIC_CSR_SEL_TIMEO);
   1010   1.1    chopps 
   1011  1.14    chopps 	/* Enable (or not) reselection */
   1012  1.16    chopps 	if(!sbic_enable_reselect && dev->nexus_list.tqh_first == NULL)
   1013  1.14    chopps 		SET_SBIC_rselid (regs, 0);
   1014  1.14    chopps 	else
   1015  1.14    chopps 		SET_SBIC_rselid (regs, SBIC_RID_ER);
   1016  1.14    chopps 
   1017  1.14    chopps 	if (csr == (SBIC_CSR_MIS_2|CMD_PHASE)) {
   1018   1.1    chopps 		dev->sc_flags |= SBICF_SELECTED;	/* device ignored ATN */
   1019  1.14    chopps 		GET_SBIC_selid(regs, id);
   1020  1.14    chopps 		dev->target = id;
   1021  1.14    chopps 		GET_SBIC_tlun(regs,dev->lun);
   1022  1.14    chopps 		if( dev->lun & SBIC_TLUN_VALID )
   1023  1.14    chopps 			dev->lun &= SBIC_TLUN_MASK;
   1024  1.14    chopps 		else
   1025  1.14    chopps 			dev->lun = lun;
   1026  1.14    chopps 	} else if (csr == (SBIC_CSR_MIS_2|MESG_OUT_PHASE)) {
   1027   1.1    chopps 		/*
   1028   1.1    chopps 		 * Send identify message
   1029   1.1    chopps 		 * (SCSI-2 requires an identify msg (?))
   1030   1.1    chopps 		 */
   1031   1.1    chopps 		GET_SBIC_selid(regs, id);
   1032  1.14    chopps 		dev->target = id;
   1033  1.14    chopps 		GET_SBIC_tlun(regs,dev->lun);
   1034  1.14    chopps 		if( dev->lun & SBIC_TLUN_VALID )
   1035  1.14    chopps 			dev->lun &= SBIC_TLUN_MASK;
   1036  1.14    chopps 		else
   1037  1.14    chopps 			dev->lun = lun;
   1038  1.13   mycroft 		/*
   1039  1.13   mycroft 		 * handle drives that don't want to be asked
   1040   1.1    chopps 		 * whether to go sync at all.
   1041   1.1    chopps 		 */
   1042  1.20       jtc 		if (sbic_inhibit_sync[id]
   1043  1.20       jtc 		    && dev->sc_sync[id].state == SYNC_START) {
   1044   1.1    chopps #ifdef DEBUG
   1045   1.1    chopps 			if (sync_debug)
   1046  1.28  christos 				printf("Forcing target %d asynchronous.\n", id);
   1047   1.1    chopps #endif
   1048   1.1    chopps 			dev->sc_sync[id].offset = 0;
   1049   1.1    chopps 			dev->sc_sync[id].period = sbic_min_period;
   1050   1.1    chopps 			dev->sc_sync[id].state = SYNC_DONE;
   1051   1.1    chopps 		}
   1052  1.13   mycroft 
   1053   1.1    chopps 
   1054  1.14    chopps 		if (dev->sc_sync[id].state != SYNC_START){
   1055  1.35   thorpej 			if( dev->sc_xs->xs_control & XS_CTL_POLL
   1056  1.14    chopps 			   || (dev->sc_flags & SBICF_ICMD)
   1057  1.14    chopps 			   || !sbic_enable_reselect )
   1058  1.14    chopps 				SEND_BYTE (regs, MSG_IDENTIFY | lun);
   1059  1.14    chopps 			else
   1060  1.14    chopps 				SEND_BYTE (regs, MSG_IDENTIFY_DR | lun);
   1061  1.14    chopps 		} else {
   1062   1.1    chopps 			/*
   1063   1.1    chopps 			 * try to initiate a sync transfer.
   1064  1.13   mycroft 			 * So compose the sync message we're going
   1065   1.1    chopps 			 * to send to the target
   1066   1.1    chopps 			 */
   1067   1.1    chopps 
   1068   1.1    chopps #ifdef DEBUG
   1069   1.1    chopps 			if (sync_debug)
   1070  1.28  christos 				printf("Sending sync request to target %d ... ",
   1071   1.1    chopps 				    id);
   1072   1.1    chopps #endif
   1073   1.1    chopps 			/*
   1074   1.1    chopps 			 * setup scsi message sync message request
   1075   1.1    chopps 			 */
   1076   1.7    chopps 			dev->sc_msg[0] = MSG_IDENTIFY | lun;
   1077   1.1    chopps 			dev->sc_msg[1] = MSG_EXT_MESSAGE;
   1078   1.1    chopps 			dev->sc_msg[2] = 3;
   1079   1.1    chopps 			dev->sc_msg[3] = MSG_SYNC_REQ;
   1080   1.1    chopps 			dev->sc_msg[4] = sbictoscsiperiod(dev, regs,
   1081   1.1    chopps 			    sbic_min_period);
   1082   1.1    chopps 			dev->sc_msg[5] = sbic_max_offset;
   1083   1.1    chopps 
   1084   1.1    chopps 			if (sbicxfstart(regs, 6, MESG_OUT_PHASE, sbic_cmd_wait))
   1085   1.1    chopps 				sbicxfout(regs, 6, dev->sc_msg, MESG_OUT_PHASE);
   1086   1.1    chopps 
   1087   1.1    chopps 			dev->sc_sync[id].state = SYNC_SENT;
   1088   1.1    chopps #ifdef DEBUG
   1089   1.1    chopps 			if (sync_debug)
   1090  1.28  christos 				printf ("sent\n");
   1091   1.1    chopps #endif
   1092   1.1    chopps 		}
   1093   1.1    chopps 
   1094  1.16    chopps 		asr = SBIC_WAIT (regs, SBIC_ASR_INT, 0);
   1095   1.1    chopps 		GET_SBIC_csr (regs, csr);
   1096  1.16    chopps 		CSR_TRACE('y',csr,asr,target);
   1097   1.1    chopps 		QPRINTF(("[%02x]", csr));
   1098   1.1    chopps #ifdef DEBUG
   1099   1.1    chopps 		if (sync_debug && dev->sc_sync[id].state == SYNC_SENT)
   1100  1.28  christos 			printf("csr-result of last msgout: 0x%x\n", csr);
   1101   1.1    chopps #endif
   1102   1.1    chopps 
   1103   1.1    chopps 		if (csr != SBIC_CSR_SEL_TIMEO)
   1104   1.1    chopps 			dev->sc_flags |= SBICF_SELECTED;
   1105   1.1    chopps 	}
   1106  1.14    chopps 	if (csr == SBIC_CSR_SEL_TIMEO)
   1107  1.14    chopps 		dev->sc_xs->error = XS_SELTIMEOUT;
   1108  1.13   mycroft 
   1109   1.1    chopps 	QPRINTF(("\n"));
   1110   1.1    chopps 
   1111  1.16    chopps 	SBIC_TRACE(dev);
   1112   1.1    chopps 	return(csr == SBIC_CSR_SEL_TIMEO);
   1113   1.1    chopps }
   1114   1.1    chopps 
   1115   1.1    chopps int
   1116  1.45   aymeric sbicxfstart(sbic_regmap_t regs, int len, u_char phase, int wait)
   1117   1.1    chopps {
   1118   1.1    chopps 	u_char id;
   1119   1.1    chopps 
   1120  1.14    chopps 	switch (phase) {
   1121  1.14    chopps 	case DATA_IN_PHASE:
   1122  1.14    chopps 	case MESG_IN_PHASE:
   1123   1.1    chopps 		GET_SBIC_selid (regs, id);
   1124   1.1    chopps 		id |= SBIC_SID_FROM_SCSI;
   1125   1.1    chopps 		SET_SBIC_selid (regs, id);
   1126   1.1    chopps 		SBIC_TC_PUT (regs, (unsigned)len);
   1127  1.14    chopps 		break;
   1128  1.14    chopps 	case DATA_OUT_PHASE:
   1129  1.14    chopps 	case MESG_OUT_PHASE:
   1130  1.14    chopps 	case CMD_PHASE:
   1131  1.14    chopps 		GET_SBIC_selid (regs, id);
   1132  1.14    chopps 		id &= ~SBIC_SID_FROM_SCSI;
   1133  1.14    chopps 		SET_SBIC_selid (regs, id);
   1134   1.1    chopps 		SBIC_TC_PUT (regs, (unsigned)len);
   1135  1.14    chopps 		break;
   1136  1.14    chopps 	default:
   1137   1.1    chopps 		SBIC_TC_PUT (regs, 0);
   1138  1.14    chopps 	}
   1139   1.1    chopps 	QPRINTF(("sbicxfstart %d, %d, %d\n", len, phase, wait));
   1140   1.1    chopps 
   1141   1.1    chopps 	return(1);
   1142   1.1    chopps }
   1143   1.1    chopps 
   1144   1.1    chopps int
   1145  1.45   aymeric sbicxfout(sbic_regmap_t regs, int len, void *bp, int phase)
   1146   1.1    chopps {
   1147  1.23     veego 	u_char orig_csr, asr, *buf;
   1148   1.1    chopps 	int wait;
   1149  1.13   mycroft 
   1150   1.1    chopps 	buf = bp;
   1151   1.1    chopps 	wait = sbic_data_wait;
   1152   1.1    chopps 
   1153   1.1    chopps 	QPRINTF(("sbicxfout {%d} %02x %02x %02x %02x %02x "
   1154  1.13   mycroft 	    "%02x %02x %02x %02x %02x\n", len, buf[0], buf[1], buf[2],
   1155   1.1    chopps 	    buf[3], buf[4], buf[5], buf[6], buf[7], buf[8], buf[9]));
   1156   1.1    chopps 
   1157   1.1    chopps 	GET_SBIC_csr (regs, orig_csr);
   1158  1.16    chopps 	CSR_TRACE('>',orig_csr,0,0);
   1159   1.1    chopps 
   1160  1.13   mycroft 	/*
   1161   1.1    chopps 	 * sigh.. WD-PROTO strikes again.. sending the command in one go
   1162   1.1    chopps 	 * causes the chip to lock up if talking to certain (misbehaving?)
   1163   1.1    chopps 	 * targets. Anyway, this procedure should work for all targets, but
   1164   1.1    chopps 	 * it's slightly slower due to the overhead
   1165   1.1    chopps 	 */
   1166   1.1    chopps 	WAIT_CIP (regs);
   1167   1.1    chopps 	SET_SBIC_cmd (regs, SBIC_CMD_XFER_INFO);
   1168   1.1    chopps 	for (;len > 0; len--) {
   1169   1.1    chopps 		GET_SBIC_asr (regs, asr);
   1170   1.1    chopps 		while ((asr & SBIC_ASR_DBR) == 0) {
   1171   1.1    chopps 			if ((asr & SBIC_ASR_INT) || --wait < 0) {
   1172   1.1    chopps #ifdef DEBUG
   1173   1.1    chopps 				if (sbic_debug)
   1174  1.28  christos 					printf("sbicxfout fail: l%d i%x w%d\n",
   1175   1.1    chopps 					    len, asr, wait);
   1176   1.1    chopps #endif
   1177   1.1    chopps 				return (len);
   1178   1.1    chopps 			}
   1179  1.14    chopps /*			DELAY(1);*/
   1180   1.1    chopps 			GET_SBIC_asr (regs, asr);
   1181   1.1    chopps 		}
   1182   1.1    chopps 
   1183   1.1    chopps 		SET_SBIC_data (regs, *buf);
   1184   1.1    chopps 		buf++;
   1185   1.1    chopps 	}
   1186  1.14    chopps 	SBIC_TC_GET(regs, len);
   1187  1.14    chopps 	QPRINTF(("sbicxfout done %d bytes\n", len));
   1188   1.1    chopps 	/*
   1189   1.1    chopps 	 * this leaves with one csr to be read
   1190   1.1    chopps 	 */
   1191   1.1    chopps 	return(0);
   1192   1.1    chopps }
   1193   1.1    chopps 
   1194  1.14    chopps /* returns # bytes left to read */
   1195  1.14    chopps int
   1196  1.45   aymeric sbicxfin(sbic_regmap_t regs, int len, void *bp)
   1197   1.1    chopps {
   1198  1.23     veego 	int wait;
   1199   1.1    chopps 	u_char *obp, *buf;
   1200   1.1    chopps 	u_char orig_csr, csr, asr;
   1201  1.13   mycroft 
   1202   1.1    chopps 	wait = sbic_data_wait;
   1203   1.1    chopps 	obp = bp;
   1204   1.1    chopps 	buf = bp;
   1205   1.1    chopps 
   1206   1.1    chopps 	GET_SBIC_csr (regs, orig_csr);
   1207  1.16    chopps 	CSR_TRACE('<',orig_csr,0,0);
   1208   1.1    chopps 
   1209   1.1    chopps 	QPRINTF(("sbicxfin %d, csr=%02x\n", len, orig_csr));
   1210   1.1    chopps 
   1211   1.1    chopps 	WAIT_CIP (regs);
   1212   1.1    chopps 	SET_SBIC_cmd (regs, SBIC_CMD_XFER_INFO);
   1213   1.1    chopps 	for (;len > 0; len--) {
   1214   1.1    chopps 		GET_SBIC_asr (regs, asr);
   1215  1.14    chopps 		if((asr & SBIC_ASR_PE)) {
   1216  1.14    chopps #ifdef DEBUG
   1217  1.28  christos 			printf("sbicxfin parity error: l%d i%x w%d\n",
   1218  1.14    chopps 			       len, asr, wait);
   1219  1.14    chopps /*			return ((unsigned long)buf - (unsigned long)bp); */
   1220  1.14    chopps #ifdef DDB
   1221  1.14    chopps 			Debugger();
   1222  1.14    chopps #endif
   1223  1.14    chopps #endif
   1224  1.14    chopps 		}
   1225   1.1    chopps 		while ((asr & SBIC_ASR_DBR) == 0) {
   1226   1.1    chopps 			if ((asr & SBIC_ASR_INT) || --wait < 0) {
   1227   1.1    chopps #ifdef DEBUG
   1228  1.14    chopps 				if (sbic_debug) {
   1229  1.14    chopps 	QPRINTF(("sbicxfin fail:{%d} %02x %02x %02x %02x %02x %02x "
   1230  1.14    chopps 	    "%02x %02x %02x %02x\n", len, obp[0], obp[1], obp[2],
   1231  1.14    chopps 	    obp[3], obp[4], obp[5], obp[6], obp[7], obp[8], obp[9]));
   1232  1.28  christos 					printf("sbicxfin fail: l%d i%x w%d\n",
   1233   1.1    chopps 					    len, asr, wait);
   1234  1.14    chopps }
   1235   1.1    chopps #endif
   1236  1.14    chopps 				return len;
   1237  1.14    chopps 			}
   1238  1.14    chopps 
   1239  1.14    chopps 			if( ! asr & SBIC_ASR_BSY ) {
   1240  1.14    chopps 				GET_SBIC_csr(regs, csr);
   1241  1.16    chopps 				CSR_TRACE('<',csr,asr,len);
   1242  1.14    chopps 				QPRINTF(("[CSR%02xASR%02x]", csr, asr));
   1243   1.1    chopps 			}
   1244   1.1    chopps 
   1245  1.14    chopps /*			DELAY(1);*/
   1246   1.1    chopps 			GET_SBIC_asr (regs, asr);
   1247   1.1    chopps 		}
   1248   1.1    chopps 
   1249   1.1    chopps 		GET_SBIC_data (regs, *buf);
   1250  1.14    chopps /*		QPRINTF(("asr=%02x, csr=%02x, data=%02x\n", asr, csr, *buf));*/
   1251   1.1    chopps 		buf++;
   1252   1.1    chopps 	}
   1253   1.1    chopps 
   1254   1.1    chopps 	QPRINTF(("sbicxfin {%d} %02x %02x %02x %02x %02x %02x "
   1255  1.13   mycroft 	    "%02x %02x %02x %02x\n", len, obp[0], obp[1], obp[2],
   1256   1.1    chopps 	    obp[3], obp[4], obp[5], obp[6], obp[7], obp[8], obp[9]));
   1257   1.1    chopps 
   1258   1.1    chopps 	/* this leaves with one csr to be read */
   1259  1.14    chopps 	return len;
   1260   1.1    chopps }
   1261   1.1    chopps 
   1262   1.1    chopps /*
   1263   1.1    chopps  * SCSI 'immediate' command:  issue a command to some SCSI device
   1264   1.1    chopps  * and get back an 'immediate' response (i.e., do programmed xfer
   1265   1.1    chopps  * to get the response data).  'cbuf' is a buffer containing a scsi
   1266   1.1    chopps  * command of length clen bytes.  'buf' is a buffer of length 'len'
   1267   1.1    chopps  * bytes for data.  The transfer direction is determined by the device
   1268   1.1    chopps  * (i.e., by the scsi bus data xfer phase).  If 'len' is zero, the
   1269  1.14    chopps  * command must supply no data.
   1270   1.1    chopps  */
   1271   1.1    chopps int
   1272  1.45   aymeric sbicicmd(struct sbic_softc *dev, int target, int lun, void *cbuf, int clen,
   1273  1.45   aymeric          void *buf, int len)
   1274   1.1    chopps {
   1275  1.33        is 	sbic_regmap_t regs;
   1276   1.1    chopps 	u_char phase, csr, asr;
   1277  1.23     veego 	int wait, i;
   1278  1.14    chopps 	struct sbic_acb *acb;
   1279  1.14    chopps 
   1280  1.14    chopps #define CSR_LOG_BUF_SIZE 0
   1281  1.14    chopps #if CSR_LOG_BUF_SIZE
   1282  1.14    chopps 	int bufptr;
   1283  1.14    chopps 	int csrbuf[CSR_LOG_BUF_SIZE];
   1284  1.14    chopps 	bufptr=0;
   1285  1.14    chopps #endif
   1286   1.1    chopps 
   1287  1.16    chopps 	SBIC_TRACE(dev);
   1288  1.33        is 	regs = dev->sc_sbic;
   1289  1.14    chopps 	acb = dev->sc_nexus;
   1290  1.14    chopps 
   1291  1.14    chopps 	/* Make sure pointers are OK */
   1292  1.14    chopps 	dev->sc_last = dev->sc_cur = &acb->sc_pa;
   1293  1.14    chopps 	dev->sc_tcnt = acb->sc_tcnt = 0;
   1294  1.14    chopps 	acb->sc_pa.dc_count = 0; /* No DMA */
   1295  1.14    chopps 	acb->sc_kv.dc_addr = buf;
   1296  1.14    chopps 	acb->sc_kv.dc_count = len;
   1297  1.14    chopps 
   1298  1.14    chopps #ifdef DEBUG
   1299  1.14    chopps 	routine = 3;
   1300  1.14    chopps 	debug_sbic_regs = regs; /* store this to allow debug calls */
   1301  1.14    chopps 	if( data_pointer_debug > 1 )
   1302  1.28  christos 		printf("sbicicmd(%d,%d):%d\n", target, lun,
   1303  1.14    chopps 		       acb->sc_kv.dc_count);
   1304  1.14    chopps #endif
   1305   1.1    chopps 
   1306  1.13   mycroft 	/*
   1307   1.1    chopps 	 * set the sbic into non-DMA mode
   1308   1.1    chopps 	 */
   1309  1.14    chopps 	SET_SBIC_control(regs, SBIC_CTL_EDI | SBIC_CTL_IDI /*| SBIC_CTL_HSP*/);
   1310   1.1    chopps 
   1311   1.1    chopps 	dev->sc_stat[0] = 0xff;
   1312   1.1    chopps 	dev->sc_msg[0] = 0xff;
   1313  1.14    chopps 	i = 1; /* pre-load */
   1314   1.1    chopps 
   1315  1.14    chopps 	/* We're stealing the SCSI bus */
   1316  1.14    chopps 	dev->sc_flags |= SBICF_ICMD;
   1317   1.1    chopps 
   1318  1.14    chopps 	do {
   1319  1.14    chopps 		/*
   1320  1.14    chopps 		 * select the SCSI bus (it's an error if bus isn't free)
   1321  1.14    chopps 		 */
   1322  1.14    chopps 		if (!( dev->sc_flags & SBICF_SELECTED )
   1323  1.14    chopps 		    && sbicselectbus(dev, regs, target, lun, dev->sc_scsiaddr)) {
   1324  1.37        is 			/* printf("sbicicmd: trying to select busy bus!\n"); */
   1325  1.14    chopps 			dev->sc_flags &= ~SBICF_ICMD;
   1326   1.1    chopps 			return(-1);
   1327  1.14    chopps 		}
   1328   1.1    chopps 
   1329   1.1    chopps 		/*
   1330  1.14    chopps 		 * Wait for a phase change (or error) then let the device sequence
   1331  1.14    chopps 		 * us through the various SCSI phases.
   1332   1.1    chopps 		 */
   1333  1.14    chopps 
   1334  1.14    chopps 		wait = sbic_cmd_wait;
   1335  1.14    chopps 
   1336  1.16    chopps 		asr = GET_SBIC_asr (regs, asr);
   1337  1.14    chopps 		GET_SBIC_csr (regs, csr);
   1338  1.16    chopps 		CSR_TRACE('I',csr,asr,target);
   1339  1.14    chopps 		QPRINTF((">ASR:%02xCSR:%02x<", asr, csr));
   1340  1.14    chopps 
   1341  1.14    chopps #if CSR_LOG_BUF_SIZE
   1342  1.14    chopps 		csrbuf[bufptr++] = csr;
   1343  1.14    chopps #endif
   1344  1.14    chopps 
   1345  1.14    chopps 
   1346  1.14    chopps 		switch (csr) {
   1347  1.14    chopps 		case SBIC_CSR_S_XFERRED:
   1348  1.14    chopps 		case SBIC_CSR_DISC:
   1349  1.14    chopps 		case SBIC_CSR_DISC_1:
   1350  1.14    chopps 			dev->sc_flags &= ~SBICF_SELECTED;
   1351  1.14    chopps 			GET_SBIC_cmd_phase (regs, phase);
   1352  1.14    chopps 			if (phase == 0x60) {
   1353  1.14    chopps 				GET_SBIC_tlun (regs, dev->sc_stat[0]);
   1354  1.14    chopps 				i = 0; /* done */
   1355  1.23     veego /*				break; */ /* Bypass all the state gobldygook */
   1356  1.14    chopps 			} else {
   1357   1.1    chopps #ifdef DEBUG
   1358  1.14    chopps 				if(reselect_debug>1)
   1359  1.28  christos 					printf("sbicicmd: handling disconnect\n");
   1360   1.1    chopps #endif
   1361  1.14    chopps 				i = SBIC_STATE_DISCONNECT;
   1362  1.14    chopps 			}
   1363  1.14    chopps 			break;
   1364   1.1    chopps 
   1365  1.14    chopps 		case SBIC_CSR_XFERRED|CMD_PHASE:
   1366  1.14    chopps 		case SBIC_CSR_MIS|CMD_PHASE:
   1367  1.14    chopps 		case SBIC_CSR_MIS_1|CMD_PHASE:
   1368  1.14    chopps 		case SBIC_CSR_MIS_2|CMD_PHASE:
   1369  1.14    chopps 			if (sbicxfstart(regs, clen, CMD_PHASE, sbic_cmd_wait))
   1370  1.14    chopps 				if (sbicxfout(regs, clen,
   1371  1.14    chopps 					      cbuf, CMD_PHASE))
   1372  1.14    chopps 					i = sbicabort(dev, regs,"icmd sending cmd");
   1373  1.14    chopps #if 0
   1374  1.14    chopps 			GET_SBIC_csr(regs, csr); /* Lets us reload tcount */
   1375   1.1    chopps 			WAIT_CIP(regs);
   1376  1.14    chopps 			GET_SBIC_asr(regs, asr);
   1377  1.16    chopps 			CSR_TRACE('I',csr,asr,target);
   1378  1.14    chopps 			if( asr & (SBIC_ASR_BSY|SBIC_ASR_LCI|SBIC_ASR_CIP) )
   1379  1.28  christos 				printf("next: cmd sent asr %02x, csr %02x\n",
   1380  1.14    chopps 				       asr, csr);
   1381  1.14    chopps #endif
   1382  1.14    chopps 			break;
   1383  1.14    chopps 
   1384  1.14    chopps #if 0
   1385  1.14    chopps 		case SBIC_CSR_XFERRED|DATA_OUT_PHASE:
   1386  1.14    chopps 		case SBIC_CSR_XFERRED|DATA_IN_PHASE:
   1387  1.14    chopps 		case SBIC_CSR_MIS|DATA_OUT_PHASE:
   1388  1.14    chopps 		case SBIC_CSR_MIS|DATA_IN_PHASE:
   1389  1.14    chopps 		case SBIC_CSR_MIS_1|DATA_OUT_PHASE:
   1390  1.14    chopps 		case SBIC_CSR_MIS_1|DATA_IN_PHASE:
   1391  1.14    chopps 		case SBIC_CSR_MIS_2|DATA_OUT_PHASE:
   1392  1.14    chopps 		case SBIC_CSR_MIS_2|DATA_IN_PHASE:
   1393  1.14    chopps 			if (acb->sc_kv.dc_count <= 0)
   1394  1.14    chopps 				i = sbicabort(dev, regs, "icmd out of data");
   1395  1.14    chopps 			else {
   1396  1.14    chopps 			  wait = sbic_data_wait;
   1397  1.14    chopps 			  if (sbicxfstart(regs,
   1398  1.14    chopps 					  acb->sc_kv.dc_count,
   1399  1.14    chopps 					  SBIC_PHASE(csr), wait))
   1400  1.14    chopps 			    if (csr & 0x01)
   1401  1.14    chopps 			      /* data in? */
   1402  1.14    chopps 			      i=sbicxfin(regs,
   1403  1.14    chopps 					 acb->sc_kv.dc_count,
   1404  1.14    chopps 					 acb->sc_kv.dc_addr);
   1405  1.14    chopps 			    else
   1406  1.14    chopps 			      i=sbicxfout(regs,
   1407  1.14    chopps 					  acb->sc_kv.dc_count,
   1408  1.14    chopps 					  acb->sc_kv.dc_addr,
   1409  1.14    chopps 					     SBIC_PHASE(csr));
   1410  1.14    chopps 			  acb->sc_kv.dc_addr +=
   1411  1.14    chopps 				  (acb->sc_kv.dc_count - i);
   1412  1.14    chopps 			  acb->sc_kv.dc_count = i;
   1413  1.14    chopps 			  i = 1;
   1414  1.14    chopps 			}
   1415  1.14    chopps 			break;
   1416  1.14    chopps 
   1417   1.1    chopps #endif
   1418  1.14    chopps 		case SBIC_CSR_XFERRED|STATUS_PHASE:
   1419  1.14    chopps 		case SBIC_CSR_MIS|STATUS_PHASE:
   1420  1.14    chopps 		case SBIC_CSR_MIS_1|STATUS_PHASE:
   1421  1.14    chopps 		case SBIC_CSR_MIS_2|STATUS_PHASE:
   1422   1.1    chopps 			/*
   1423  1.14    chopps 			 * the sbic does the status/cmd-complete reading ok,
   1424  1.14    chopps 			 * so do this with its hi-level commands.
   1425   1.1    chopps 			 */
   1426  1.14    chopps #ifdef DEBUG
   1427  1.14    chopps 			if(sbic_debug)
   1428  1.28  christos 				printf("SBICICMD status phase\n");
   1429  1.14    chopps #endif
   1430  1.14    chopps 			SBIC_TC_PUT(regs, 0);
   1431  1.14    chopps 			SET_SBIC_cmd_phase(regs, 0x46);
   1432  1.14    chopps 			SET_SBIC_cmd(regs, SBIC_CMD_SEL_ATN_XFER);
   1433  1.14    chopps 			break;
   1434   1.1    chopps 
   1435  1.14    chopps #if THIS_IS_A_RESERVED_STATE
   1436  1.14    chopps 		case BUS_FREE_PHASE:		/* This is not legal */
   1437  1.14    chopps 			if( dev->sc_stat[0] != 0xff )
   1438  1.14    chopps 				goto out;
   1439  1.14    chopps 			break;
   1440   1.1    chopps #endif
   1441   1.1    chopps 
   1442  1.14    chopps 		default:
   1443  1.14    chopps 			i = sbicnextstate(dev, csr, asr);
   1444  1.14    chopps 		}
   1445  1.14    chopps 
   1446  1.14    chopps 		/*
   1447  1.14    chopps 		 * make sure the last command was taken,
   1448  1.14    chopps 		 * ie. we're not hunting after an ignored command..
   1449  1.14    chopps 		 */
   1450  1.14    chopps 		GET_SBIC_asr(regs, asr);
   1451  1.14    chopps 
   1452  1.14    chopps 		/* tapes may take a loooong time.. */
   1453  1.14    chopps 		while (asr & SBIC_ASR_BSY){
   1454  1.14    chopps 			if(asr & SBIC_ASR_DBR) {
   1455  1.28  christos 				printf("sbicicmd: Waiting while sbic is jammed, CSR:%02x,ASR:%02x\n",
   1456  1.14    chopps 				       csr,asr);
   1457  1.14    chopps #ifdef DDB
   1458  1.14    chopps 				Debugger();
   1459  1.14    chopps #endif
   1460  1.14    chopps 				/* SBIC is jammed */
   1461  1.14    chopps 				/* DUNNO which direction */
   1462  1.14    chopps 				/* Try old direction */
   1463  1.14    chopps 				GET_SBIC_data(regs,i);
   1464  1.14    chopps 				GET_SBIC_asr(regs, asr);
   1465  1.14    chopps 				if( asr & SBIC_ASR_DBR) /* Wants us to write */
   1466  1.14    chopps 					SET_SBIC_data(regs,i);
   1467   1.1    chopps 			}
   1468  1.14    chopps 			GET_SBIC_asr(regs, asr);
   1469   1.1    chopps 		}
   1470   1.1    chopps 
   1471   1.1    chopps 		/*
   1472  1.14    chopps 		 * wait for last command to complete
   1473   1.1    chopps 		 */
   1474  1.14    chopps 		if (asr & SBIC_ASR_LCI) {
   1475  1.28  christos 			printf("sbicicmd: last command ignored\n");
   1476  1.14    chopps 		}
   1477  1.14    chopps 		else if( i == 1 ) /* Bsy */
   1478  1.14    chopps 			SBIC_WAIT (regs, SBIC_ASR_INT, wait);
   1479  1.14    chopps 
   1480  1.13   mycroft 		/*
   1481  1.14    chopps 		 * do it again
   1482   1.1    chopps 		 */
   1483  1.14    chopps 	} while ( i > 0 && dev->sc_stat[0] == 0xff);
   1484   1.1    chopps 
   1485  1.14    chopps 	/* Sometimes we need to do an extra read of the CSR */
   1486  1.14    chopps 	GET_SBIC_csr(regs, csr);
   1487  1.16    chopps 	CSR_TRACE('I',csr,asr,0xff);
   1488   1.1    chopps 
   1489  1.14    chopps #if CSR_LOG_BUF_SIZE
   1490  1.14    chopps 	if(reselect_debug>1)
   1491  1.14    chopps 		for(i=0; i<bufptr; i++)
   1492  1.28  christos 			printf("CSR:%02x", csrbuf[i]);
   1493  1.14    chopps #endif
   1494   1.1    chopps 
   1495  1.14    chopps #ifdef DEBUG
   1496  1.14    chopps 	if(data_pointer_debug > 1)
   1497  1.28  christos 		printf("sbicicmd done(%d,%d):%d =%d=\n",
   1498  1.14    chopps 		       dev->target, lun,
   1499  1.14    chopps 		       acb->sc_kv.dc_count,
   1500  1.14    chopps 		       dev->sc_stat[0]);
   1501  1.14    chopps #endif
   1502   1.1    chopps 
   1503   1.1    chopps 	QPRINTF(("=STS:%02x=", dev->sc_stat[0]));
   1504  1.14    chopps 	dev->sc_flags &= ~SBICF_ICMD;
   1505  1.14    chopps 
   1506  1.16    chopps 	SBIC_TRACE(dev);
   1507   1.1    chopps 	return(dev->sc_stat[0]);
   1508   1.1    chopps }
   1509   1.1    chopps 
   1510   1.1    chopps /*
   1511   1.1    chopps  * Finish SCSI xfer command:  After the completion interrupt from
   1512   1.1    chopps  * a read/write operation, sequence through the final phases in
   1513   1.1    chopps  * programmed i/o.  This routine is a lot like sbicicmd except we
   1514   1.1    chopps  * skip (and don't allow) the select, cmd out and data in/out phases.
   1515   1.1    chopps  */
   1516   1.1    chopps void
   1517  1.45   aymeric sbicxfdone(struct sbic_softc *dev, sbic_regmap_t regs, int target)
   1518   1.1    chopps {
   1519  1.16    chopps 	u_char phase, asr, csr;
   1520   1.1    chopps 	int s;
   1521   1.1    chopps 
   1522  1.16    chopps 	SBIC_TRACE(dev);
   1523   1.1    chopps 	QPRINTF(("{"));
   1524   1.1    chopps 	s = splbio();
   1525   1.1    chopps 
   1526   1.1    chopps 	/*
   1527   1.1    chopps 	 * have the sbic complete on its own
   1528   1.1    chopps 	 */
   1529   1.1    chopps 	SBIC_TC_PUT(regs, 0);
   1530   1.1    chopps 	SET_SBIC_cmd_phase(regs, 0x46);
   1531   1.1    chopps 	SET_SBIC_cmd(regs, SBIC_CMD_SEL_ATN_XFER);
   1532   1.1    chopps 
   1533   1.1    chopps 	do {
   1534  1.16    chopps 		asr = SBIC_WAIT (regs, SBIC_ASR_INT, 0);
   1535   1.1    chopps 		GET_SBIC_csr (regs, csr);
   1536  1.16    chopps 		CSR_TRACE('f',csr,asr,target);
   1537   1.1    chopps 		QPRINTF(("%02x:", csr));
   1538   1.1    chopps 	} while ((csr != SBIC_CSR_DISC) && (csr != SBIC_CSR_DISC_1)
   1539   1.1    chopps 	    && (csr != SBIC_CSR_S_XFERRED));
   1540   1.1    chopps 
   1541   1.1    chopps 	dev->sc_flags &= ~SBICF_SELECTED;
   1542   1.1    chopps 
   1543   1.1    chopps 	GET_SBIC_cmd_phase (regs, phase);
   1544   1.1    chopps 	QPRINTF(("}%02x", phase));
   1545   1.1    chopps 	if (phase == 0x60)
   1546   1.1    chopps 		GET_SBIC_tlun(regs, dev->sc_stat[0]);
   1547   1.1    chopps 	else
   1548   1.1    chopps 		sbicerror(dev, regs, csr);
   1549   1.1    chopps 
   1550   1.1    chopps 	QPRINTF(("=STS:%02x=\n", dev->sc_stat[0]));
   1551   1.1    chopps 	splx(s);
   1552  1.16    chopps 	SBIC_TRACE(dev);
   1553   1.1    chopps }
   1554   1.1    chopps 
   1555  1.14    chopps 	/*
   1556  1.14    chopps 	 * No DMA chains
   1557  1.14    chopps 	 */
   1558  1.14    chopps 
   1559   1.1    chopps int
   1560  1.45   aymeric sbicgo(struct sbic_softc *dev, struct scsipi_xfer *xs)
   1561   1.1    chopps {
   1562  1.23     veego 	int i, dmaflags, count, usedma;
   1563  1.23     veego 	u_char csr, asr, *addr;
   1564  1.33        is 	sbic_regmap_t regs;
   1565  1.14    chopps 	struct sbic_acb *acb;
   1566   1.1    chopps 
   1567  1.16    chopps 	SBIC_TRACE(dev);
   1568  1.43    bouyer 	dev->target = xs->xs_periph->periph_target;
   1569  1.43    bouyer 	dev->lun = xs->xs_periph->periph_lun;
   1570  1.14    chopps 	acb = dev->sc_nexus;
   1571  1.33        is 	regs = dev->sc_sbic;
   1572  1.14    chopps 
   1573  1.14    chopps 	usedma = sbicdmaok(dev, xs);
   1574  1.14    chopps #ifdef DEBUG
   1575  1.14    chopps 	routine = 1;
   1576  1.14    chopps 	debug_sbic_regs = regs; /* store this to allow debug calls */
   1577  1.14    chopps 	if( data_pointer_debug > 1 )
   1578  1.28  christos 		printf("sbicgo(%d,%d)\n", dev->target, dev->lun);
   1579  1.14    chopps #endif
   1580   1.1    chopps 
   1581   1.1    chopps 	/*
   1582   1.1    chopps 	 * set the sbic into DMA mode
   1583   1.1    chopps 	 */
   1584  1.14    chopps 	if( usedma )
   1585  1.14    chopps 		SET_SBIC_control(regs, SBIC_CTL_EDI | SBIC_CTL_IDI |
   1586  1.14    chopps 				 SBIC_MACHINE_DMA_MODE);
   1587  1.14    chopps 	else
   1588  1.14    chopps 		SET_SBIC_control(regs, SBIC_CTL_EDI | SBIC_CTL_IDI);
   1589  1.14    chopps 
   1590   1.1    chopps 
   1591   1.1    chopps 	/*
   1592   1.1    chopps 	 * select the SCSI bus (it's an error if bus isn't free)
   1593   1.1    chopps 	 */
   1594  1.14    chopps 	if (sbicselectbus(dev, regs, dev->target, dev->lun,
   1595   1.7    chopps 	    dev->sc_scsiaddr)) {
   1596  1.37        is 		/* printf("sbicgo: Trying to select busy bus!\n"); */
   1597  1.16    chopps 		SBIC_TRACE(dev);
   1598  1.14    chopps 		return(0); /* Not done: needs to be rescheduled */
   1599   1.1    chopps 	}
   1600  1.14    chopps 	dev->sc_stat[0] = 0xff;
   1601   1.1    chopps 
   1602   1.1    chopps 	/*
   1603  1.14    chopps 	 * Calculate DMA chains now
   1604   1.1    chopps 	 */
   1605   1.1    chopps 
   1606  1.14    chopps 	dmaflags = 0;
   1607  1.14    chopps 	if (acb->flags & ACB_DATAIN)
   1608  1.14    chopps 		dmaflags |= DMAGO_READ;
   1609   1.1    chopps 
   1610   1.1    chopps 
   1611   1.1    chopps 	/*
   1612  1.14    chopps 	 * Deal w/bounce buffers.
   1613   1.1    chopps 	 */
   1614   1.1    chopps 
   1615  1.14    chopps 	addr = acb->sc_kv.dc_addr;
   1616  1.14    chopps 	count = acb->sc_kv.dc_count;
   1617  1.14    chopps 	if (count && (char *)kvtop(addr) != acb->sc_pa.dc_addr)	{ /* XXXX check */
   1618  1.28  christos 		printf("sbic: DMA buffer mapping changed %p->%x\n",
   1619  1.14    chopps 		    acb->sc_pa.dc_addr, kvtop(addr));
   1620  1.14    chopps #ifdef DDB
   1621  1.14    chopps 		Debugger();
   1622  1.14    chopps #endif
   1623   1.1    chopps 	}
   1624   1.1    chopps 
   1625  1.10    chopps #ifdef DEBUG
   1626  1.10    chopps 	++sbicdma_ops;			/* count total DMA operations */
   1627  1.10    chopps #endif
   1628  1.14    chopps 	if (count && usedma && dev->sc_flags & SBICF_BADDMA &&
   1629   1.1    chopps 	    sbiccheckdmap(addr, count, dev->sc_dmamask)) {
   1630   1.1    chopps 		/*
   1631   1.1    chopps 		 * need to bounce the dma.
   1632   1.1    chopps 		 */
   1633   1.1    chopps 		if (dmaflags & DMAGO_READ) {
   1634  1.14    chopps 			acb->flags |= ACB_BBUF;
   1635  1.14    chopps 			acb->sc_dmausrbuf = addr;
   1636  1.14    chopps 			acb->sc_dmausrlen = count;
   1637  1.14    chopps 			acb->sc_usrbufpa = (u_char *)kvtop(addr);
   1638  1.14    chopps 			if(!dev->sc_tinfo[dev->target].bounce) {
   1639  1.28  christos 				printf("sbicgo: HELP! no bounce allocated for %d\n",
   1640  1.14    chopps 				       dev->target);
   1641  1.28  christos 				printf("xfer: (%p->%p,%lx)\n", acb->sc_dmausrbuf,
   1642  1.14    chopps 				       acb->sc_usrbufpa, acb->sc_dmausrlen);
   1643  1.43    bouyer 				dev->sc_tinfo[xs->xs_periph->periph_target].bounce
   1644  1.14    chopps 					= (char *)alloc_z2mem(MAXPHYS);
   1645  1.43    bouyer 				if (isztwomem(dev->sc_tinfo[xs->xs_periph->periph_target].bounce))
   1646  1.28  christos 					printf("alloc ZII target %d bounce pa 0x%x\n",
   1647  1.43    bouyer 					       xs->xs_periph->periph_target,
   1648  1.43    bouyer 					       kvtop(dev->sc_tinfo[xs->xs_periph->periph_target].bounce));
   1649  1.43    bouyer 				else if (dev->sc_tinfo[xs->xs_periph->periph_target].bounce)
   1650  1.28  christos 					printf("alloc CHIP target %d bounce pa 0x%p\n",
   1651  1.43    bouyer 					       xs->xs_periph->periph_target,
   1652  1.43    bouyer 					       PREP_DMA_MEM(dev->sc_tinfo[xs->xs_periph->periph_target].bounce));
   1653  1.14    chopps 
   1654  1.28  christos 				printf("Allocating %d bounce at %x\n",
   1655  1.14    chopps 				       dev->target,
   1656  1.14    chopps 				       kvtop(dev->sc_tinfo[dev->target].bounce));
   1657  1.14    chopps 			}
   1658   1.1    chopps 		} else {	/* write: copy to dma buffer */
   1659  1.14    chopps #ifdef DEBUG
   1660  1.14    chopps 			if(data_pointer_debug)
   1661  1.28  christos 			printf("sbicgo: copying %x bytes to target %d bounce %x\n",
   1662  1.14    chopps 			       count, dev->target,
   1663  1.14    chopps 			       kvtop(dev->sc_tinfo[dev->target].bounce));
   1664  1.14    chopps #endif
   1665  1.14    chopps 			bcopy (addr, dev->sc_tinfo[dev->target].bounce, count);
   1666   1.1    chopps 		}
   1667  1.14    chopps 		addr = dev->sc_tinfo[dev->target].bounce;/* and use dma buffer */
   1668  1.14    chopps 		acb->sc_kv.dc_addr = addr;
   1669  1.10    chopps #ifdef DEBUG
   1670  1.10    chopps 		++sbicdma_bounces;		/* count number of bounced */
   1671  1.10    chopps #endif
   1672   1.1    chopps 	}
   1673   1.1    chopps 
   1674  1.14    chopps 	/*
   1675  1.14    chopps 	 * Allocate the DMA chain
   1676  1.14    chopps 	 */
   1677  1.14    chopps 
   1678  1.14    chopps 	/* Set start KVM addresses */
   1679  1.14    chopps #if 0
   1680  1.14    chopps 	acb->sc_kv.dc_addr = addr;
   1681  1.14    chopps 	acb->sc_kv.dc_count = count;
   1682  1.10    chopps #endif
   1683   1.1    chopps 
   1684  1.14    chopps 	/* Mark end of segment */
   1685  1.14    chopps 	acb->sc_tcnt = dev->sc_tcnt = 0;
   1686  1.14    chopps 	acb->sc_pa.dc_count = 0;
   1687  1.14    chopps 
   1688  1.14    chopps 	sbic_load_ptrs(dev, regs, dev->target, dev->lun);
   1689  1.16    chopps 	SBIC_TRACE(dev);
   1690  1.14    chopps 	/* Enable interrupts but don't do any DMA */
   1691  1.16    chopps 	dev->sc_enintr(dev);
   1692  1.16    chopps 	if (usedma) {
   1693  1.16    chopps 		dev->sc_tcnt = dev->sc_dmago(dev, acb->sc_pa.dc_addr,
   1694  1.16    chopps 		    acb->sc_pa.dc_count,
   1695  1.16    chopps 		    dmaflags);
   1696  1.16    chopps #ifdef DEBUG
   1697  1.19    chopps 		dev->sc_dmatimo = dev->sc_tcnt ? 1 : 0;
   1698  1.16    chopps #endif
   1699  1.16    chopps         } else
   1700  1.16    chopps 		dev->sc_dmacmd = 0; /* Don't use DMA */
   1701  1.14    chopps 	dev->sc_flags |= SBICF_INDMA;
   1702  1.23     veego /*	SBIC_TC_PUT(regs, dev->sc_tcnt); */ /* XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX */
   1703  1.16    chopps 	SBIC_TRACE(dev);
   1704  1.14    chopps 	sbic_save_ptrs(dev, regs, dev->target, dev->lun);
   1705  1.14    chopps 
   1706  1.14    chopps 	/*
   1707  1.14    chopps 	 * push the data cache ( I think this won't work (EH))
   1708  1.14    chopps 	 */
   1709  1.26        is #if defined(M68040) || defined(M68060)
   1710  1.14    chopps 	if (mmutype == MMU_68040 && usedma && count) {
   1711  1.14    chopps 		dma_cachectl(addr, count);
   1712  1.14    chopps 		if (((u_int)addr & 0xF) || (((u_int)addr + count) & 0xF))
   1713  1.14    chopps 			dev->sc_flags |= SBICF_DCFLUSH;
   1714   1.1    chopps 	}
   1715   1.1    chopps #endif
   1716   1.1    chopps 
   1717   1.1    chopps 	/*
   1718  1.16    chopps 	 * enintr() also enables interrupts for the sbic
   1719   1.1    chopps 	 */
   1720  1.14    chopps #ifdef DEBUG
   1721  1.14    chopps 	if( data_pointer_debug > 1 )
   1722  1.28  christos 		printf("sbicgo dmago:%d(%p:%lx)\n",
   1723  1.14    chopps 		       dev->target,dev->sc_cur->dc_addr,dev->sc_tcnt);
   1724  1.24    mhitch #if 0
   1725  1.24    mhitch 	/*
   1726  1.24    mhitch 	 * Hmm - this isn't right:  asr and csr haven't been set yet.
   1727  1.24    mhitch 	 */
   1728  1.14    chopps 	debug_asr = asr;
   1729  1.14    chopps 	debug_csr = csr;
   1730   1.3    chopps #endif
   1731  1.24    mhitch #endif
   1732   1.1    chopps 
   1733   1.1    chopps 	/*
   1734  1.14    chopps 	 * Lets cycle a while then let the interrupt handler take over
   1735   1.1    chopps 	 */
   1736   1.1    chopps 
   1737  1.16    chopps 	asr = GET_SBIC_asr(regs, asr);
   1738  1.14    chopps 	do {
   1739  1.14    chopps 		GET_SBIC_csr(regs, csr);
   1740  1.16    chopps 		CSR_TRACE('g',csr,asr,dev->target);
   1741  1.14    chopps #ifdef DEBUG
   1742  1.14    chopps 		debug_csr = csr;
   1743  1.14    chopps 		routine = 1;
   1744  1.14    chopps #endif
   1745  1.14    chopps 		QPRINTF(("go[0x%x]", csr));
   1746   1.1    chopps 
   1747  1.14    chopps 		i = sbicnextstate(dev, csr, asr);
   1748   1.1    chopps 
   1749  1.14    chopps 		WAIT_CIP(regs);
   1750  1.14    chopps 		GET_SBIC_asr(regs, asr);
   1751  1.14    chopps #ifdef DEBUG
   1752  1.14    chopps 		debug_asr = asr;
   1753  1.14    chopps #endif
   1754  1.28  christos 		if(asr & SBIC_ASR_LCI) printf("sbicgo: LCI asr:%02x csr:%02x\n",
   1755  1.14    chopps 					      asr,csr);
   1756  1.14    chopps 	} while( i == SBIC_STATE_RUNNING
   1757  1.14    chopps 		&& asr & (SBIC_ASR_INT|SBIC_ASR_LCI) );
   1758  1.14    chopps 
   1759  1.16    chopps 	CSR_TRACE('g',csr,asr,i<<4);
   1760  1.16    chopps 	SBIC_TRACE(dev);
   1761  1.28  christos if (i == SBIC_STATE_DONE && dev->sc_stat[0] == 0xff) printf("sbicgo: done & stat = 0xff\n");
   1762  1.16    chopps 	if (i == SBIC_STATE_DONE && dev->sc_stat[0] != 0xff) {
   1763  1.16    chopps /*	if( i == SBIC_STATE_DONE && dev->sc_stat[0] ) { */
   1764  1.14    chopps 		/* Did we really finish that fast? */
   1765  1.14    chopps 		return 1;
   1766  1.14    chopps 	}
   1767  1.14    chopps 	return 0;
   1768   1.1    chopps }
   1769   1.1    chopps 
   1770   1.1    chopps 
   1771   1.1    chopps int
   1772  1.45   aymeric sbicintr(struct sbic_softc *dev)
   1773   1.1    chopps {
   1774  1.33        is 	sbic_regmap_t regs;
   1775  1.23     veego 	u_char asr, csr;
   1776  1.23     veego 	int i;
   1777   1.1    chopps 
   1778  1.33        is 	regs = dev->sc_sbic;
   1779   1.1    chopps 
   1780   1.1    chopps 	/*
   1781   1.1    chopps 	 * pending interrupt?
   1782   1.1    chopps 	 */
   1783   1.1    chopps 	GET_SBIC_asr (regs, asr);
   1784   1.1    chopps 	if ((asr & SBIC_ASR_INT) == 0)
   1785   1.1    chopps 		return(0);
   1786   1.1    chopps 
   1787  1.16    chopps 	SBIC_TRACE(dev);
   1788  1.14    chopps 	do {
   1789  1.14    chopps 		GET_SBIC_csr(regs, csr);
   1790  1.16    chopps 		CSR_TRACE('i',csr,asr,dev->target);
   1791  1.14    chopps #ifdef DEBUG
   1792  1.14    chopps 		debug_csr = csr;
   1793  1.14    chopps 		routine = 2;
   1794  1.14    chopps #endif
   1795  1.14    chopps 		QPRINTF(("intr[0x%x]", csr));
   1796  1.14    chopps 
   1797  1.14    chopps 		i = sbicnextstate(dev, csr, asr);
   1798  1.14    chopps 
   1799  1.14    chopps 		WAIT_CIP(regs);
   1800  1.14    chopps 		GET_SBIC_asr(regs, asr);
   1801  1.14    chopps #ifdef DEBUG
   1802  1.14    chopps 		debug_asr = asr;
   1803  1.14    chopps #endif
   1804  1.14    chopps #if 0
   1805  1.28  christos 		if(asr & SBIC_ASR_LCI) printf("sbicintr: LCI asr:%02x csr:%02x\n",
   1806  1.14    chopps 					      asr,csr);
   1807  1.14    chopps #endif
   1808  1.14    chopps 	} while(i == SBIC_STATE_RUNNING &&
   1809  1.14    chopps 		asr & (SBIC_ASR_INT|SBIC_ASR_LCI));
   1810  1.16    chopps 	CSR_TRACE('i',csr,asr,i<<4);
   1811  1.16    chopps 	SBIC_TRACE(dev);
   1812  1.14    chopps 	return(1);
   1813  1.14    chopps }
   1814  1.14    chopps 
   1815  1.14    chopps /*
   1816  1.14    chopps  * Run commands and wait for disconnect
   1817  1.14    chopps  */
   1818  1.14    chopps int
   1819  1.45   aymeric sbicpoll(struct sbic_softc *dev)
   1820  1.14    chopps {
   1821  1.33        is 	sbic_regmap_t regs;
   1822  1.14    chopps 	u_char asr, csr;
   1823  1.14    chopps 	int i;
   1824  1.14    chopps 
   1825  1.16    chopps 	SBIC_TRACE(dev);
   1826  1.33        is 	regs = dev->sc_sbic;
   1827  1.14    chopps 
   1828  1.14    chopps 	do {
   1829  1.14    chopps 		GET_SBIC_asr (regs, asr);
   1830  1.14    chopps #ifdef DEBUG
   1831  1.14    chopps 		debug_asr = asr;
   1832  1.14    chopps #endif
   1833  1.14    chopps 		GET_SBIC_csr(regs, csr);
   1834  1.16    chopps 		CSR_TRACE('p',csr,asr,dev->target);
   1835  1.14    chopps #ifdef DEBUG
   1836  1.14    chopps 		debug_csr = csr;
   1837  1.14    chopps 		routine = 2;
   1838  1.14    chopps #endif
   1839  1.14    chopps 		QPRINTF(("poll[0x%x]", csr));
   1840  1.14    chopps 
   1841  1.14    chopps 		i = sbicnextstate(dev, csr, asr);
   1842  1.14    chopps 
   1843  1.14    chopps 		WAIT_CIP(regs);
   1844  1.14    chopps 		GET_SBIC_asr(regs, asr);
   1845  1.14    chopps 		/* tapes may take a loooong time.. */
   1846  1.14    chopps 		while (asr & SBIC_ASR_BSY){
   1847  1.14    chopps 			if(asr & SBIC_ASR_DBR) {
   1848  1.28  christos 				printf("sbipoll: Waiting while sbic is jammed, CSR:%02x,ASR:%02x\n",
   1849  1.14    chopps 				       csr,asr);
   1850  1.14    chopps #ifdef DDB
   1851  1.14    chopps 				Debugger();
   1852  1.14    chopps #endif
   1853  1.14    chopps 				/* SBIC is jammed */
   1854  1.14    chopps 				/* DUNNO which direction */
   1855  1.14    chopps 				/* Try old direction */
   1856  1.14    chopps 				GET_SBIC_data(regs,i);
   1857  1.14    chopps 				GET_SBIC_asr(regs, asr);
   1858  1.14    chopps 				if( asr & SBIC_ASR_DBR) /* Wants us to write */
   1859  1.14    chopps 					SET_SBIC_data(regs,i);
   1860  1.14    chopps 			}
   1861  1.14    chopps 			GET_SBIC_asr(regs, asr);
   1862  1.14    chopps 		}
   1863  1.14    chopps 
   1864  1.28  christos 		if(asr & SBIC_ASR_LCI) printf("sbicpoll: LCI asr:%02x csr:%02x\n",
   1865  1.14    chopps 					      asr,csr);
   1866  1.14    chopps 		else if( i == 1 ) /* BSY */
   1867  1.14    chopps 			SBIC_WAIT(regs, SBIC_ASR_INT, sbic_cmd_wait);
   1868  1.14    chopps 	} while(i == SBIC_STATE_RUNNING);
   1869  1.16    chopps 	CSR_TRACE('p',csr,asr,i<<4);
   1870  1.16    chopps 	SBIC_TRACE(dev);
   1871  1.14    chopps 	return(1);
   1872  1.14    chopps }
   1873  1.14    chopps 
   1874  1.14    chopps /*
   1875  1.14    chopps  * Handle a single msgin
   1876  1.14    chopps  */
   1877  1.14    chopps 
   1878  1.14    chopps int
   1879  1.45   aymeric sbicmsgin(struct sbic_softc *dev)
   1880  1.14    chopps {
   1881  1.33        is 	sbic_regmap_t regs;
   1882  1.14    chopps 	int recvlen;
   1883  1.14    chopps 	u_char asr, csr, *tmpaddr;
   1884  1.14    chopps 
   1885  1.33        is 	regs = dev->sc_sbic;
   1886  1.14    chopps 
   1887  1.14    chopps 	dev->sc_msg[0] = 0xff;
   1888  1.14    chopps 	dev->sc_msg[1] = 0xff;
   1889  1.14    chopps 
   1890  1.14    chopps 	GET_SBIC_asr(regs, asr);
   1891  1.14    chopps #ifdef DEBUG
   1892  1.14    chopps 	if(reselect_debug>1)
   1893  1.28  christos 		printf("sbicmsgin asr=%02x\n", asr);
   1894  1.14    chopps #endif
   1895  1.14    chopps 
   1896  1.14    chopps 	sbic_save_ptrs(dev, regs, dev->target, dev->lun);
   1897  1.14    chopps 
   1898  1.14    chopps 	GET_SBIC_selid (regs, csr);
   1899  1.14    chopps 	SET_SBIC_selid (regs, csr | SBIC_SID_FROM_SCSI);
   1900  1.14    chopps 
   1901  1.14    chopps 	SBIC_TC_PUT(regs, 0);
   1902  1.14    chopps 	tmpaddr = dev->sc_msg;
   1903  1.14    chopps 	recvlen = 1;
   1904  1.14    chopps 	do {
   1905  1.14    chopps 		while( recvlen-- ) {
   1906  1.16    chopps 			asr = GET_SBIC_asr(regs, asr);
   1907  1.14    chopps 			GET_SBIC_csr(regs, csr);
   1908  1.14    chopps 			QPRINTF(("sbicmsgin ready to go (csr,asr)=(%02x,%02x)\n",
   1909  1.14    chopps 				 csr, asr));
   1910  1.14    chopps 
   1911  1.14    chopps 			RECV_BYTE(regs, *tmpaddr);
   1912  1.16    chopps 			CSR_TRACE('m',csr,asr,*tmpaddr);
   1913  1.14    chopps #if 1
   1914  1.14    chopps 			/*
   1915  1.14    chopps 			 * get the command completion interrupt, or we
   1916  1.14    chopps 			 * can't send a new command (LCI)
   1917  1.14    chopps 			 */
   1918  1.14    chopps 			SBIC_WAIT(regs, SBIC_ASR_INT, 0);
   1919  1.14    chopps 			GET_SBIC_csr(regs, csr);
   1920  1.16    chopps 			CSR_TRACE('X',csr,asr,dev->target);
   1921  1.14    chopps #else
   1922  1.14    chopps 			WAIT_CIP(regs);
   1923  1.14    chopps 			do {
   1924  1.14    chopps 				GET_SBIC_asr(regs, asr);
   1925  1.14    chopps 				csr = 0xff;
   1926  1.14    chopps 				GET_SBIC_csr(regs, csr);
   1927  1.16    chopps 				CSR_TRACE('X',csr,asr,dev->target);
   1928  1.14    chopps 				if( csr == 0xff )
   1929  1.28  christos 					printf("sbicmsgin waiting: csr %02x asr %02x\n", csr, asr);
   1930  1.14    chopps 			} while( csr == 0xff );
   1931  1.14    chopps #endif
   1932  1.14    chopps #ifdef DEBUG
   1933  1.14    chopps 			if(reselect_debug>1)
   1934  1.28  christos 				printf("sbicmsgin: got %02x csr %02x asr %02x\n",
   1935  1.14    chopps 				       *tmpaddr, csr, asr);
   1936  1.14    chopps #endif
   1937  1.14    chopps #if do_parity_check
   1938  1.14    chopps 			if( asr & SBIC_ASR_PE ) {
   1939  1.28  christos 				printf ("Parity error");
   1940  1.14    chopps 				/* This code simply does not work. */
   1941  1.14    chopps 				WAIT_CIP(regs);
   1942  1.14    chopps 				SET_SBIC_cmd(regs, SBIC_CMD_SET_ATN);
   1943  1.14    chopps 				WAIT_CIP(regs);
   1944  1.14    chopps 				GET_SBIC_asr(regs, asr);
   1945  1.14    chopps 				WAIT_CIP(regs);
   1946  1.14    chopps 				SET_SBIC_cmd(regs, SBIC_CMD_CLR_ACK);
   1947  1.14    chopps 				WAIT_CIP(regs);
   1948  1.14    chopps 				if( !(asr & SBIC_ASR_LCI) )
   1949  1.14    chopps 					/* Target wants to send garbled msg*/
   1950  1.14    chopps 					continue;
   1951  1.28  christos 				printf("--fixing\n");
   1952  1.14    chopps 				/* loop until a msgout phase occurs on target */
   1953  1.14    chopps 				while(csr & 0x07 != MESG_OUT_PHASE) {
   1954  1.14    chopps 					while( asr & SBIC_ASR_BSY &&
   1955  1.14    chopps 					      !(asr & SBIC_ASR_DBR|SBIC_ASR_INT) )
   1956  1.14    chopps 						GET_SBIC_asr(regs, asr);
   1957  1.14    chopps 					if( asr & SBIC_ASR_DBR )
   1958  1.14    chopps 						panic("msgin: jammed again!\n");
   1959  1.14    chopps 					GET_SBIC_csr(regs, csr);
   1960  1.16    chopps 					CSR_TRACE('e',csr,asr,dev->target);
   1961  1.14    chopps 					if( csr & 0x07 != MESG_OUT_PHASE ) {
   1962  1.14    chopps 						sbicnextstate(dev, csr, asr);
   1963  1.14    chopps 						sbic_save_ptrs(dev, regs,
   1964  1.14    chopps 							       dev->target,
   1965  1.14    chopps 							       dev->lun);
   1966  1.14    chopps 					}
   1967  1.14    chopps 				}
   1968  1.14    chopps 				/* Should be msg out by now */
   1969  1.14    chopps 				SEND_BYTE(regs, MSG_PARITY_ERROR);
   1970  1.14    chopps 			}
   1971  1.14    chopps 			else
   1972  1.14    chopps #endif
   1973  1.14    chopps 				tmpaddr++;
   1974  1.14    chopps 
   1975  1.14    chopps 			if(recvlen) {
   1976  1.14    chopps 				/* Clear ACK */
   1977  1.14    chopps 				WAIT_CIP(regs);
   1978  1.14    chopps 				GET_SBIC_asr(regs, asr);
   1979  1.14    chopps 				GET_SBIC_csr(regs, csr);
   1980  1.16    chopps 				CSR_TRACE('X',csr,asr,dev->target);
   1981  1.14    chopps 				QPRINTF(("sbicmsgin pre byte CLR_ACK (csr,asr)=(%02x,%02x)\n",
   1982  1.14    chopps 					 csr, asr));
   1983  1.14    chopps 				SET_SBIC_cmd(regs, SBIC_CMD_CLR_ACK);
   1984  1.14    chopps 				SBIC_WAIT(regs, SBIC_ASR_INT, 0);
   1985  1.14    chopps 			}
   1986  1.14    chopps 
   1987  1.14    chopps 		};
   1988  1.14    chopps 
   1989  1.14    chopps 		if(dev->sc_msg[0] == 0xff) {
   1990  1.28  christos 			printf("sbicmsgin: sbic swallowed our message\n");
   1991  1.14    chopps 			break;
   1992  1.14    chopps 		}
   1993  1.14    chopps #ifdef DEBUG
   1994  1.14    chopps 		if (sync_debug)
   1995  1.28  christos 			printf("msgin done csr 0x%x asr 0x%x msg 0x%x\n",
   1996  1.14    chopps 			       csr, asr, dev->sc_msg[0]);
   1997  1.14    chopps #endif
   1998  1.14    chopps 		/*
   1999  1.14    chopps 		 * test whether this is a reply to our sync
   2000  1.14    chopps 		 * request
   2001  1.14    chopps 		 */
   2002  1.14    chopps 		if (MSG_ISIDENTIFY(dev->sc_msg[0])) {
   2003  1.14    chopps 			QPRINTF(("IFFY"));
   2004  1.14    chopps #if 0
   2005  1.14    chopps 			/* There is an implied load-ptrs here */
   2006  1.14    chopps 			sbic_load_ptrs(dev, regs, dev->target, dev->lun);
   2007  1.14    chopps #endif
   2008  1.14    chopps 			/* Got IFFY msg -- ack it */
   2009  1.14    chopps 		} else if (dev->sc_msg[0] == MSG_REJECT
   2010  1.14    chopps 			   && dev->sc_sync[dev->target].state == SYNC_SENT) {
   2011  1.14    chopps 			QPRINTF(("REJECT of SYN"));
   2012  1.14    chopps #ifdef DEBUG
   2013  1.14    chopps 			if (sync_debug)
   2014  1.28  christos 				printf("target %d rejected sync, going async\n",
   2015  1.14    chopps 				       dev->target);
   2016  1.14    chopps #endif
   2017  1.14    chopps 			dev->sc_sync[dev->target].period = sbic_min_period;
   2018  1.14    chopps 			dev->sc_sync[dev->target].offset = 0;
   2019  1.14    chopps 			dev->sc_sync[dev->target].state = SYNC_DONE;
   2020  1.14    chopps 			SET_SBIC_syn(regs,
   2021  1.14    chopps 				     SBIC_SYN(dev->sc_sync[dev->target].offset,
   2022  1.14    chopps 					      dev->sc_sync[dev->target].period));
   2023  1.14    chopps 		} else if ((dev->sc_msg[0] == MSG_REJECT)) {
   2024  1.14    chopps 			QPRINTF(("REJECT"));
   2025  1.14    chopps 			/*
   2026  1.14    chopps 			 * we'll never REJECt a REJECT message..
   2027  1.14    chopps 			 */
   2028  1.14    chopps 		} else if ((dev->sc_msg[0] == MSG_SAVE_DATA_PTR)) {
   2029  1.14    chopps 			QPRINTF(("MSG_SAVE_DATA_PTR"));
   2030  1.14    chopps 			/*
   2031  1.14    chopps 			 * don't reject this either.
   2032  1.14    chopps 			 */
   2033  1.14    chopps 		} else if ((dev->sc_msg[0] == MSG_DISCONNECT)) {
   2034  1.14    chopps 			QPRINTF(("DISCONNECT"));
   2035  1.14    chopps #ifdef DEBUG
   2036  1.14    chopps 			if( reselect_debug>1 && dev->sc_msg[0] == MSG_DISCONNECT )
   2037  1.28  christos 				printf("sbicmsgin: got disconnect msg %s\n",
   2038  1.14    chopps 				       (dev->sc_flags & SBICF_ICMD)?"rejecting":"");
   2039  1.14    chopps #endif
   2040  1.14    chopps 			if( dev->sc_flags & SBICF_ICMD ) {
   2041  1.14    chopps 				/* We're in immediate mode. Prevent disconnects. */
   2042  1.14    chopps 				/* prepare to reject the message, NACK */
   2043  1.14    chopps 				SET_SBIC_cmd(regs, SBIC_CMD_SET_ATN);
   2044  1.14    chopps 				WAIT_CIP(regs);
   2045  1.14    chopps 			}
   2046  1.14    chopps 		} else if (dev->sc_msg[0] == MSG_CMD_COMPLETE ) {
   2047  1.14    chopps 			QPRINTF(("CMD_COMPLETE"));
   2048  1.14    chopps 			/* !! KLUDGE ALERT !! quite a few drives don't seem to
   2049  1.14    chopps 			 * really like the current way of sending the
   2050  1.14    chopps 			 * sync-handshake together with the ident-message, and
   2051  1.14    chopps 			 * they react by sending command-complete and
   2052  1.14    chopps 			 * disconnecting right after returning the valid sync
   2053  1.14    chopps 			 * handshake. So, all I can do is reselect the drive,
   2054  1.14    chopps 			 * and hope it won't disconnect again. I don't think
   2055  1.14    chopps 			 * this is valid behavior, but I can't help fixing a
   2056  1.14    chopps 			 * problem that apparently exists.
   2057  1.14    chopps 			 *
   2058  1.14    chopps 			 * Note: we should not get here on `normal' command
   2059  1.14    chopps 			 * completion, as that condition is handled by the
   2060  1.14    chopps 			 * high-level sel&xfer resume command used to walk
   2061  1.14    chopps 			 * thru status/cc-phase.
   2062  1.14    chopps 			 */
   2063  1.14    chopps 
   2064  1.14    chopps #ifdef DEBUG
   2065  1.14    chopps 			if (sync_debug)
   2066  1.28  christos 				printf ("GOT MSG %d! target %d acting weird.."
   2067  1.14    chopps 					" waiting for disconnect...\n",
   2068  1.14    chopps 					dev->sc_msg[0], dev->target);
   2069  1.14    chopps #endif
   2070  1.14    chopps 			/* Check to see if sbic is handling this */
   2071  1.14    chopps 			GET_SBIC_asr(regs, asr);
   2072  1.14    chopps 			if(asr & SBIC_ASR_BSY)
   2073  1.14    chopps 				return SBIC_STATE_RUNNING;
   2074  1.14    chopps 
   2075  1.14    chopps 			/* Let's try this: Assume it works and set status to 00 */
   2076  1.14    chopps 			dev->sc_stat[0] = 0;
   2077  1.14    chopps 		} else if (dev->sc_msg[0] == MSG_EXT_MESSAGE
   2078  1.14    chopps 			   && tmpaddr == &dev->sc_msg[1]) {
   2079  1.14    chopps 			QPRINTF(("ExtMSG\n"));
   2080  1.14    chopps 			/* Read in whole extended message */
   2081  1.14    chopps 			SET_SBIC_cmd(regs, SBIC_CMD_CLR_ACK);
   2082  1.14    chopps 			SBIC_WAIT(regs, SBIC_ASR_INT, 0);
   2083  1.14    chopps 			GET_SBIC_asr(regs, asr);
   2084  1.14    chopps 			GET_SBIC_csr(regs, csr);
   2085  1.14    chopps 			QPRINTF(("CLR ACK asr %02x, csr %02x\n", asr, csr));
   2086  1.14    chopps 			RECV_BYTE(regs, *tmpaddr);
   2087  1.16    chopps 			CSR_TRACE('x',csr,asr,*tmpaddr);
   2088  1.14    chopps 			/* Wait for command completion IRQ */
   2089  1.14    chopps 			SBIC_WAIT(regs, SBIC_ASR_INT, 0);
   2090  1.14    chopps 			recvlen = *tmpaddr++;
   2091  1.14    chopps 			QPRINTF(("Recving ext msg, asr %02x csr %02x len %02x\n",
   2092  1.14    chopps 			       asr, csr, recvlen));
   2093  1.14    chopps 		} else if (dev->sc_msg[0] == MSG_EXT_MESSAGE && dev->sc_msg[1] == 3
   2094  1.14    chopps 			   && dev->sc_msg[2] == MSG_SYNC_REQ) {
   2095  1.14    chopps 			QPRINTF(("SYN"));
   2096  1.14    chopps 			dev->sc_sync[dev->target].period =
   2097  1.14    chopps 				sbicfromscsiperiod(dev,
   2098  1.14    chopps 						   regs, dev->sc_msg[3]);
   2099  1.14    chopps 			dev->sc_sync[dev->target].offset = dev->sc_msg[4];
   2100  1.14    chopps 			dev->sc_sync[dev->target].state = SYNC_DONE;
   2101  1.14    chopps 			SET_SBIC_syn(regs,
   2102  1.14    chopps 				     SBIC_SYN(dev->sc_sync[dev->target].offset,
   2103  1.14    chopps 					      dev->sc_sync[dev->target].period));
   2104  1.28  christos 			printf("%s: target %d now synchronous,"
   2105  1.14    chopps 			       " period=%dns, offset=%d.\n",
   2106  1.14    chopps 			       dev->sc_dev.dv_xname, dev->target,
   2107  1.14    chopps 			       dev->sc_msg[3] * 4, dev->sc_msg[4]);
   2108  1.14    chopps 		} else {
   2109  1.14    chopps #ifdef DEBUG
   2110  1.14    chopps 			if (sbic_debug || sync_debug)
   2111  1.28  christos 				printf ("sbicmsgin: Rejecting message 0x%02x\n",
   2112  1.14    chopps 					dev->sc_msg[0]);
   2113  1.14    chopps #endif
   2114  1.14    chopps 			/* prepare to reject the message, NACK */
   2115  1.14    chopps 			SET_SBIC_cmd(regs, SBIC_CMD_SET_ATN);
   2116  1.14    chopps 			WAIT_CIP(regs);
   2117  1.14    chopps 		}
   2118  1.14    chopps 		/* Clear ACK */
   2119  1.14    chopps 		WAIT_CIP(regs);
   2120  1.14    chopps 		GET_SBIC_asr(regs, asr);
   2121  1.14    chopps 		GET_SBIC_csr(regs, csr);
   2122  1.16    chopps 		CSR_TRACE('X',csr,asr,dev->target);
   2123  1.14    chopps 		QPRINTF(("sbicmsgin pre CLR_ACK (csr,asr)=(%02x,%02x)%d\n",
   2124  1.14    chopps 			 csr, asr, recvlen));
   2125  1.14    chopps 		SET_SBIC_cmd(regs, SBIC_CMD_CLR_ACK);
   2126  1.14    chopps 		SBIC_WAIT(regs, SBIC_ASR_INT, 0);
   2127  1.14    chopps 	}
   2128  1.14    chopps #if 0
   2129  1.14    chopps 	while((csr == SBIC_CSR_MSGIN_W_ACK)
   2130  1.14    chopps 	      || (SBIC_PHASE(csr) == MESG_IN_PHASE));
   2131  1.14    chopps #else
   2132  1.14    chopps 	while (recvlen>0);
   2133  1.14    chopps #endif
   2134  1.14    chopps 
   2135  1.14    chopps 	QPRINTF(("sbicmsgin finished: csr %02x, asr %02x\n",csr, asr));
   2136  1.14    chopps 
   2137  1.14    chopps 	/* Should still have one CSR to read */
   2138  1.14    chopps 	return SBIC_STATE_RUNNING;
   2139  1.14    chopps }
   2140  1.14    chopps 
   2141  1.14    chopps 
   2142  1.14    chopps /*
   2143  1.14    chopps  * sbicnextstate()
   2144  1.14    chopps  * return:
   2145  1.14    chopps  *		0  == done
   2146  1.14    chopps  *		1  == working
   2147  1.14    chopps  *		2  == disconnected
   2148  1.14    chopps  *		-1 == error
   2149  1.14    chopps  */
   2150  1.14    chopps int
   2151  1.45   aymeric sbicnextstate(struct sbic_softc *dev, u_char csr, u_char asr)
   2152  1.14    chopps {
   2153  1.33        is 	sbic_regmap_t regs;
   2154  1.14    chopps 	struct sbic_acb *acb;
   2155  1.14    chopps 	int i, newtarget, newlun, wait;
   2156  1.23     veego #if 0
   2157  1.14    chopps 	unsigned tcnt;
   2158  1.23     veego #endif
   2159  1.14    chopps 
   2160  1.23     veego 	i = 0;
   2161  1.16    chopps 	SBIC_TRACE(dev);
   2162  1.33        is 	regs = dev->sc_sbic;
   2163  1.14    chopps 	acb = dev->sc_nexus;
   2164  1.14    chopps 
   2165  1.14    chopps 	QPRINTF(("next[%02x,%02x]",asr,csr));
   2166  1.14    chopps 
   2167  1.14    chopps 	switch (csr) {
   2168  1.14    chopps 	case SBIC_CSR_XFERRED|CMD_PHASE:
   2169  1.14    chopps 	case SBIC_CSR_MIS|CMD_PHASE:
   2170  1.14    chopps 	case SBIC_CSR_MIS_1|CMD_PHASE:
   2171  1.14    chopps 	case SBIC_CSR_MIS_2|CMD_PHASE:
   2172  1.14    chopps 		sbic_save_ptrs(dev, regs, dev->target, dev->lun);
   2173  1.14    chopps 		if (sbicxfstart(regs, acb->clen, CMD_PHASE, sbic_cmd_wait))
   2174  1.14    chopps 			if (sbicxfout(regs, acb->clen,
   2175  1.14    chopps 				      &acb->cmd, CMD_PHASE))
   2176  1.14    chopps 				goto abort;
   2177  1.14    chopps 		break;
   2178   1.1    chopps 
   2179  1.14    chopps 	case SBIC_CSR_XFERRED|STATUS_PHASE:
   2180  1.14    chopps 	case SBIC_CSR_MIS|STATUS_PHASE:
   2181  1.14    chopps 	case SBIC_CSR_MIS_1|STATUS_PHASE:
   2182  1.14    chopps 	case SBIC_CSR_MIS_2|STATUS_PHASE:
   2183   1.1    chopps 		/*
   2184   1.1    chopps 		 * this should be the normal i/o completion case.
   2185   1.1    chopps 		 * get the status & cmd complete msg then let the
   2186   1.1    chopps 		 * device driver look at what happened.
   2187   1.1    chopps 		 */
   2188  1.14    chopps 		sbicxfdone(dev,regs,dev->target);
   2189   1.3    chopps 		/*
   2190   1.3    chopps 		 * check for overlapping cache line, flush if so
   2191   1.3    chopps 		 */
   2192  1.26        is #if defined(M68040) || defined(M68060)
   2193   1.3    chopps 		if (dev->sc_flags & SBICF_DCFLUSH) {
   2194  1.14    chopps #if 0
   2195  1.28  christos 			printf("sbic: 68040/68060 DMA cache flush needs"
   2196  1.26        is 			    "fixing? %x:%x\n",
   2197  1.14    chopps 			    dev->sc_xs->data, dev->sc_xs->datalen);
   2198  1.14    chopps #endif
   2199   1.3    chopps 		}
   2200   1.4    chopps #endif
   2201  1.14    chopps #ifdef DEBUG
   2202  1.14    chopps 		if( data_pointer_debug > 1 )
   2203  1.28  christos 			printf("next dmastop: %d(%p:%lx)\n",
   2204  1.14    chopps 			       dev->target,dev->sc_cur->dc_addr,dev->sc_tcnt);
   2205  1.16    chopps 		dev->sc_dmatimo = 0;
   2206  1.14    chopps #endif
   2207  1.14    chopps 		dev->sc_dmastop(dev); /* was dmafree */
   2208  1.14    chopps 		if (acb->flags & ACB_BBUF) {
   2209  1.14    chopps 			if ((u_char *)kvtop(acb->sc_dmausrbuf) != acb->sc_usrbufpa)
   2210  1.28  christos 				printf("%s: WARNING - buffer mapping changed %p->%x\n",
   2211  1.14    chopps 				    dev->sc_dev.dv_xname, acb->sc_usrbufpa,
   2212  1.14    chopps 				    kvtop(acb->sc_dmausrbuf));
   2213  1.14    chopps #ifdef DEBUG
   2214  1.14    chopps 			if(data_pointer_debug)
   2215  1.28  christos 			printf("sbicgo:copying %lx bytes from target %d bounce %x\n",
   2216  1.14    chopps 			       acb->sc_dmausrlen,
   2217  1.14    chopps 			       dev->target,
   2218  1.14    chopps 			       kvtop(dev->sc_tinfo[dev->target].bounce));
   2219  1.14    chopps #endif
   2220  1.14    chopps 			bcopy(dev->sc_tinfo[dev->target].bounce,
   2221  1.14    chopps 			      acb->sc_dmausrbuf,
   2222  1.14    chopps 			      acb->sc_dmausrlen);
   2223  1.14    chopps 		}
   2224  1.14    chopps 		dev->sc_flags &= ~(SBICF_INDMA | SBICF_DCFLUSH);
   2225  1.14    chopps 		sbic_scsidone(acb, dev->sc_stat[0]);
   2226  1.16    chopps 		SBIC_TRACE(dev);
   2227  1.14    chopps 		return SBIC_STATE_DONE;
   2228  1.14    chopps 
   2229  1.14    chopps 	case SBIC_CSR_XFERRED|DATA_OUT_PHASE:
   2230  1.14    chopps 	case SBIC_CSR_XFERRED|DATA_IN_PHASE:
   2231  1.14    chopps 	case SBIC_CSR_MIS|DATA_OUT_PHASE:
   2232  1.14    chopps 	case SBIC_CSR_MIS|DATA_IN_PHASE:
   2233  1.14    chopps 	case SBIC_CSR_MIS_1|DATA_OUT_PHASE:
   2234  1.14    chopps 	case SBIC_CSR_MIS_1|DATA_IN_PHASE:
   2235  1.14    chopps 	case SBIC_CSR_MIS_2|DATA_OUT_PHASE:
   2236  1.14    chopps 	case SBIC_CSR_MIS_2|DATA_IN_PHASE:
   2237  1.35   thorpej 		if( dev->sc_xs->xs_control & XS_CTL_POLL || dev->sc_flags & SBICF_ICMD
   2238  1.14    chopps 		   || acb->sc_dmacmd == 0 ) {
   2239  1.14    chopps 			/* Do PIO */
   2240  1.14    chopps 			SET_SBIC_control(regs, SBIC_CTL_EDI | SBIC_CTL_IDI);
   2241  1.14    chopps 			if (acb->sc_kv.dc_count <= 0) {
   2242  1.28  christos 				printf("sbicnextstate:xfer count %d asr%x csr%x\n",
   2243  1.14    chopps 				       acb->sc_kv.dc_count, asr, csr);
   2244  1.14    chopps 				goto abort;
   2245  1.11    chopps 			}
   2246  1.14    chopps 			wait = sbic_data_wait;
   2247  1.14    chopps 			if( sbicxfstart(regs,
   2248  1.14    chopps 					acb->sc_kv.dc_count,
   2249  1.34   frueauf 					SBIC_PHASE(csr), wait)) {
   2250  1.14    chopps 				if( SBIC_PHASE(csr) == DATA_IN_PHASE )
   2251  1.14    chopps 					/* data in? */
   2252  1.14    chopps 					i=sbicxfin(regs,
   2253  1.14    chopps 						   acb->sc_kv.dc_count,
   2254  1.14    chopps 						   acb->sc_kv.dc_addr);
   2255  1.14    chopps 				else
   2256  1.14    chopps 					i=sbicxfout(regs,
   2257  1.14    chopps 						    acb->sc_kv.dc_count,
   2258  1.14    chopps 						    acb->sc_kv.dc_addr,
   2259  1.14    chopps 						    SBIC_PHASE(csr));
   2260  1.34   frueauf 			}
   2261  1.14    chopps 			acb->sc_kv.dc_addr +=
   2262  1.14    chopps 				(acb->sc_kv.dc_count - i);
   2263  1.14    chopps 			acb->sc_kv.dc_count = i;
   2264  1.14    chopps 		} else {
   2265  1.16    chopps 			if (acb->sc_kv.dc_count <= 0) {
   2266  1.28  christos 				printf("sbicnextstate:xfer count %d asr%x csr%x\n",
   2267  1.16    chopps 				       acb->sc_kv.dc_count, asr, csr);
   2268  1.16    chopps 				goto abort;
   2269  1.16    chopps 			}
   2270  1.14    chopps 			/*
   2271  1.14    chopps 			 * do scatter-gather dma
   2272  1.14    chopps 			 * hacking the controller chip, ouch..
   2273  1.14    chopps 			 */
   2274  1.14    chopps 			SET_SBIC_control(regs, SBIC_CTL_EDI | SBIC_CTL_IDI |
   2275  1.14    chopps 					 SBIC_MACHINE_DMA_MODE);
   2276  1.14    chopps 			/*
   2277  1.14    chopps 			 * set next dma addr and dec count
   2278  1.14    chopps 			 */
   2279  1.14    chopps #if 0
   2280  1.14    chopps 			SBIC_TC_GET(regs, tcnt);
   2281  1.14    chopps 			dev->sc_cur->dc_count -= ((dev->sc_tcnt - tcnt) >> 1);
   2282  1.14    chopps 			dev->sc_cur->dc_addr += (dev->sc_tcnt - tcnt);
   2283  1.14    chopps 			dev->sc_tcnt = acb->sc_tcnt = tcnt;
   2284  1.14    chopps #else
   2285  1.14    chopps 			sbic_save_ptrs(dev, regs, dev->target, dev->lun);
   2286  1.14    chopps 			sbic_load_ptrs(dev, regs, dev->target, dev->lun);
   2287  1.14    chopps #endif
   2288  1.14    chopps #ifdef DEBUG
   2289  1.14    chopps 			if( data_pointer_debug > 1 )
   2290  1.28  christos 				printf("next dmanext: %d(%p:%lx)\n",
   2291  1.14    chopps 				       dev->target,dev->sc_cur->dc_addr,
   2292  1.14    chopps 				       dev->sc_tcnt);
   2293  1.16    chopps 			dev->sc_dmatimo = 1;
   2294  1.14    chopps #endif
   2295  1.14    chopps 			dev->sc_tcnt = dev->sc_dmanext(dev);
   2296  1.14    chopps 			SBIC_TC_PUT(regs, (unsigned)dev->sc_tcnt);
   2297  1.14    chopps 			SET_SBIC_cmd(regs, SBIC_CMD_XFER_INFO);
   2298  1.14    chopps 			dev->sc_flags |= SBICF_INDMA;
   2299  1.14    chopps 		}
   2300  1.14    chopps 		break;
   2301  1.14    chopps 
   2302  1.14    chopps 	case SBIC_CSR_XFERRED|MESG_IN_PHASE:
   2303  1.14    chopps 	case SBIC_CSR_MIS|MESG_IN_PHASE:
   2304  1.14    chopps 	case SBIC_CSR_MIS_1|MESG_IN_PHASE:
   2305  1.14    chopps 	case SBIC_CSR_MIS_2|MESG_IN_PHASE:
   2306  1.16    chopps 		SBIC_TRACE(dev);
   2307  1.14    chopps 		return sbicmsgin(dev);
   2308  1.14    chopps 
   2309  1.14    chopps 	case SBIC_CSR_MSGIN_W_ACK:
   2310  1.14    chopps 		SET_SBIC_cmd(regs, SBIC_CMD_CLR_ACK); /* Dunno what I'm ACKing */
   2311  1.28  christos 		printf("Acking unknown msgin CSR:%02x",csr);
   2312  1.14    chopps 		break;
   2313  1.14    chopps 
   2314  1.14    chopps 	case SBIC_CSR_XFERRED|MESG_OUT_PHASE:
   2315  1.14    chopps 	case SBIC_CSR_MIS|MESG_OUT_PHASE:
   2316  1.14    chopps 	case SBIC_CSR_MIS_1|MESG_OUT_PHASE:
   2317  1.14    chopps 	case SBIC_CSR_MIS_2|MESG_OUT_PHASE:
   2318  1.14    chopps #ifdef DEBUG
   2319  1.14    chopps 		if (sync_debug)
   2320  1.28  christos 			printf ("sending REJECT msg to last msg.\n");
   2321  1.14    chopps #endif
   2322  1.14    chopps 
   2323  1.14    chopps 		sbic_save_ptrs(dev, regs, dev->target, dev->lun);
   2324   1.1    chopps 		/*
   2325  1.14    chopps 		 * should only get here on reject,
   2326  1.14    chopps 		 * since it's always US that
   2327  1.14    chopps 		 * initiate a sync transfer
   2328   1.1    chopps 		 */
   2329  1.14    chopps 		SEND_BYTE(regs, MSG_REJECT);
   2330  1.14    chopps 		WAIT_CIP(regs);
   2331  1.14    chopps 		if( asr & (SBIC_ASR_BSY|SBIC_ASR_LCI|SBIC_ASR_CIP) )
   2332  1.28  christos 			printf("next: REJECT sent asr %02x\n", asr);
   2333  1.16    chopps 		SBIC_TRACE(dev);
   2334  1.14    chopps 		return SBIC_STATE_RUNNING;
   2335  1.14    chopps 
   2336  1.14    chopps 	case SBIC_CSR_DISC:
   2337  1.14    chopps 	case SBIC_CSR_DISC_1:
   2338  1.14    chopps 		dev->sc_flags &= ~(SBICF_INDMA|SBICF_SELECTED);
   2339  1.14    chopps 
   2340  1.14    chopps 		/* Try to schedule another target */
   2341  1.14    chopps #ifdef DEBUG
   2342  1.14    chopps 		if(reselect_debug>1)
   2343  1.28  christos 			printf("sbicnext target %d disconnected\n", dev->target);
   2344  1.14    chopps #endif
   2345  1.14    chopps 		TAILQ_INSERT_HEAD(&dev->nexus_list, acb, chain);
   2346  1.14    chopps 		++dev->sc_tinfo[dev->target].dconns;
   2347  1.14    chopps 		dev->sc_nexus = NULL;
   2348  1.14    chopps 		dev->sc_xs = NULL;
   2349   1.1    chopps 
   2350  1.35   thorpej 		if( acb->xs->xs_control & XS_CTL_POLL
   2351  1.14    chopps 		   || (dev->sc_flags & SBICF_ICMD)
   2352  1.16    chopps 		   || !sbic_parallel_operations ) {
   2353  1.16    chopps 			SBIC_TRACE(dev);
   2354  1.14    chopps 			return SBIC_STATE_DISCONNECT;
   2355  1.16    chopps 		}
   2356  1.14    chopps 		sbic_sched(dev);
   2357  1.16    chopps 		SBIC_TRACE(dev);
   2358  1.14    chopps 		return SBIC_STATE_DISCONNECT;
   2359  1.14    chopps 
   2360  1.14    chopps 	case SBIC_CSR_RSLT_NI:
   2361  1.14    chopps 	case SBIC_CSR_RSLT_IFY:
   2362  1.14    chopps 		GET_SBIC_rselid(regs, newtarget);
   2363  1.14    chopps 		/* check SBIC_RID_SIV? */
   2364  1.14    chopps 		newtarget &= SBIC_RID_MASK;
   2365  1.14    chopps 		if (csr == SBIC_CSR_RSLT_IFY) {
   2366  1.14    chopps 			/* Read IFY msg to avoid lockup */
   2367  1.14    chopps 			GET_SBIC_data(regs, newlun);
   2368  1.14    chopps 			WAIT_CIP(regs);
   2369  1.14    chopps 			newlun &= SBIC_TLUN_MASK;
   2370  1.16    chopps 			CSR_TRACE('r',csr,asr,newtarget);
   2371  1.14    chopps 		} else {
   2372  1.14    chopps 			/* Need to get IFY message */
   2373  1.14    chopps 			for (newlun = 256; newlun; --newlun) {
   2374  1.14    chopps 				GET_SBIC_asr(regs, asr);
   2375  1.14    chopps 				if (asr & SBIC_ASR_INT)
   2376  1.14    chopps 					break;
   2377  1.14    chopps 				delay(1);
   2378  1.14    chopps 			}
   2379  1.14    chopps 			newlun = 0;	/* XXXX */
   2380  1.14    chopps 			if ((asr & SBIC_ASR_INT) == 0) {
   2381  1.14    chopps #ifdef DEBUG
   2382  1.14    chopps 				if (reselect_debug)
   2383  1.28  christos 					printf("RSLT_NI - no IFFY message? asr %x\n", asr);
   2384  1.14    chopps #endif
   2385  1.14    chopps 			} else {
   2386  1.14    chopps 				GET_SBIC_csr(regs,csr);
   2387  1.16    chopps 				CSR_TRACE('n',csr,asr,newtarget);
   2388  1.23     veego 				if (csr == (SBIC_CSR_MIS | MESG_IN_PHASE) ||
   2389  1.23     veego 				    csr == (SBIC_CSR_MIS_1 | MESG_IN_PHASE) ||
   2390  1.23     veego 				    csr == (SBIC_CSR_MIS_2 | MESG_IN_PHASE)) {
   2391  1.14    chopps 					sbicmsgin(dev);
   2392  1.14    chopps 					newlun = dev->sc_msg[0] & 7;
   2393  1.14    chopps 				} else {
   2394  1.28  christos 					printf("RSLT_NI - not MESG_IN_PHASE %x\n",
   2395  1.14    chopps 					    csr);
   2396  1.14    chopps 				}
   2397  1.14    chopps 			}
   2398  1.14    chopps 		}
   2399  1.14    chopps #ifdef DEBUG
   2400  1.14    chopps 		if(reselect_debug>1 || (reselect_debug && csr==SBIC_CSR_RSLT_NI))
   2401  1.28  christos 			printf("sbicnext: reselect %s from targ %d lun %d\n",
   2402  1.14    chopps 			    csr == SBIC_CSR_RSLT_NI ? "NI" : "IFY",
   2403  1.14    chopps 			    newtarget, newlun);
   2404  1.14    chopps #endif
   2405  1.14    chopps 		if (dev->sc_nexus) {
   2406  1.14    chopps #ifdef DEBUG
   2407  1.14    chopps 			if (reselect_debug > 1)
   2408  1.28  christos 				printf("%s: reselect %s with active command\n",
   2409  1.14    chopps 				    dev->sc_dev.dv_xname,
   2410  1.14    chopps 				    csr == SBIC_CSR_RSLT_NI ? "NI" : "IFY");
   2411  1.14    chopps #ifdef DDB
   2412  1.14    chopps /*			Debugger();*/
   2413  1.14    chopps #endif
   2414  1.14    chopps #endif
   2415  1.14    chopps 			TAILQ_INSERT_HEAD(&dev->ready_list, dev->sc_nexus, chain);
   2416  1.14    chopps 			dev->sc_tinfo[dev->target].lubusy &= ~(1 << dev->lun);
   2417  1.16    chopps 			dev->sc_nexus = NULL;
   2418  1.16    chopps 			dev->sc_xs = NULL;
   2419  1.14    chopps 		}
   2420  1.15    chopps 		/* Reload sync values for this target */
   2421  1.15    chopps 		if (dev->sc_sync[newtarget].state == SYNC_DONE)
   2422  1.15    chopps 			SET_SBIC_syn(regs, SBIC_SYN (dev->sc_sync[newtarget].offset,
   2423  1.15    chopps 			    dev->sc_sync[newtarget].period));
   2424  1.15    chopps 		else
   2425  1.15    chopps 			SET_SBIC_syn(regs, SBIC_SYN (0, sbic_min_period));
   2426  1.14    chopps 		for (acb = dev->nexus_list.tqh_first; acb;
   2427  1.14    chopps 		    acb = acb->chain.tqe_next) {
   2428  1.43    bouyer 			if (acb->xs->xs_periph->periph_target != newtarget ||
   2429  1.43    bouyer 			    acb->xs->xs_periph->periph_lun != newlun)
   2430  1.14    chopps 				continue;
   2431  1.14    chopps 			TAILQ_REMOVE(&dev->nexus_list, acb, chain);
   2432  1.14    chopps 			dev->sc_nexus = acb;
   2433  1.14    chopps 			dev->sc_xs = acb->xs;
   2434  1.14    chopps 			dev->sc_flags |= SBICF_SELECTED;
   2435  1.14    chopps 			dev->target = newtarget;
   2436  1.14    chopps 			dev->lun = newlun;
   2437  1.14    chopps 			break;
   2438  1.14    chopps 		}
   2439  1.14    chopps 		if (acb == NULL) {
   2440  1.28  christos 			printf("%s: reselect %s targ %d not in nexus_list %p\n",
   2441  1.14    chopps 			    dev->sc_dev.dv_xname,
   2442  1.14    chopps 			    csr == SBIC_CSR_RSLT_NI ? "NI" : "IFY", newtarget,
   2443  1.14    chopps 			    &dev->nexus_list.tqh_first);
   2444  1.14    chopps 			panic("bad reselect in sbic");
   2445  1.14    chopps 		}
   2446  1.14    chopps 		if (csr == SBIC_CSR_RSLT_IFY)
   2447  1.14    chopps 			SET_SBIC_cmd(regs, SBIC_CMD_CLR_ACK);
   2448  1.14    chopps 		break;
   2449   1.1    chopps 
   2450  1.14    chopps 	default:
   2451  1.14    chopps         abort:
   2452   1.1    chopps 		/*
   2453   1.1    chopps 		 * Something unexpected happened -- deal with it.
   2454   1.1    chopps 		 */
   2455  1.28  christos 		printf("sbicnextstate: aborting csr %02x asr %02x\n", csr, asr);
   2456  1.14    chopps #ifdef DDB
   2457  1.14    chopps 		Debugger();
   2458  1.14    chopps #endif
   2459  1.14    chopps #ifdef DEBUG
   2460  1.14    chopps 		if( data_pointer_debug > 1 )
   2461  1.28  christos 			printf("next dmastop: %d(%p:%lx)\n",
   2462  1.14    chopps 			       dev->target,dev->sc_cur->dc_addr,dev->sc_tcnt);
   2463  1.16    chopps 		dev->sc_dmatimo = 0;
   2464  1.14    chopps #endif
   2465   1.1    chopps 		dev->sc_dmastop(dev);
   2466  1.16    chopps 		SET_SBIC_control(regs, SBIC_CTL_EDI | SBIC_CTL_IDI);
   2467   1.1    chopps 		sbicerror(dev, regs, csr);
   2468  1.14    chopps 		sbicabort(dev, regs, "next");
   2469   1.1    chopps 		if (dev->sc_flags & SBICF_INDMA) {
   2470   1.3    chopps 			/*
   2471   1.3    chopps 			 * check for overlapping cache line, flush if so
   2472   1.3    chopps 			 */
   2473  1.26        is #if defined(M68040) || defined(M68060)
   2474   1.3    chopps 			if (dev->sc_flags & SBICF_DCFLUSH) {
   2475  1.14    chopps #if 0
   2476  1.28  christos 				printf("sbic: 68040/060 DMA cache flush needs"
   2477  1.26        is 				    "fixing? %x:%x\n",
   2478  1.14    chopps 				    dev->sc_xs->data, dev->sc_xs->datalen);
   2479  1.14    chopps #endif
   2480   1.3    chopps 			}
   2481   1.4    chopps #endif
   2482  1.13   mycroft 			dev->sc_flags &=
   2483  1.14    chopps 				~(SBICF_INDMA | SBICF_DCFLUSH);
   2484  1.14    chopps #ifdef DEBUG
   2485  1.16    chopps 			if( data_pointer_debug > 1 )
   2486  1.28  christos 				printf("next dmastop: %d(%p:%lx)\n",
   2487  1.16    chopps 				    dev->target,dev->sc_cur->dc_addr,dev->sc_tcnt);
   2488  1.16    chopps 			dev->sc_dmatimo = 0;
   2489  1.14    chopps #endif
   2490  1.14    chopps 			dev->sc_dmastop(dev);
   2491  1.14    chopps 			sbic_scsidone(acb, -1);
   2492   1.1    chopps 		}
   2493  1.16    chopps 		SBIC_TRACE(dev);
   2494  1.14    chopps                 return SBIC_STATE_ERROR;
   2495   1.1    chopps 	}
   2496  1.14    chopps 
   2497  1.16    chopps 	SBIC_TRACE(dev);
   2498  1.14    chopps 	return(SBIC_STATE_RUNNING);
   2499   1.1    chopps }
   2500   1.1    chopps 
   2501  1.14    chopps 
   2502   1.1    chopps /*
   2503   1.1    chopps  * Check if DMA can not be used with specified buffer
   2504   1.1    chopps  */
   2505   1.1    chopps 
   2506   1.1    chopps int
   2507  1.45   aymeric sbiccheckdmap(void *bp, u_long len, u_long mask)
   2508   1.1    chopps {
   2509   1.1    chopps 	u_char *buffer;
   2510   1.1    chopps 	u_long phy_buf;
   2511   1.1    chopps 	u_long phy_len;
   2512   1.1    chopps 
   2513   1.1    chopps 	buffer = bp;
   2514   1.1    chopps 
   2515   1.1    chopps 	if (len == 0)
   2516   1.1    chopps 		return(0);
   2517   1.1    chopps 
   2518   1.1    chopps 	while (len) {
   2519   1.1    chopps 		phy_buf = kvtop(buffer);
   2520   1.1    chopps 		if (len < (phy_len = NBPG - ((int) buffer & PGOFSET)))
   2521   1.1    chopps 			phy_len = len;
   2522   1.1    chopps 		if (phy_buf & mask)
   2523   1.1    chopps 			return(1);
   2524   1.1    chopps 		buffer += phy_len;
   2525   1.1    chopps 		len -= phy_len;
   2526   1.1    chopps 	}
   2527   1.1    chopps 	return(0);
   2528   1.1    chopps }
   2529   1.1    chopps 
   2530  1.13   mycroft int
   2531  1.45   aymeric sbictoscsiperiod(struct sbic_softc *dev, sbic_regmap_t regs, int a)
   2532   1.1    chopps {
   2533   1.1    chopps 	unsigned int fs;
   2534  1.13   mycroft 
   2535   1.1    chopps 	/*
   2536   1.1    chopps 	 * cycle = DIV / (2*CLK)
   2537   1.1    chopps 	 * DIV = FS+2
   2538   1.1    chopps 	 * best we can do is 200ns at 20Mhz, 2 cycles
   2539   1.1    chopps 	 */
   2540  1.13   mycroft 
   2541   1.1    chopps 	GET_SBIC_myid(regs,fs);
   2542   1.1    chopps 	fs = (fs >>6) + 2;		/* DIV */
   2543   1.1    chopps 	fs = (fs * 10000) / (dev->sc_clkfreq<<1);	/* Cycle, in ns */
   2544   1.1    chopps 	if (a < 2) a = 8;		/* map to Cycles */
   2545   1.1    chopps 	return ((fs*a)>>2);		/* in 4 ns units */
   2546   1.1    chopps }
   2547   1.1    chopps 
   2548  1.13   mycroft int
   2549  1.45   aymeric sbicfromscsiperiod(struct sbic_softc *dev, sbic_regmap_t regs, int p)
   2550   1.1    chopps {
   2551   1.1    chopps 	register unsigned int fs, ret;
   2552  1.13   mycroft 
   2553   1.1    chopps 	/* Just the inverse of the above */
   2554  1.13   mycroft 
   2555   1.1    chopps 	GET_SBIC_myid(regs,fs);
   2556   1.1    chopps 	fs = (fs >>6) + 2;		/* DIV */
   2557   1.1    chopps 	fs = (fs * 10000) / (dev->sc_clkfreq<<1);   /* Cycle, in ns */
   2558  1.13   mycroft 
   2559   1.1    chopps 	ret = p << 2;			/* in ns units */
   2560   1.1    chopps 	ret = ret / fs;			/* in Cycles */
   2561   1.1    chopps 	if (ret < sbic_min_period)
   2562   1.1    chopps 		return(sbic_min_period);
   2563   1.1    chopps 
   2564   1.1    chopps 	/* verify rounding */
   2565   1.1    chopps 	if (sbictoscsiperiod(dev, regs, ret) < p)
   2566   1.1    chopps 		ret++;
   2567   1.1    chopps 	return (ret >= 8) ? 0 : ret;
   2568   1.1    chopps }
   2569   1.1    chopps 
   2570  1.14    chopps #ifdef DEBUG
   2571  1.14    chopps 
   2572  1.23     veego void
   2573  1.45   aymeric sbicdumpstate(void)
   2574  1.14    chopps {
   2575  1.14    chopps 	u_char csr, asr;
   2576  1.14    chopps 
   2577  1.14    chopps 	GET_SBIC_asr(debug_sbic_regs,asr);
   2578  1.14    chopps 	GET_SBIC_csr(debug_sbic_regs,csr);
   2579  1.28  christos 	printf("%s: asr:csr(%02x:%02x)->(%02x:%02x)\n",
   2580  1.14    chopps 	       (routine==1)?"sbicgo":
   2581  1.14    chopps 	       (routine==2)?"sbicintr":
   2582  1.14    chopps 	       (routine==3)?"sbicicmd":
   2583  1.14    chopps 	       (routine==4)?"sbicnext":"unknown",
   2584  1.14    chopps 	       debug_asr, debug_csr, asr, csr);
   2585  1.14    chopps 
   2586  1.14    chopps }
   2587  1.14    chopps 
   2588  1.23     veego void
   2589  1.45   aymeric sbictimeout(struct sbic_softc *dev)
   2590  1.14    chopps {
   2591  1.14    chopps 	int s, asr;
   2592  1.14    chopps 
   2593  1.16    chopps 	s = splbio();
   2594  1.16    chopps 	if (dev->sc_dmatimo) {
   2595  1.16    chopps 		if (dev->sc_dmatimo > 1) {
   2596  1.28  christos 			printf("%s: dma timeout #%d\n",
   2597  1.16    chopps 			    dev->sc_dev.dv_xname, dev->sc_dmatimo - 1);
   2598  1.33        is 			GET_SBIC_asr(dev->sc_sbic, asr);
   2599  1.16    chopps 			if( asr & SBIC_ASR_INT ) {
   2600  1.16    chopps 				/* We need to service a missed IRQ */
   2601  1.28  christos 				printf("Servicing a missed int:(%02x,%02x)->(%02x,??)\n",
   2602  1.16    chopps 				    debug_asr, debug_csr, asr);
   2603  1.16    chopps 				sbicintr(dev);
   2604  1.16    chopps 			}
   2605  1.16    chopps 			sbicdumpstate();
   2606  1.16    chopps 		}
   2607  1.16    chopps 		dev->sc_dmatimo++;
   2608  1.16    chopps 	}
   2609  1.16    chopps 	splx(s);
   2610  1.39   thorpej 	callout_reset(&dev->sc_timo_ch, 30 * hz,
   2611  1.39   thorpej 	    (void *)sbictimeout, dev);
   2612  1.16    chopps }
   2613  1.16    chopps 
   2614  1.16    chopps void
   2615  1.45   aymeric sbic_dump_acb(struct sbic_acb *acb)
   2616  1.16    chopps {
   2617  1.16    chopps 	u_char *b = (u_char *) &acb->cmd;
   2618  1.16    chopps 	int i;
   2619  1.16    chopps 
   2620  1.28  christos 	printf("acb@%p ", acb);
   2621  1.16    chopps 	if (acb->xs == NULL) {
   2622  1.28  christos 		printf("<unused>\n");
   2623  1.16    chopps 		return;
   2624  1.16    chopps 	}
   2625  1.29    bouyer 	printf("(%d:%d) flags %2x clen %2d cmd ",
   2626  1.43    bouyer 		acb->xs->xs_periph->periph_target,
   2627  1.43    bouyer 	    acb->xs->xs_periph->periph_lun, acb->flags, acb->clen);
   2628  1.16    chopps 	for (i = acb->clen; i; --i)
   2629  1.28  christos 		printf(" %02x", *b++);
   2630  1.28  christos 	printf("\n");
   2631  1.28  christos 	printf("  xs: %8p data %8p:%04x ", acb->xs, acb->xs->data,
   2632  1.16    chopps 	    acb->xs->datalen);
   2633  1.28  christos 	printf("va %8p:%04x ", acb->sc_kv.dc_addr, acb->sc_kv.dc_count);
   2634  1.28  christos 	printf("pa %8p:%04x tcnt %lx\n", acb->sc_pa.dc_addr, acb->sc_pa.dc_count,
   2635  1.16    chopps 	    acb->sc_tcnt);
   2636  1.16    chopps }
   2637  1.16    chopps 
   2638  1.16    chopps void
   2639  1.45   aymeric sbic_dump(struct sbic_softc *dev)
   2640  1.16    chopps {
   2641  1.33        is 	sbic_regmap_t regs;
   2642  1.16    chopps 	u_char csr, asr;
   2643  1.16    chopps 	struct sbic_acb *acb;
   2644  1.16    chopps 	int s;
   2645  1.16    chopps 	int i;
   2646  1.16    chopps 
   2647  1.16    chopps 	s = splbio();
   2648  1.33        is 	regs = dev->sc_sbic;
   2649  1.16    chopps #if CSR_TRACE_SIZE
   2650  1.28  christos 	printf("csr trace: ");
   2651  1.16    chopps 	i = csr_traceptr;
   2652  1.16    chopps 	do {
   2653  1.28  christos 		printf("%c%02x%02x%02x ", csr_trace[i].whr,
   2654  1.16    chopps 		    csr_trace[i].csr, csr_trace[i].asr, csr_trace[i].xtn);
   2655  1.16    chopps 		switch(csr_trace[i].whr) {
   2656  1.16    chopps 		case 'g':
   2657  1.28  christos 			printf("go "); break;
   2658  1.16    chopps 		case 's':
   2659  1.28  christos 			printf("select "); break;
   2660  1.16    chopps 		case 'y':
   2661  1.28  christos 			printf("select+ "); break;
   2662  1.16    chopps 		case 'i':
   2663  1.28  christos 			printf("intr "); break;
   2664  1.16    chopps 		case 'f':
   2665  1.28  christos 			printf("finish "); break;
   2666  1.16    chopps 		case '>':
   2667  1.28  christos 			printf("out "); break;
   2668  1.16    chopps 		case '<':
   2669  1.28  christos 			printf("in "); break;
   2670  1.16    chopps 		case 'm':
   2671  1.28  christos 			printf("msgin "); break;
   2672  1.16    chopps 		case 'x':
   2673  1.28  christos 			printf("msginx "); break;
   2674  1.16    chopps 		case 'X':
   2675  1.28  christos 			printf("msginX "); break;
   2676  1.16    chopps 		case 'r':
   2677  1.28  christos 			printf("reselect "); break;
   2678  1.16    chopps 		case 'I':
   2679  1.28  christos 			printf("icmd "); break;
   2680  1.16    chopps 		case 'a':
   2681  1.28  christos 			printf("abort "); break;
   2682  1.16    chopps 		default:
   2683  1.28  christos 			printf("? ");
   2684  1.16    chopps 		}
   2685  1.16    chopps 		switch(csr_trace[i].csr) {
   2686  1.16    chopps 		case 0x11:
   2687  1.28  christos 			printf("INITIATOR"); break;
   2688  1.16    chopps 		case 0x16:
   2689  1.28  christos 			printf("S_XFERRED"); break;
   2690  1.16    chopps 		case 0x20:
   2691  1.28  christos 			printf("MSGIN_ACK"); break;
   2692  1.16    chopps 		case 0x41:
   2693  1.28  christos 			printf("DISC"); break;
   2694  1.16    chopps 		case 0x42:
   2695  1.28  christos 			printf("SEL_TIMEO"); break;
   2696  1.16    chopps 		case 0x80:
   2697  1.28  christos 			printf("RSLT_NI"); break;
   2698  1.16    chopps 		case 0x81:
   2699  1.28  christos 			printf("RSLT_IFY"); break;
   2700  1.16    chopps 		case 0x85:
   2701  1.28  christos 			printf("DISC_1"); break;
   2702  1.16    chopps 		case 0x18: case 0x19: case 0x1a:
   2703  1.16    chopps 		case 0x1b: case 0x1e: case 0x1f:
   2704  1.16    chopps 		case 0x28: case 0x29: case 0x2a:
   2705  1.16    chopps 		case 0x2b: case 0x2e: case 0x2f:
   2706  1.16    chopps 		case 0x48: case 0x49: case 0x4a:
   2707  1.16    chopps 		case 0x4b: case 0x4e: case 0x4f:
   2708  1.16    chopps 		case 0x88: case 0x89: case 0x8a:
   2709  1.16    chopps 		case 0x8b: case 0x8e: case 0x8f:
   2710  1.16    chopps 			switch(csr_trace[i].csr & 0xf0) {
   2711  1.16    chopps 			case 0x10:
   2712  1.28  christos 				printf("DONE_"); break;
   2713  1.16    chopps 			case 0x20:
   2714  1.28  christos 				printf("STOP_"); break;
   2715  1.16    chopps 			case 0x40:
   2716  1.28  christos 				printf("ERR_"); break;
   2717  1.16    chopps 			case 0x80:
   2718  1.28  christos 				printf("REQ_"); break;
   2719  1.16    chopps 			}
   2720  1.16    chopps 			switch(csr_trace[i].csr & 7) {
   2721  1.16    chopps 			case 0:
   2722  1.28  christos 				printf("DATA_OUT"); break;
   2723  1.16    chopps 			case 1:
   2724  1.28  christos 				printf("DATA_IN"); break;
   2725  1.16    chopps 			case 2:
   2726  1.28  christos 				printf("CMD"); break;
   2727  1.16    chopps 			case 3:
   2728  1.28  christos 				printf("STATUS"); break;
   2729  1.16    chopps 			case 6:
   2730  1.28  christos 				printf("MSG_OUT"); break;
   2731  1.16    chopps 			case 7:
   2732  1.28  christos 				printf("MSG_IN"); break;
   2733  1.16    chopps 			default:
   2734  1.28  christos 				printf("invld phs");
   2735  1.16    chopps 			}
   2736  1.16    chopps 			break;
   2737  1.28  christos 		default:    printf("****"); break;
   2738  1.16    chopps 		}
   2739  1.16    chopps 		if (csr_trace[i].asr & SBIC_ASR_INT)
   2740  1.28  christos 			printf(" ASR_INT");
   2741  1.16    chopps 		if (csr_trace[i].asr & SBIC_ASR_LCI)
   2742  1.28  christos 			printf(" ASR_LCI");
   2743  1.16    chopps 		if (csr_trace[i].asr & SBIC_ASR_BSY)
   2744  1.28  christos 			printf(" ASR_BSY");
   2745  1.16    chopps 		if (csr_trace[i].asr & SBIC_ASR_CIP)
   2746  1.28  christos 			printf(" ASR_CIP");
   2747  1.28  christos 		printf("\n");
   2748  1.16    chopps 		i = (i + 1) & (CSR_TRACE_SIZE - 1);
   2749  1.16    chopps 	} while (i != csr_traceptr);
   2750  1.16    chopps #endif
   2751  1.16    chopps 	GET_SBIC_asr(regs, asr);
   2752  1.16    chopps 	if ((asr & SBIC_ASR_INT) == 0)
   2753  1.16    chopps 		GET_SBIC_csr(regs, csr);
   2754  1.16    chopps 	else
   2755  1.16    chopps 		csr = 0;
   2756  1.36        is 	printf("%s@%p regs %p/%p asr %x csr %x\n", dev->sc_dev.dv_xname,
   2757  1.36        is 	    dev, regs.sbic_asr_p, regs.sbic_value_p, asr, csr);
   2758  1.23     veego 	if ((acb = dev->free_list.tqh_first)) {
   2759  1.28  christos 		printf("Free list:\n");
   2760  1.16    chopps 		while (acb) {
   2761  1.16    chopps 			sbic_dump_acb(acb);
   2762  1.16    chopps 			acb = acb->chain.tqe_next;
   2763  1.16    chopps 		}
   2764  1.16    chopps 	}
   2765  1.23     veego 	if ((acb = dev->ready_list.tqh_first)) {
   2766  1.28  christos 		printf("Ready list:\n");
   2767  1.16    chopps 		while (acb) {
   2768  1.16    chopps 			sbic_dump_acb(acb);
   2769  1.16    chopps 			acb = acb->chain.tqe_next;
   2770  1.16    chopps 		}
   2771  1.16    chopps 	}
   2772  1.23     veego 	if ((acb = dev->nexus_list.tqh_first)) {
   2773  1.28  christos 		printf("Nexus list:\n");
   2774  1.16    chopps 		while (acb) {
   2775  1.16    chopps 			sbic_dump_acb(acb);
   2776  1.16    chopps 			acb = acb->chain.tqe_next;
   2777  1.16    chopps 		}
   2778  1.16    chopps 	}
   2779  1.16    chopps 	if (dev->sc_nexus) {
   2780  1.28  christos 		printf("nexus:\n");
   2781  1.16    chopps 		sbic_dump_acb(dev->sc_nexus);
   2782  1.16    chopps 	}
   2783  1.28  christos 	printf("sc_xs %p targ %d lun %d flags %x tcnt %lx dmacmd %x mask %lx\n",
   2784  1.16    chopps 	    dev->sc_xs, dev->target, dev->lun, dev->sc_flags, dev->sc_tcnt,
   2785  1.16    chopps 	    dev->sc_dmacmd, dev->sc_dmamask);
   2786  1.16    chopps 	for (i = 0; i < 8; ++i) {
   2787  1.16    chopps 		if (dev->sc_tinfo[i].cmds > 2) {
   2788  1.43    bouyer 			printf("tgt %d: cmds %d disc %d lubusy %x\n",
   2789  1.16    chopps 			    i, dev->sc_tinfo[i].cmds,
   2790  1.16    chopps 			    dev->sc_tinfo[i].dconns,
   2791  1.16    chopps 			    dev->sc_tinfo[i].lubusy);
   2792  1.14    chopps 		}
   2793  1.16    chopps 	}
   2794  1.16    chopps 	splx(s);
   2795  1.14    chopps }
   2796  1.14    chopps 
   2797  1.14    chopps #endif
   2798