Home | History | Annotate | Line # | Download | only in dev
sbicreg.h revision 1.5.4.1
      1  1.5.4.1  rpaulo /*	$NetBSD: sbicreg.h,v 1.5.4.1 2006/09/09 02:37:30 rpaulo Exp $	*/
      2      1.2     cgd 
      3      1.1  chopps /*
      4      1.1  chopps  * Copyright (c) 1990 The Regents of the University of California.
      5      1.1  chopps  * All rights reserved.
      6      1.1  chopps  *
      7      1.1  chopps  * This code is derived from software contributed to Berkeley by
      8      1.1  chopps  * Van Jacobson of Lawrence Berkeley Laboratory.
      9      1.1  chopps  *
     10      1.1  chopps  * Redistribution and use in source and binary forms, with or without
     11      1.1  chopps  * modification, are permitted provided that the following conditions
     12      1.1  chopps  * are met:
     13      1.1  chopps  * 1. Redistributions of source code must retain the above copyright
     14      1.1  chopps  *    notice, this list of conditions and the following disclaimer.
     15      1.1  chopps  * 2. Redistributions in binary form must reproduce the above copyright
     16      1.1  chopps  *    notice, this list of conditions and the following disclaimer in the
     17      1.1  chopps  *    documentation and/or other materials provided with the distribution.
     18      1.4     agc  * 3. Neither the name of the University nor the names of its contributors
     19      1.1  chopps  *    may be used to endorse or promote products derived from this software
     20      1.1  chopps  *    without specific prior written permission.
     21      1.1  chopps  *
     22      1.1  chopps  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     23      1.1  chopps  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     24      1.1  chopps  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     25      1.1  chopps  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     26      1.1  chopps  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     27      1.1  chopps  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     28      1.1  chopps  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     29      1.1  chopps  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     30      1.1  chopps  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     31      1.1  chopps  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     32      1.1  chopps  * SUCH DAMAGE.
     33      1.1  chopps  *
     34      1.1  chopps  *	@(#)scsireg.h	7.3 (Berkeley) 2/5/91
     35      1.1  chopps  */
     36      1.1  chopps 
     37      1.1  chopps /*
     38      1.1  chopps  * AMD AM33C93A SCSI interface hardware description.
     39      1.1  chopps  *
     40      1.1  chopps  * Using parts of the Mach scsi driver for the 33C93
     41      1.1  chopps  */
     42      1.1  chopps 
     43      1.1  chopps #define	SBIC_myid	0
     44      1.1  chopps #define	SBIC_cdbsize	0
     45      1.1  chopps #define	SBIC_control	1
     46      1.1  chopps #define	SBIC_timeo	2
     47      1.1  chopps #define	SBIC_cdb1	3
     48      1.1  chopps #define	SBIC_tsecs	3
     49      1.1  chopps #define	SBIC_cdb2	4
     50      1.1  chopps #define	SBIC_theads	4
     51      1.1  chopps #define	SBIC_cdb3	5
     52      1.1  chopps #define	SBIC_tcyl_hi	5
     53      1.1  chopps #define	SBIC_cdb4	6
     54      1.1  chopps #define	SBIC_tcyl_lo	6
     55      1.1  chopps #define	SBIC_cdb5	7
     56      1.1  chopps #define	SBIC_addr_hi	7
     57      1.1  chopps #define	SBIC_cdb6	8
     58      1.1  chopps #define	SBIC_addr_2	8
     59      1.1  chopps #define	SBIC_cdb7	9
     60      1.1  chopps #define	SBIC_addr_3	9
     61      1.1  chopps #define	SBIC_cdb8	10
     62      1.1  chopps #define	SBIC_addr_lo	10
     63      1.1  chopps #define	SBIC_cdb9	11
     64      1.1  chopps #define	SBIC_secno	11
     65      1.1  chopps #define	SBIC_cdb10	12
     66      1.1  chopps #define	SBIC_headno	12
     67      1.1  chopps #define	SBIC_cdb11	13
     68      1.1  chopps #define	SBIC_cylno_hi	13
     69      1.1  chopps #define	SBIC_cdb12	14
     70      1.1  chopps #define	SBIC_cylno_lo	14
     71      1.1  chopps #define	SBIC_tlun	15
     72      1.1  chopps #define	SBIC_cmd_phase	16
     73      1.1  chopps #define	SBIC_syn	17
     74      1.1  chopps #define	SBIC_count_hi	18
     75      1.1  chopps #define	SBIC_count_med	19
     76      1.1  chopps #define	SBIC_count_lo	20
     77      1.1  chopps #define	SBIC_selid	21
     78      1.1  chopps #define	SBIC_rselid	22
     79      1.1  chopps #define	SBIC_csr	23
     80      1.1  chopps #define	SBIC_cmd	24
     81      1.1  chopps #define	SBIC_data	25
     82      1.1  chopps /* sbic_asr is addressed directly */
     83      1.1  chopps 
     84      1.1  chopps /*
     85      1.1  chopps  *	Register defines
     86      1.1  chopps  */
     87      1.1  chopps 
     88      1.1  chopps /*
     89      1.1  chopps  * Auxiliary Status Register
     90      1.1  chopps  */
     91      1.1  chopps 
     92      1.1  chopps #define SBIC_ASR_INT		0x80	/* Interrupt pending */
     93      1.1  chopps #define SBIC_ASR_LCI		0x40	/* Last command ignored */
     94      1.1  chopps #define SBIC_ASR_BSY		0x20	/* Busy, only cmd/data/asr readable */
     95      1.1  chopps #define SBIC_ASR_CIP		0x10	/* Busy, cmd unavail also */
     96      1.1  chopps #define SBIC_ASR_xxx		0x0c
     97      1.1  chopps #define SBIC_ASR_PE		0x02	/* Parity error (even) */
     98      1.1  chopps #define SBIC_ASR_DBR		0x01	/* Data Buffer Ready */
     99      1.1  chopps 
    100      1.1  chopps /*
    101      1.1  chopps  * My ID register, and/or CDB Size
    102      1.1  chopps  */
    103      1.1  chopps 
    104  1.5.4.1  rpaulo #define SBIC_ID_FS_8_10		0x00	/* Input clock is  8-10 MHz */
    105  1.5.4.1  rpaulo 					/* 11 MHz is invalid */
    106  1.5.4.1  rpaulo #define SBIC_ID_FS_12_15	0x40	/* Input clock is 12-15 MHz */
    107  1.5.4.1  rpaulo #define SBIC_ID_FS_16_20	0x80	/* Input clock is 16-20 MHz */
    108      1.1  chopps #define SBIC_ID_EHP		0x10	/* Enable host parity */
    109      1.1  chopps #define SBIC_ID_EAF		0x08	/* Enable Advanced Features */
    110      1.1  chopps #define SBIC_ID_MASK		0x07
    111      1.1  chopps #define SBIC_ID_CBDSIZE_MASK	0x0f	/* if unk SCSI cmd group */
    112      1.1  chopps 
    113      1.1  chopps /*
    114      1.1  chopps  * Control register
    115      1.1  chopps  */
    116      1.1  chopps 
    117      1.1  chopps #define SBIC_CTL_DMA		0x80	/* Single byte dma */
    118      1.1  chopps #define SBIC_CTL_DBA_DMA	0x40	/* direct buffer acces (bus master)*/
    119      1.1  chopps #define SBIC_CTL_BURST_DMA	0x20	/* continuous mode (8237) */
    120      1.1  chopps #define SBIC_CTL_NO_DMA		0x00	/* Programmed I/O */
    121      1.1  chopps #define SBIC_CTL_HHP		0x10	/* Halt on host parity error */
    122      1.1  chopps #define SBIC_CTL_EDI		0x08	/* Ending disconnect interrupt */
    123      1.1  chopps #define SBIC_CTL_IDI		0x04	/* Intermediate disconnect interrupt*/
    124      1.1  chopps #define SBIC_CTL_HA		0x02	/* Halt on ATN */
    125      1.1  chopps #define SBIC_CTL_HSP		0x01	/* Halt on SCSI parity error */
    126      1.1  chopps 
    127      1.1  chopps /*
    128      1.1  chopps  * Timeout period register
    129  1.5.4.1  rpaulo  * [val in msecs, input clk in 0.1 MHz]
    130      1.1  chopps  */
    131      1.1  chopps 
    132      1.1  chopps #define	SBIC_TIMEOUT(val,clk)	((((val) * (clk)) / 800) + 1)
    133      1.1  chopps 
    134      1.1  chopps /*
    135      1.1  chopps  * CDBn registers, note that
    136      1.1  chopps  *	cdb11 is used for status byte in target mode (send-status-and-cc)
    137      1.1  chopps  *	cdb12 sez if linked command complete, and w/flag if so
    138      1.1  chopps  */
    139      1.1  chopps 
    140      1.1  chopps /*
    141      1.1  chopps  * Target LUN register
    142      1.1  chopps  * [holds target status when select-and-xfer]
    143      1.1  chopps  */
    144      1.1  chopps 
    145      1.1  chopps #define	SBIC_TLUN_VALID	0x80	/* did we receive an Identify msg */
    146      1.1  chopps #define	SBIC_TLUN_DOK	0x40	/* Disconnect OK */
    147      1.1  chopps #define	SBIC_TLUN_xxx	0x38
    148      1.1  chopps #define	SBIC_TLUN_MASK	0x07
    149      1.1  chopps 
    150      1.1  chopps /*
    151      1.1  chopps  * Command Phase register
    152      1.1  chopps  */
    153      1.1  chopps 
    154      1.1  chopps #define	SBIC_CPH_MASK	0x7f	/* values/restarts are cmd specific */
    155      1.1  chopps #define	SBIC_CPH(p)	((p) & SBIC_CPH_MASK)
    156      1.1  chopps 
    157      1.1  chopps /*
    158      1.1  chopps  * FIFO register
    159      1.1  chopps  */
    160      1.1  chopps 
    161      1.1  chopps #define SBIC_FIFO_DEEP	12
    162      1.1  chopps 
    163      1.1  chopps /*
    164      1.1  chopps  * maximum possible size in TC registers. Since this is 24 bit, it's easy
    165      1.1  chopps  */
    166      1.1  chopps #define SBIC_TC_MAX	((1 << 24) - 1)
    167      1.1  chopps 
    168      1.1  chopps /*
    169      1.1  chopps  * Synchronous xfer register
    170      1.1  chopps  */
    171      1.1  chopps 
    172      1.1  chopps #define	SBIC_SYN_OFF_MASK	0x0f
    173      1.1  chopps #define	SBIC_SYN_MAX_OFFSET	SBIC_FIFO_DEEP
    174      1.1  chopps #define	SBIC_SYN_PER_MASK	0x70
    175      1.1  chopps #define	SBIC_SYN_MIN_PERIOD	2		/* upto 8, encoded as 0 */
    176      1.1  chopps 
    177      1.1  chopps #define	SBIC_SYN(o,p) \
    178      1.1  chopps     (((o) & SBIC_SYN_OFF_MASK) | (((p) << 4) & SBIC_SYN_PER_MASK))
    179      1.1  chopps 
    180      1.1  chopps /*
    181      1.1  chopps  * Transfer count register
    182      1.1  chopps  * optimal access macros depend on addressing
    183      1.1  chopps  */
    184      1.1  chopps 
    185      1.1  chopps /*
    186      1.1  chopps  * Destination ID (selid) register
    187      1.1  chopps  */
    188      1.1  chopps 
    189      1.1  chopps #define	SBIC_SID_SCC		0x80	/* Select command chaining (tgt) */
    190      1.1  chopps #define	SBIC_SID_DPD		0x40	/* Data phase direction (inittor) */
    191      1.1  chopps #define	SBIC_SID_FROM_SCSI	0x40
    192      1.1  chopps #define	SBIC_SID_TO_SCSI	0x00
    193      1.1  chopps #define	SBIC_SID_xxx		0x38
    194      1.1  chopps #define	SBIC_SID_IDMASK		0x07
    195      1.1  chopps 
    196      1.1  chopps /*
    197      1.1  chopps  * Source ID (rselid) register
    198      1.1  chopps  */
    199      1.1  chopps 
    200      1.1  chopps #define	SBIC_RID_ER		0x80	/* Enable reselection */
    201      1.1  chopps #define	SBIC_RID_ES		0x40	/* Enable selection */
    202      1.1  chopps #define	SBIC_RID_DSP		0x20	/* Disable select parity */
    203      1.1  chopps #define	SBIC_RID_SIV		0x08	/* Source ID valid */
    204      1.1  chopps #define	SBIC_RID_MASK		0x07
    205      1.1  chopps 
    206      1.1  chopps /*
    207      1.1  chopps  * Status register
    208      1.1  chopps  */
    209      1.1  chopps 
    210      1.1  chopps #define	SBIC_CSR_CAUSE		0xf0
    211      1.1  chopps #define	SBIC_CSR_RESET		0x00	/* chip was reset */
    212      1.1  chopps #define	SBIC_CSR_CMD_DONE	0x10	/* cmd completed */
    213      1.1  chopps #define	SBIC_CSR_CMD_STOPPED	0x20	/* interrupted or abrted*/
    214      1.1  chopps #define	SBIC_CSR_CMD_ERR	0x40	/* end with error */
    215      1.1  chopps #define	SBIC_CSR_BUS_SERVICE	0x80	/* REQ pending on the bus */
    216      1.1  chopps 
    217      1.1  chopps 
    218      1.1  chopps #define	SBIC_CSR_QUALIFIER	0x0f
    219      1.1  chopps /* Reset State Interrupts */
    220      1.1  chopps #define	SBIC_CSR_RESET		0x00	/* reset w/advanced features*/
    221      1.1  chopps #define	SBIC_CSR_RESET_AM	0x01	/* reset w/advanced features*/
    222      1.1  chopps /* Successful Completion Interrupts */
    223      1.1  chopps #define	SBIC_CSR_TARGET		0x10	/* reselect complete */
    224      1.1  chopps #define	SBIC_CSR_INITIATOR	0x11	/* select complete */
    225      1.1  chopps #define	SBIC_CSR_WO_ATN		0x13	/* tgt mode completion */
    226      1.1  chopps #define	SBIC_CSR_W_ATN		0x14	/* ditto */
    227      1.1  chopps #define	SBIC_CSR_XLATED		0x15	/* translate address cmd */
    228      1.1  chopps #define	SBIC_CSR_S_XFERRED	0x16	/* initiator mode completion*/
    229      1.1  chopps #define	SBIC_CSR_XFERRED	0x18	/* phase in low bits */
    230      1.1  chopps /* Paused or Aborted Interrupts */
    231      1.1  chopps #define	SBIC_CSR_MSGIN_W_ACK	0x20	/* (I) msgin, ACK asserted*/
    232      1.1  chopps #define	SBIC_CSR_SDP		0x21	/* (I) SDP msg received */
    233      1.1  chopps #define	SBIC_CSR_SEL_ABRT	0x22	/* sel/resel aborted */
    234      1.1  chopps #define	SBIC_CSR_XFR_PAUSED	0x23	/* (T) no ATN */
    235      1.1  chopps #define	SBIC_CSR_XFR_PAUSED_ATN	0x24	/* (T) ATN is asserted */
    236      1.1  chopps #define	SBIC_CSR_RSLT_AM	0x27	/* (I) lost selection (AM) */
    237      1.1  chopps #define	SBIC_CSR_MIS		0x28	/* (I) xfer aborted, ph mis */
    238      1.1  chopps /* Terminated Interrupts */
    239      1.1  chopps #define	SBIC_CSR_CMD_INVALID	0x40
    240      1.1  chopps #define	SBIC_CSR_DISC		0x41	/* (I) tgt disconnected */
    241      1.1  chopps #define	SBIC_CSR_SEL_TIMEO	0x42
    242      1.1  chopps #define	SBIC_CSR_PE		0x43	/* parity error */
    243      1.1  chopps #define	SBIC_CSR_PE_ATN		0x44	/* ditto, ATN is asserted */
    244      1.1  chopps #define	SBIC_CSR_XLATE_TOOBIG	0x45
    245      1.1  chopps #define	SBIC_CSR_RSLT_NOAM	0x46	/* (I) lost sel, no AM mode */
    246      1.1  chopps #define	SBIC_CSR_BAD_STATUS	0x47	/* status byte was nok */
    247      1.1  chopps #define	SBIC_CSR_MIS_1		0x48	/* ph mis, see low bits */
    248      1.1  chopps /* Service Required Interrupts */
    249      1.1  chopps #define	SBIC_CSR_RSLT_NI	0x80	/* reselected, no ify msg */
    250      1.1  chopps #define	SBIC_CSR_RSLT_IFY	0x81	/* ditto, AM mode, got ify */
    251      1.1  chopps #define	SBIC_CSR_SLT		0x82	/* selected, no ATN */
    252      1.1  chopps #define	SBIC_CSR_SLT_ATN	0x83	/* selected with ATN */
    253      1.1  chopps #define	SBIC_CSR_ATN		0x84	/* (T) ATN asserted */
    254      1.1  chopps #define	SBIC_CSR_DISC_1		0x85	/* (I) bus is free */
    255      1.1  chopps #define	SBIC_CSR_UNK_GROUP	0x87	/* strange CDB1 */
    256      1.1  chopps #define	SBIC_CSR_MIS_2		0x88	/* (I) ph mis, see low bits */
    257      1.1  chopps 
    258      1.1  chopps #define	SBIC_PHASE(csr)		SCSI_PHASE(csr)
    259      1.1  chopps 
    260      1.1  chopps /*
    261      1.1  chopps  * Command register (command codes)
    262      1.1  chopps  */
    263      1.1  chopps 
    264      1.1  chopps #define SBIC_CMD_SBT		0x80	/* Single byte xfer qualifier */
    265      1.1  chopps #define	SBIC_CMD_MASK		0x7f
    266      1.1  chopps 
    267      1.1  chopps 					/* Miscellaneous */
    268      1.1  chopps #define SBIC_CMD_RESET		0x00	/* (DTI) lev I */
    269      1.1  chopps #define SBIC_CMD_ABORT		0x01	/* (DTI) lev I */
    270      1.1  chopps #define SBIC_CMD_DISC		0x04	/* ( TI) lev I */
    271      1.1  chopps #define SBIC_CMD_SSCC		0x0d	/* ( TI) lev I */
    272      1.1  chopps #define SBIC_CMD_SET_IDI	0x0f	/* (DTI) lev I */
    273      1.1  chopps #define SBIC_CMD_XLATE		0x18	/* (DT ) lev II */
    274      1.1  chopps 
    275      1.1  chopps 					/* Initiator state */
    276      1.1  chopps #define SBIC_CMD_SET_ATN	0x02	/* (  I) lev I */
    277      1.1  chopps #define SBIC_CMD_CLR_ACK	0x03	/* (  I) lev I */
    278      1.1  chopps #define SBIC_CMD_XFER_PAD	0x19	/* (  I) lev II */
    279      1.1  chopps #define SBIC_CMD_XFER_INFO	0x20	/* (  I) lev II */
    280      1.1  chopps 
    281      1.1  chopps 					/* Target state */
    282      1.1  chopps #define SBIC_CMD_SND_DISC	0x0e	/* ( T ) lev II */
    283      1.1  chopps #define SBIC_CMD_RCV_CMD	0x10	/* ( T ) lev II */
    284      1.1  chopps #define SBIC_CMD_RCV_DATA	0x11	/* ( T ) lev II */
    285      1.1  chopps #define SBIC_CMD_RCV_MSG_OUT	0x12	/* ( T ) lev II */
    286      1.1  chopps #define SBIC_CMD_RCV		0x13	/* ( T ) lev II */
    287      1.1  chopps #define SBIC_CMD_SND_STATUS	0x14	/* ( T ) lev II */
    288      1.1  chopps #define SBIC_CMD_SND_DATA	0x15	/* ( T ) lev II */
    289      1.1  chopps #define SBIC_CMD_SND_MSG_IN	0x16	/* ( T ) lev II */
    290      1.1  chopps #define SBIC_CMD_SND		0x17	/* ( T ) lev II */
    291      1.1  chopps 
    292      1.1  chopps 					/* Disconnected state */
    293      1.1  chopps #define SBIC_CMD_RESELECT	0x05	/* (D  ) lev II */
    294      1.1  chopps #define SBIC_CMD_SEL_ATN	0x06	/* (D  ) lev II */
    295      1.1  chopps #define SBIC_CMD_SEL		0x07	/* (D  ) lev II */
    296      1.1  chopps #define SBIC_CMD_SEL_ATN_XFER	0x08	/* (D I) lev II */
    297      1.1  chopps #define SBIC_CMD_SEL_XFER	0x09	/* (D I) lev II */
    298      1.1  chopps #define SBIC_CMD_RESELECT_RECV	0x0a	/* (DT ) lev II */
    299      1.1  chopps #define SBIC_CMD_RESELECT_SEND	0x0b	/* (DT ) lev II */
    300      1.1  chopps #define SBIC_CMD_WAIT_SEL_RECV	0x0c	/* (DT ) lev II */
    301      1.1  chopps 
    302      1.1  chopps /* approximate, but we won't do SBT on selects */
    303      1.1  chopps #define	sbic_isa_select(cmd)	(((cmd) > 0x5) && ((cmd) < 0xa))
    304      1.1  chopps 
    305      1.1  chopps #define PAD(n) 	char n;
    306      1.1  chopps #define SBIC_MACHINE_DMA_MODE	SBIC_CTL_DMA
    307      1.1  chopps 
    308      1.1  chopps typedef struct {
    309      1.3      is         volatile unsigned char  *sbic_asr_p;	/* r : Aux Status Register */
    310      1.3      is #define sbic_address_p sbic_asr_p		/* w : desired register no */
    311      1.3      is         volatile unsigned char  *sbic_value_p;	/* rw: register value */
    312      1.3      is } sbic_regmap_t;
    313      1.3      is typedef sbic_regmap_t *sbic_regmap_p;
    314      1.1  chopps 
    315      1.1  chopps #define	sbic_read_reg(regs,regno,val) do { \
    316      1.3      is 		*((regs).sbic_address_p) = (regno);	\
    317      1.3      is 		(val) = *((regs).sbic_value_p);	\
    318      1.1  chopps 	} while (0)
    319      1.1  chopps 
    320      1.1  chopps #define	sbic_write_reg(regs,regno,val)	do { \
    321      1.3      is 		*((regs).sbic_address_p) = (regno);	\
    322      1.3      is 		*((regs).sbic_value_p) = (val);	\
    323      1.1  chopps 	} while (0)
    324      1.1  chopps 
    325      1.1  chopps #define SET_SBIC_myid(regs,val)         sbic_write_reg(regs,SBIC_myid,val)
    326      1.1  chopps #define GET_SBIC_myid(regs,val)         sbic_read_reg(regs,SBIC_myid,val)
    327      1.1  chopps #define SET_SBIC_cdbsize(regs,val)      sbic_write_reg(regs,SBIC_cdbsize,val)
    328      1.1  chopps #define GET_SBIC_cdbsize(regs,val)      sbic_read_reg(regs,SBIC_cdbsize,val)
    329      1.1  chopps #define SET_SBIC_control(regs,val)      sbic_write_reg(regs,SBIC_control,val)
    330      1.1  chopps #define GET_SBIC_control(regs,val)      sbic_read_reg(regs,SBIC_control,val)
    331      1.1  chopps #define SET_SBIC_timeo(regs,val)        sbic_write_reg(regs,SBIC_timeo,val)
    332      1.1  chopps #define GET_SBIC_timeo(regs,val)        sbic_read_reg(regs,SBIC_timeo,val)
    333      1.1  chopps #define SET_SBIC_cdb1(regs,val)         sbic_write_reg(regs,SBIC_cdb1,val)
    334      1.1  chopps #define GET_SBIC_cdb1(regs,val)         sbic_read_reg(regs,SBIC_cdb1,val)
    335      1.1  chopps #define SET_SBIC_cdb2(regs,val)         sbic_write_reg(regs,SBIC_cdb2,val)
    336      1.1  chopps #define GET_SBIC_cdb2(regs,val)         sbic_read_reg(regs,SBIC_cdb2,val)
    337      1.1  chopps #define SET_SBIC_cdb3(regs,val)         sbic_write_reg(regs,SBIC_cdb3,val)
    338      1.1  chopps #define GET_SBIC_cdb3(regs,val)         sbic_read_reg(regs,SBIC_cdb3,val)
    339      1.1  chopps #define SET_SBIC_cdb4(regs,val)         sbic_write_reg(regs,SBIC_cdb4,val)
    340      1.1  chopps #define GET_SBIC_cdb4(regs,val)         sbic_read_reg(regs,SBIC_cdb4,val)
    341      1.1  chopps #define SET_SBIC_cdb5(regs,val)         sbic_write_reg(regs,SBIC_cdb5,val)
    342      1.1  chopps #define GET_SBIC_cdb5(regs,val)         sbic_read_reg(regs,SBIC_cdb5,val)
    343      1.1  chopps #define SET_SBIC_cdb6(regs,val)         sbic_write_reg(regs,SBIC_cdb6,val)
    344      1.1  chopps #define GET_SBIC_cdb6(regs,val)         sbic_read_reg(regs,SBIC_cdb6,val)
    345      1.1  chopps #define SET_SBIC_cdb7(regs,val)         sbic_write_reg(regs,SBIC_cdb7,val)
    346      1.1  chopps #define GET_SBIC_cdb7(regs,val)         sbic_read_reg(regs,SBIC_cdb7,val)
    347      1.1  chopps #define SET_SBIC_cdb8(regs,val)         sbic_write_reg(regs,SBIC_cdb8,val)
    348      1.1  chopps #define GET_SBIC_cdb8(regs,val)         sbic_read_reg(regs,SBIC_cdb8,val)
    349      1.1  chopps #define SET_SBIC_cdb9(regs,val)         sbic_write_reg(regs,SBIC_cdb9,val)
    350      1.1  chopps #define GET_SBIC_cdb9(regs,val)         sbic_read_reg(regs,SBIC_cdb9,val)
    351      1.1  chopps #define SET_SBIC_cdb10(regs,val)        sbic_write_reg(regs,SBIC_cdb10,val)
    352      1.1  chopps #define GET_SBIC_cdb10(regs,val)        sbic_read_reg(regs,SBIC_cdb10,val)
    353      1.1  chopps #define SET_SBIC_cdb11(regs,val)        sbic_write_reg(regs,SBIC_cdb11,val)
    354      1.1  chopps #define GET_SBIC_cdb11(regs,val)        sbic_read_reg(regs,SBIC_cdb11,val)
    355      1.1  chopps #define SET_SBIC_cdb12(regs,val)        sbic_write_reg(regs,SBIC_cdb12,val)
    356      1.1  chopps #define GET_SBIC_cdb12(regs,val)        sbic_read_reg(regs,SBIC_cdb12,val)
    357      1.1  chopps #define SET_SBIC_tlun(regs,val)         sbic_write_reg(regs,SBIC_tlun,val)
    358      1.1  chopps #define GET_SBIC_tlun(regs,val)         sbic_read_reg(regs,SBIC_tlun,val)
    359      1.1  chopps #define SET_SBIC_cmd_phase(regs,val)    sbic_write_reg(regs,SBIC_cmd_phase,val)
    360      1.1  chopps #define GET_SBIC_cmd_phase(regs,val)    sbic_read_reg(regs,SBIC_cmd_phase,val)
    361      1.1  chopps #define SET_SBIC_syn(regs,val)          sbic_write_reg(regs,SBIC_syn,val)
    362      1.1  chopps #define GET_SBIC_syn(regs,val)          sbic_read_reg(regs,SBIC_syn,val)
    363      1.1  chopps #define SET_SBIC_count_hi(regs,val)     sbic_write_reg(regs,SBIC_count_hi,val)
    364      1.1  chopps #define GET_SBIC_count_hi(regs,val)     sbic_read_reg(regs,SBIC_count_hi,val)
    365      1.1  chopps #define SET_SBIC_count_med(regs,val)    sbic_write_reg(regs,SBIC_count_med,val)
    366      1.1  chopps #define GET_SBIC_count_med(regs,val)    sbic_read_reg(regs,SBIC_count_med,val)
    367      1.1  chopps #define SET_SBIC_count_lo(regs,val)     sbic_write_reg(regs,SBIC_count_lo,val)
    368      1.1  chopps #define GET_SBIC_count_lo(regs,val)     sbic_read_reg(regs,SBIC_count_lo,val)
    369      1.1  chopps #define SET_SBIC_selid(regs,val)        sbic_write_reg(regs,SBIC_selid,val)
    370      1.1  chopps #define GET_SBIC_selid(regs,val)        sbic_read_reg(regs,SBIC_selid,val)
    371      1.1  chopps #define SET_SBIC_rselid(regs,val)       sbic_write_reg(regs,SBIC_rselid,val)
    372      1.1  chopps #define GET_SBIC_rselid(regs,val)       sbic_read_reg(regs,SBIC_rselid,val)
    373      1.1  chopps #define SET_SBIC_csr(regs,val)          sbic_write_reg(regs,SBIC_csr,val)
    374      1.1  chopps #define GET_SBIC_csr(regs,val)          sbic_read_reg(regs,SBIC_csr,val)
    375      1.1  chopps #define SET_SBIC_cmd(regs,val)          sbic_write_reg(regs,SBIC_cmd,val)
    376      1.1  chopps #define GET_SBIC_cmd(regs,val)          sbic_read_reg(regs,SBIC_cmd,val)
    377      1.1  chopps #define SET_SBIC_data(regs,val)         sbic_write_reg(regs,SBIC_data,val)
    378      1.1  chopps #define GET_SBIC_data(regs,val)         sbic_read_reg(regs,SBIC_data,val)
    379      1.1  chopps 
    380      1.1  chopps #define SBIC_TC_PUT(regs,val) do { \
    381      1.1  chopps 	sbic_write_reg(regs,SBIC_count_hi,((val)>>16)); \
    382      1.3      is 	*((regs).sbic_value_p) = (val)>>8; \
    383      1.3      is 	*((regs).sbic_value_p) = (val); \
    384      1.1  chopps } while (0)
    385      1.1  chopps #define SBIC_TC_GET(regs,val) do { \
    386      1.1  chopps 	sbic_read_reg(regs,SBIC_count_hi,(val)); \
    387      1.3      is 	(val) = ((val)<<8) | *((regs).sbic_value_p); \
    388      1.3      is 	(val) = ((val)<<8) | *((regs).sbic_value_p); \
    389      1.1  chopps } while (0)
    390      1.1  chopps 
    391      1.1  chopps #define SBIC_LOAD_COMMAND(regs,cmd,cmdsize) do { \
    392      1.1  chopps 	int n=(cmdsize)-1; \
    393      1.1  chopps 	char *ptr = (char*)(cmd); \
    394      1.1  chopps 	sbic_write_reg(regs,SBIC_cdb1,*ptr++); \
    395      1.3      is 	while (n-- > 0) *((regs).sbic_value_p) = *ptr++; \
    396      1.1  chopps } while (0)
    397      1.1  chopps 
    398      1.3      is #define GET_SBIC_asr(regs,val)          (val) = *((regs).sbic_asr_p)
    399      1.1  chopps 
    400      1.1  chopps #define WAIT_CIP(regs) do { \
    401      1.3      is 	while (*((regs).sbic_asr_p) & SBIC_ASR_CIP) \
    402      1.1  chopps 		; \
    403      1.1  chopps } while (0)
    404      1.1  chopps 
    405      1.1  chopps /* transmit a byte in programmed I/O mode */
    406      1.1  chopps #define SEND_BYTE(regs, ch) do { \
    407      1.1  chopps   WAIT_CIP(regs); \
    408      1.1  chopps   SET_SBIC_cmd(regs, SBIC_CMD_SBT | SBIC_CMD_XFER_INFO); \
    409      1.1  chopps   SBIC_WAIT(regs, SBIC_ASR_DBR, 0); \
    410      1.1  chopps   SET_SBIC_data(regs, ch); \
    411      1.1  chopps   } while (0)
    412      1.1  chopps 
    413      1.1  chopps /* receive a byte in programmed I/O mode */
    414      1.1  chopps #define RECV_BYTE(regs, ch) do { \
    415      1.1  chopps   WAIT_CIP(regs); \
    416      1.1  chopps   SET_SBIC_cmd(regs, SBIC_CMD_SBT | SBIC_CMD_XFER_INFO); \
    417      1.1  chopps   SBIC_WAIT(regs, SBIC_ASR_DBR, 0); \
    418      1.1  chopps   GET_SBIC_data(regs, ch); \
    419      1.1  chopps   } while (0)
    420