Home | History | Annotate | Line # | Download | only in include
cpu.h revision 1.15
      1  1.15     cgd /*	$NetBSD: cpu.h,v 1.15 1994/10/26 02:05:59 cgd Exp $	*/
      2  1.15     cgd 
      3   1.1      mw /*
      4   1.1      mw  * Copyright (c) 1988 University of Utah.
      5   1.1      mw  * Copyright (c) 1982, 1990 The Regents of the University of California.
      6   1.1      mw  * All rights reserved.
      7   1.1      mw  *
      8   1.1      mw  * This code is derived from software contributed to Berkeley by
      9   1.1      mw  * the Systems Programming Group of the University of Utah Computer
     10   1.1      mw  * Science Department.
     11   1.1      mw  *
     12   1.1      mw  * Redistribution and use in source and binary forms, with or without
     13   1.1      mw  * modification, are permitted provided that the following conditions
     14   1.1      mw  * are met:
     15   1.1      mw  * 1. Redistributions of source code must retain the above copyright
     16   1.1      mw  *    notice, this list of conditions and the following disclaimer.
     17   1.1      mw  * 2. Redistributions in binary form must reproduce the above copyright
     18   1.1      mw  *    notice, this list of conditions and the following disclaimer in the
     19   1.1      mw  *    documentation and/or other materials provided with the distribution.
     20   1.1      mw  * 3. All advertising materials mentioning features or use of this software
     21   1.1      mw  *    must display the following acknowledgement:
     22   1.1      mw  *	This product includes software developed by the University of
     23   1.1      mw  *	California, Berkeley and its contributors.
     24   1.1      mw  * 4. Neither the name of the University nor the names of its contributors
     25   1.1      mw  *    may be used to endorse or promote products derived from this software
     26   1.1      mw  *    without specific prior written permission.
     27   1.1      mw  *
     28   1.1      mw  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     29   1.1      mw  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     30   1.1      mw  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     31   1.1      mw  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     32   1.1      mw  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     33   1.1      mw  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     34   1.1      mw  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     35   1.1      mw  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     36   1.1      mw  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     37   1.1      mw  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     38   1.1      mw  * SUCH DAMAGE.
     39   1.1      mw  *
     40   1.4      mw  * from: Utah $Hdr: cpu.h 1.16 91/03/25$
     41   1.4      mw  *
     42   1.4      mw  *	@(#)cpu.h	7.7 (Berkeley) 6/27/91
     43   1.1      mw  */
     44   1.9  chopps #ifndef _MACHINE_CPU_H_
     45   1.9  chopps #define _MACHINE_CPU_H_
     46   1.1      mw 
     47   1.1      mw /*
     48   1.1      mw  * Exported definitions unique to amiga/68k cpu support.
     49   1.1      mw  */
     50   1.1      mw 
     51   1.1      mw /*
     52   1.1      mw  * definitions of cpu-dependent requirements
     53   1.1      mw  * referenced in generic code
     54   1.1      mw  */
     55   1.1      mw #define	COPY_SIGCODE		/* copy sigcode above user stack in exec */
     56   1.1      mw 
     57  1.13  chopps #define	cpu_exec(p)			/* nothing */
     58  1.13  chopps #define	cpu_swapin(p)			/* nothing */
     59  1.13  chopps #define	cpu_wait(p)			/* nothing */
     60  1.13  chopps #define cpu_setstack(p, ap)		(p)->p_md.md_regs[SP] = ap
     61  1.13  chopps #define cpu_set_init_frame(p, fp)	(p)->p_md.md_regs = fp
     62  1.13  chopps 
     63   1.1      mw /*
     64  1.13  chopps  * Arguments to hardclock and gatherstats encapsulate the previous
     65  1.13  chopps  * machine state in an opaque clockframe.  One the hp300, we use
     66  1.13  chopps  * what the hardware pushes on an interrupt (frame format 0).
     67   1.1      mw  */
     68  1.11  chopps struct clockframe {
     69  1.13  chopps 	u_short	sr;		/* sr at time of interrupt */
     70  1.13  chopps 	u_long	pc;		/* pc at time of interrupt */
     71  1.13  chopps 	u_short	vo;		/* vector offset (4-word frame) */
     72  1.11  chopps };
     73  1.11  chopps 
     74  1.13  chopps #define	CLKF_USERMODE(framep)	(((framep)->sr & PSL_S) == 0)
     75  1.13  chopps #define	CLKF_BASEPRI(framep)	(((framep)->sr & PSL_IPL) == 0)
     76  1.13  chopps #define	CLKF_PC(framep)		((framep)->pc)
     77  1.13  chopps #if 0
     78  1.13  chopps /* We would like to do it this way... */
     79  1.13  chopps #define	CLKF_INTR(framep)	(((framep)->sr & PSL_M) == 0)
     80  1.13  chopps #else
     81  1.13  chopps /* but until we start using PSL_M, we have to do this instead */
     82  1.13  chopps #define	CLKF_INTR(framep)	(0)	/* XXX */
     83  1.13  chopps #endif
     84   1.1      mw 
     85   1.1      mw 
     86   1.1      mw /*
     87   1.1      mw  * Preempt the current process if in interrupt from user mode,
     88   1.1      mw  * or after the current trap/syscall if in system mode.
     89   1.1      mw  */
     90  1.11  chopps #define	need_resched()	{want_resched = 1; setsoftast();}
     91   1.1      mw 
     92   1.1      mw /*
     93   1.1      mw  * Give a profiling tick to the current process from the softclock
     94   1.1      mw  * interrupt.  On hp300, request an ast to send us through trap(),
     95   1.1      mw  * marking the proc as needing a profiling tick.
     96   1.1      mw  */
     97  1.11  chopps #define	profile_tick(p, framep)	((p)->p_flag |= P_OWEUPC, setsoftast())
     98  1.11  chopps #define	need_proftick(p)	((p)->p_flag |= P_OWEUPC, setsoftast())
     99   1.1      mw 
    100   1.1      mw /*
    101   1.1      mw  * Notify the current process (p) that it has a signal pending,
    102   1.1      mw  * process as soon as possible.
    103   1.1      mw  */
    104  1.11  chopps #define	signotify(p)	setsoftast()
    105   1.1      mw 
    106  1.11  chopps #define setsoftast()	(astpending = 1)
    107   1.1      mw 
    108  1.11  chopps int	astpending;		/* need trap before returning to user mode */
    109   1.1      mw int	want_resched;		/* resched() was called */
    110   1.1      mw 
    111   1.1      mw /*
    112   1.1      mw  * simulated software interrupt register
    113   1.1      mw  */
    114   1.1      mw extern unsigned char ssir;
    115   1.1      mw 
    116   1.1      mw #define SIR_NET		0x1
    117   1.1      mw #define SIR_CLOCK	0x2
    118   1.1      mw 
    119   1.1      mw #define siroff(x)	ssir &= ~(x)
    120   1.1      mw #define setsoftnet()	ssir |= SIR_NET
    121   1.1      mw #define setsoftclock()	ssir |= SIR_CLOCK
    122   1.1      mw 
    123   1.1      mw 
    124   1.1      mw /*
    125   1.1      mw  * The rest of this should probably be moved to ../amiga/amigacpu.h,
    126   1.1      mw  * although some of it could probably be put into generic 68k headers.
    127   1.1      mw  */
    128   1.1      mw 
    129   1.1      mw /* values for machineid (happen to be AFF_* settings of AttnFlags)
    130   1.5      mw  * NOTE: '40 support does exist! */
    131   1.1      mw #define AMIGA_68020	(1L<<1)
    132   1.1      mw #define AMIGA_68030	(1L<<2)
    133   1.1      mw #define AMIGA_68040	(1L<<3)
    134   1.1      mw #define AMIGA_68881	(1L<<4)
    135   1.1      mw #define AMIGA_68882	(1L<<5)
    136   1.1      mw #define	AMIGA_FPU40	(1L<<6)
    137   1.1      mw 
    138   1.1      mw 
    139   1.1      mw /* values for mmutype (assigned for quick testing) */
    140   1.1      mw #define	MMU_68030	-1	/* 68030 on-chip subset of 68851 */
    141   1.1      mw #define	MMU_68851	1	/* Motorola 68851 */
    142  1.14  chopps #define MMU_68040	-2	/* 68040 on-chip subsubset */
    143   1.1      mw 
    144   1.1      mw /* values for cpuspeed (not really related to clock speed due to caches) */
    145   1.1      mw #define	MHZ_8		1
    146   1.1      mw #define	MHZ_16		2
    147   1.1      mw #define	MHZ_25		3
    148   1.1      mw #define	MHZ_33		4
    149   1.1      mw #define	MHZ_50		6
    150   1.1      mw 
    151   1.1      mw #ifdef KERNEL
    152  1.14  chopps int machineid, mmutype, cpu040;
    153   1.1      mw #endif
    154   1.1      mw 
    155   1.1      mw /*
    156   1.1      mw  * 68851 and 68030 MMU
    157   1.1      mw  */
    158   1.1      mw #define	PMMU_LVLMASK	0x0007
    159   1.1      mw #define	PMMU_INV	0x0400
    160   1.1      mw #define	PMMU_WP		0x0800
    161   1.1      mw #define	PMMU_ALV	0x1000
    162   1.1      mw #define	PMMU_SO		0x2000
    163   1.1      mw #define	PMMU_LV		0x4000
    164   1.1      mw #define	PMMU_BE		0x8000
    165   1.1      mw #define	PMMU_FAULT	(PMMU_WP|PMMU_INV)
    166   1.1      mw 
    167   1.1      mw /* 680X0 function codes */
    168   1.1      mw #define	FC_USERD	1	/* user data space */
    169   1.1      mw #define	FC_USERP	2	/* user program space */
    170   1.1      mw #define	FC_SUPERD	5	/* supervisor data space */
    171   1.1      mw #define	FC_SUPERP	6	/* supervisor program space */
    172   1.1      mw #define	FC_CPU		7	/* CPU space */
    173   1.1      mw 
    174   1.1      mw /* fields in the 68020 cache control register */
    175   1.1      mw #define	IC_ENABLE	0x0001	/* enable instruction cache */
    176   1.1      mw #define	IC_FREEZE	0x0002	/* freeze instruction cache */
    177   1.1      mw #define	IC_CE		0x0004	/* clear instruction cache entry */
    178   1.1      mw #define	IC_CLR		0x0008	/* clear entire instruction cache */
    179   1.1      mw 
    180   1.1      mw /* additional fields in the 68030 cache control register */
    181   1.1      mw #define	IC_BE		0x0010	/* instruction burst enable */
    182   1.1      mw #define	DC_ENABLE	0x0100	/* data cache enable */
    183   1.1      mw #define	DC_FREEZE	0x0200	/* data cache freeze */
    184   1.1      mw #define	DC_CE		0x0400	/* clear data cache entry */
    185   1.1      mw #define	DC_CLR		0x0800	/* clear entire data cache */
    186   1.1      mw #define	DC_BE		0x1000	/* data burst enable */
    187   1.1      mw #define	DC_WA		0x2000	/* write allocate */
    188   1.1      mw 
    189   1.5      mw /* fields in the 68040 cache control register */
    190   1.5      mw #define	IC40_ENABLE	0x00008000	/* enable instruction cache */
    191   1.5      mw #define DC40_ENABLE	0x80000000	/* enable data cache */
    192   1.5      mw 
    193   1.1      mw #define	CACHE_ON	(DC_WA|DC_BE|DC_CLR|DC_ENABLE|IC_BE|IC_CLR|IC_ENABLE)
    194   1.1      mw #define	CACHE_OFF	(DC_CLR|IC_CLR)
    195   1.1      mw #define	CACHE_CLR	(CACHE_ON)
    196   1.1      mw #define	IC_CLEAR	(DC_WA|DC_BE|DC_ENABLE|IC_BE|IC_CLR|IC_ENABLE)
    197   1.1      mw #define	DC_CLEAR	(DC_WA|DC_BE|DC_CLR|DC_ENABLE|IC_BE|IC_ENABLE)
    198   1.5      mw 
    199   1.5      mw /* 68040 cache control */
    200   1.5      mw #define	CACHE40_ON	(IC40_ENABLE|DC40_ENABLE)
    201   1.5      mw #define	CACHE40_OFF	0x00000000
    202  1.12  chopps 
    203  1.12  chopps /*
    204  1.12  chopps  * CTL_MACHDEP definitions.
    205  1.12  chopps  */
    206  1.12  chopps #define CPU_CONSDEV	1	/* dev_t: console terminal device */
    207  1.12  chopps #define CPU_MAXID	2	/* number of valid machdep ids */
    208  1.12  chopps 
    209  1.12  chopps #define CTL_MACHDEP_NAMES { \
    210  1.12  chopps 	{ 0, 0 }, \
    211  1.12  chopps 	{ "console_device", CTLTYPE_STRUCT }, \
    212  1.12  chopps }
    213   1.8  chopps 
    214   1.9  chopps #endif /* !_MACHINE_CPU_H_ */
    215