cpu.h revision 1.22 1 1.22 chopps /* $NetBSD: cpu.h,v 1.22 1995/05/16 20:59:14 chopps Exp $ */
2 1.15 cgd
3 1.1 mw /*
4 1.1 mw * Copyright (c) 1988 University of Utah.
5 1.1 mw * Copyright (c) 1982, 1990 The Regents of the University of California.
6 1.1 mw * All rights reserved.
7 1.1 mw *
8 1.1 mw * This code is derived from software contributed to Berkeley by
9 1.1 mw * the Systems Programming Group of the University of Utah Computer
10 1.1 mw * Science Department.
11 1.1 mw *
12 1.1 mw * Redistribution and use in source and binary forms, with or without
13 1.1 mw * modification, are permitted provided that the following conditions
14 1.1 mw * are met:
15 1.1 mw * 1. Redistributions of source code must retain the above copyright
16 1.1 mw * notice, this list of conditions and the following disclaimer.
17 1.1 mw * 2. Redistributions in binary form must reproduce the above copyright
18 1.1 mw * notice, this list of conditions and the following disclaimer in the
19 1.1 mw * documentation and/or other materials provided with the distribution.
20 1.1 mw * 3. All advertising materials mentioning features or use of this software
21 1.1 mw * must display the following acknowledgement:
22 1.1 mw * This product includes software developed by the University of
23 1.1 mw * California, Berkeley and its contributors.
24 1.1 mw * 4. Neither the name of the University nor the names of its contributors
25 1.1 mw * may be used to endorse or promote products derived from this software
26 1.1 mw * without specific prior written permission.
27 1.1 mw *
28 1.1 mw * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
29 1.1 mw * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
30 1.1 mw * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
31 1.1 mw * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
32 1.1 mw * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
33 1.1 mw * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
34 1.1 mw * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
35 1.1 mw * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
36 1.1 mw * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
37 1.1 mw * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
38 1.1 mw * SUCH DAMAGE.
39 1.1 mw *
40 1.4 mw * from: Utah $Hdr: cpu.h 1.16 91/03/25$
41 1.4 mw *
42 1.4 mw * @(#)cpu.h 7.7 (Berkeley) 6/27/91
43 1.1 mw */
44 1.9 chopps #ifndef _MACHINE_CPU_H_
45 1.9 chopps #define _MACHINE_CPU_H_
46 1.1 mw
47 1.1 mw /*
48 1.1 mw * Exported definitions unique to amiga/68k cpu support.
49 1.1 mw */
50 1.1 mw
51 1.1 mw /*
52 1.1 mw * definitions of cpu-dependent requirements
53 1.1 mw * referenced in generic code
54 1.1 mw */
55 1.13 chopps #define cpu_exec(p) /* nothing */
56 1.13 chopps #define cpu_swapin(p) /* nothing */
57 1.13 chopps #define cpu_wait(p) /* nothing */
58 1.13 chopps #define cpu_setstack(p, ap) (p)->p_md.md_regs[SP] = ap
59 1.21 chopps #define cpu_swapout(p) /* nothing */
60 1.13 chopps
61 1.1 mw /*
62 1.13 chopps * Arguments to hardclock and gatherstats encapsulate the previous
63 1.13 chopps * machine state in an opaque clockframe. One the hp300, we use
64 1.13 chopps * what the hardware pushes on an interrupt (frame format 0).
65 1.1 mw */
66 1.11 chopps struct clockframe {
67 1.13 chopps u_short sr; /* sr at time of interrupt */
68 1.13 chopps u_long pc; /* pc at time of interrupt */
69 1.13 chopps u_short vo; /* vector offset (4-word frame) */
70 1.11 chopps };
71 1.11 chopps
72 1.13 chopps #define CLKF_USERMODE(framep) (((framep)->sr & PSL_S) == 0)
73 1.16 chopps /*#define CLKF_BASEPRI(framep) (((framep)->sr & PSL_IPL) == 0)*/
74 1.16 chopps #define CLKF_BASEPRI(framep) (0)
75 1.13 chopps #define CLKF_PC(framep) ((framep)->pc)
76 1.13 chopps #if 0
77 1.13 chopps /* We would like to do it this way... */
78 1.13 chopps #define CLKF_INTR(framep) (((framep)->sr & PSL_M) == 0)
79 1.13 chopps #else
80 1.13 chopps /* but until we start using PSL_M, we have to do this instead */
81 1.13 chopps #define CLKF_INTR(framep) (0) /* XXX */
82 1.13 chopps #endif
83 1.1 mw
84 1.1 mw
85 1.1 mw /*
86 1.1 mw * Preempt the current process if in interrupt from user mode,
87 1.1 mw * or after the current trap/syscall if in system mode.
88 1.1 mw */
89 1.11 chopps #define need_resched() {want_resched = 1; setsoftast();}
90 1.1 mw
91 1.1 mw /*
92 1.1 mw * Give a profiling tick to the current process from the softclock
93 1.1 mw * interrupt. On hp300, request an ast to send us through trap(),
94 1.1 mw * marking the proc as needing a profiling tick.
95 1.1 mw */
96 1.11 chopps #define profile_tick(p, framep) ((p)->p_flag |= P_OWEUPC, setsoftast())
97 1.11 chopps #define need_proftick(p) ((p)->p_flag |= P_OWEUPC, setsoftast())
98 1.1 mw
99 1.1 mw /*
100 1.1 mw * Notify the current process (p) that it has a signal pending,
101 1.1 mw * process as soon as possible.
102 1.1 mw */
103 1.11 chopps #define signotify(p) setsoftast()
104 1.1 mw
105 1.11 chopps #define setsoftast() (astpending = 1)
106 1.1 mw
107 1.11 chopps int astpending; /* need trap before returning to user mode */
108 1.1 mw int want_resched; /* resched() was called */
109 1.1 mw
110 1.16 chopps /* include support for software interrupts */
111 1.16 chopps #include <machine/mtpr.h>
112 1.1 mw
113 1.1 mw /*
114 1.1 mw * The rest of this should probably be moved to ../amiga/amigacpu.h,
115 1.1 mw * although some of it could probably be put into generic 68k headers.
116 1.1 mw */
117 1.1 mw
118 1.22 chopps /* values for machineid (happen to be AFF_* settings of AttnFlags) */
119 1.1 mw #define AMIGA_68020 (1L<<1)
120 1.1 mw #define AMIGA_68030 (1L<<2)
121 1.1 mw #define AMIGA_68040 (1L<<3)
122 1.1 mw #define AMIGA_68881 (1L<<4)
123 1.1 mw #define AMIGA_68882 (1L<<5)
124 1.1 mw #define AMIGA_FPU40 (1L<<6)
125 1.1 mw
126 1.22 chopps /* values for fputype */
127 1.22 chopps #define FPU_NONE 0
128 1.22 chopps #define FPU_68881 1
129 1.22 chopps #define FPU_68882 2
130 1.22 chopps #define FPU_68040 3
131 1.1 mw
132 1.1 mw /* values for mmutype (assigned for quick testing) */
133 1.1 mw #define MMU_68030 -1 /* 68030 on-chip subset of 68851 */
134 1.1 mw #define MMU_68851 1 /* Motorola 68851 */
135 1.14 chopps #define MMU_68040 -2 /* 68040 on-chip subsubset */
136 1.1 mw
137 1.17 jtc #ifdef _KERNEL
138 1.22 chopps int machineid, mmutype, cpu040, fputype;
139 1.1 mw #endif
140 1.1 mw
141 1.1 mw /*
142 1.1 mw * 68851 and 68030 MMU
143 1.1 mw */
144 1.1 mw #define PMMU_LVLMASK 0x0007
145 1.1 mw #define PMMU_INV 0x0400
146 1.1 mw #define PMMU_WP 0x0800
147 1.1 mw #define PMMU_ALV 0x1000
148 1.1 mw #define PMMU_SO 0x2000
149 1.1 mw #define PMMU_LV 0x4000
150 1.1 mw #define PMMU_BE 0x8000
151 1.1 mw #define PMMU_FAULT (PMMU_WP|PMMU_INV)
152 1.1 mw
153 1.1 mw /* 680X0 function codes */
154 1.1 mw #define FC_USERD 1 /* user data space */
155 1.1 mw #define FC_USERP 2 /* user program space */
156 1.1 mw #define FC_SUPERD 5 /* supervisor data space */
157 1.1 mw #define FC_SUPERP 6 /* supervisor program space */
158 1.1 mw #define FC_CPU 7 /* CPU space */
159 1.1 mw
160 1.1 mw /* fields in the 68020 cache control register */
161 1.1 mw #define IC_ENABLE 0x0001 /* enable instruction cache */
162 1.1 mw #define IC_FREEZE 0x0002 /* freeze instruction cache */
163 1.1 mw #define IC_CE 0x0004 /* clear instruction cache entry */
164 1.1 mw #define IC_CLR 0x0008 /* clear entire instruction cache */
165 1.1 mw
166 1.1 mw /* additional fields in the 68030 cache control register */
167 1.1 mw #define IC_BE 0x0010 /* instruction burst enable */
168 1.1 mw #define DC_ENABLE 0x0100 /* data cache enable */
169 1.1 mw #define DC_FREEZE 0x0200 /* data cache freeze */
170 1.1 mw #define DC_CE 0x0400 /* clear data cache entry */
171 1.1 mw #define DC_CLR 0x0800 /* clear entire data cache */
172 1.1 mw #define DC_BE 0x1000 /* data burst enable */
173 1.1 mw #define DC_WA 0x2000 /* write allocate */
174 1.1 mw
175 1.5 mw /* fields in the 68040 cache control register */
176 1.5 mw #define IC40_ENABLE 0x00008000 /* enable instruction cache */
177 1.5 mw #define DC40_ENABLE 0x80000000 /* enable data cache */
178 1.5 mw
179 1.1 mw #define CACHE_ON (DC_WA|DC_BE|DC_CLR|DC_ENABLE|IC_BE|IC_CLR|IC_ENABLE)
180 1.1 mw #define CACHE_OFF (DC_CLR|IC_CLR)
181 1.1 mw #define CACHE_CLR (CACHE_ON)
182 1.1 mw #define IC_CLEAR (DC_WA|DC_BE|DC_ENABLE|IC_BE|IC_CLR|IC_ENABLE)
183 1.1 mw #define DC_CLEAR (DC_WA|DC_BE|DC_CLR|DC_ENABLE|IC_BE|IC_ENABLE)
184 1.5 mw
185 1.5 mw /* 68040 cache control */
186 1.5 mw #define CACHE40_ON (IC40_ENABLE|DC40_ENABLE)
187 1.5 mw #define CACHE40_OFF 0x00000000
188 1.12 chopps
189 1.12 chopps /*
190 1.12 chopps * CTL_MACHDEP definitions.
191 1.12 chopps */
192 1.12 chopps #define CPU_CONSDEV 1 /* dev_t: console terminal device */
193 1.12 chopps #define CPU_MAXID 2 /* number of valid machdep ids */
194 1.12 chopps
195 1.12 chopps #define CTL_MACHDEP_NAMES { \
196 1.12 chopps { 0, 0 }, \
197 1.12 chopps { "console_device", CTLTYPE_STRUCT }, \
198 1.12 chopps }
199 1.8 chopps
200 1.9 chopps #endif /* !_MACHINE_CPU_H_ */
201