cpu.h revision 1.10 1 /*
2 * Copyright (c) 1988 University of Utah.
3 * Copyright (c) 1982, 1990 The Regents of the University of California.
4 * All rights reserved.
5 *
6 * This code is derived from software contributed to Berkeley by
7 * the Systems Programming Group of the University of Utah Computer
8 * Science Department.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 * notice, this list of conditions and the following disclaimer in the
17 * documentation and/or other materials provided with the distribution.
18 * 3. All advertising materials mentioning features or use of this software
19 * must display the following acknowledgement:
20 * This product includes software developed by the University of
21 * California, Berkeley and its contributors.
22 * 4. Neither the name of the University nor the names of its contributors
23 * may be used to endorse or promote products derived from this software
24 * without specific prior written permission.
25 *
26 * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
27 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
28 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
29 * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
30 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
31 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
32 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
33 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
34 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
35 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
36 * SUCH DAMAGE.
37 *
38 * from: Utah $Hdr: cpu.h 1.16 91/03/25$
39 *
40 * @(#)cpu.h 7.7 (Berkeley) 6/27/91
41 * $Id: cpu.h,v 1.10 1994/05/04 07:35:54 chopps Exp $
42 */
43 #ifndef _MACHINE_CPU_H_
44 #define _MACHINE_CPU_H_
45
46 /*
47 * Exported definitions unique to amiga/68k cpu support.
48 */
49
50 /*
51 * definitions of cpu-dependent requirements
52 * referenced in generic code
53 */
54 #define COPY_SIGCODE /* copy sigcode above user stack in exec */
55
56 /*
57 * function vs. inline configuration;
58 * these are defined to get generic functions
59 * rather than inline or machine-dependent implementations
60 */
61 #define NEED_MINMAX /* need {,i,l,ul}{min,max} functions */
62 #undef NEED_FFS /* don't need ffs function */
63 #undef NEED_BCMP /* don't need bcmp function */
64 #undef NEED_STRLEN /* don't need strlen function */
65
66 #define cpu_exec(p) /* nothing */
67 #define cpu_wait(p) /* nothing */
68
69 /*
70 * Arguments to hardclock, softclock and gatherstats
71 * encapsulate the previous machine state in an opaque
72 * clockframe; for hp300, use just what the hardware
73 * leaves on the stack.
74 *
75 * which is now in this format. note if m68k/frame.h
76 * changes this may need too also.
77 */
78 typedef struct intrframe {
79 int ps;
80 int pc;
81 } clockframe;
82
83 #define CLKF_USERMODE(framep) (((framep)->ps & PSL_S) == 0)
84 #define CLKF_BASEPRI(framep) (((framep)->ps & PSL_IPL7) == 0)
85 #define CLKF_PC(framep) ((framep)->pc)
86
87
88 /*
89 * Preempt the current process if in interrupt from user mode,
90 * or after the current trap/syscall if in system mode.
91 */
92 #define need_resched() { want_resched++; aston(); }
93
94 /*
95 * Give a profiling tick to the current process from the softclock
96 * interrupt. On hp300, request an ast to send us through trap(),
97 * marking the proc as needing a profiling tick.
98 */
99 #define profile_tick(p, framep) { (p)->p_flag |= P_OWEUPC; aston(); }
100
101 /*
102 * Notify the current process (p) that it has a signal pending,
103 * process as soon as possible.
104 */
105 #define signotify(p) aston()
106
107 #define aston() (astpending++)
108
109 int astpending; /* need to trap before returning to user mode */
110 int want_resched; /* resched() was called */
111
112
113 /*
114 * simulated software interrupt register
115 */
116 extern unsigned char ssir;
117
118 #define SIR_NET 0x1
119 #define SIR_CLOCK 0x2
120
121 #define siroff(x) ssir &= ~(x)
122 #define setsoftnet() ssir |= SIR_NET
123 #define setsoftclock() ssir |= SIR_CLOCK
124
125
126 /*
127 * The rest of this should probably be moved to ../amiga/amigacpu.h,
128 * although some of it could probably be put into generic 68k headers.
129 */
130
131 /* values for machineid (happen to be AFF_* settings of AttnFlags)
132 * NOTE: '40 support does exist! */
133 #define AMIGA_68020 (1L<<1)
134 #define AMIGA_68030 (1L<<2)
135 #define AMIGA_68040 (1L<<3)
136 #define AMIGA_68881 (1L<<4)
137 #define AMIGA_68882 (1L<<5)
138 #define AMIGA_FPU40 (1L<<6)
139
140
141 /* values for mmutype (assigned for quick testing) */
142 #define MMU_68030 -1 /* 68030 on-chip subset of 68851 */
143 #define MMU_68851 1 /* Motorola 68851 */
144 #define MMU_68040 0 /* 68040 on-chip subsubset */
145
146 /* values for cpuspeed (not really related to clock speed due to caches) */
147 #define MHZ_8 1
148 #define MHZ_16 2
149 #define MHZ_25 3
150 #define MHZ_33 4
151 #define MHZ_50 6
152
153 #ifdef KERNEL
154 extern int machineid, mmutype, cpu040;
155
156 /* what is this supposed to do? i.e. how is it different than startrtclock?
157 #define enablertclock()
158
159 Answer (MW): startrtclock is supposed to start the clock chip (to get an
160 accurate uptime, enablertclock is called later (after *vital* stuff
161 has been setup) to enable clock interrupts. Enabling clock interrupts
162 at startrtclock-time can get you into big troubles... */
163
164 #endif
165
166 /* physical memory sections */
167 #define CHIPMEMBASE (0x00000000)
168 /* maximum for mapping, not the whole range is needed in physical equivalence */
169 #define CHIPMEMTOP (0x00200000)
170 #define CHIPMEMSIZE btoc(CHIPMEMTOP-CHIPMEMBASE)
171 /* CIA-A and CIA-B */
172 #define CIABASE (0x00BFC000)
173 #define CIATOP (0x00C00000)
174 #define CIASIZE btoc(CIATOP-CIABASE)
175 #if 0
176 #define CUSTOMBASE (0x00DFE000)
177 #define CUSTOMTOP (0x00E00000)
178 #define CUSTOMSIZE btoc(CUSTOMTOP-CUSTOMBASE)
179 #ifdef A3000
180 #define SCSIBASE (0x00DD0000)
181 #define SCSITOP (0x00DD0000+AMIGA_PAGE_SIZE)
182 #define SCSISIZE btoc(SCSITOP-SCSIBASE)
183 #endif
184 #else
185 /* zorro2 really starts at 0x00E00000, but starting mapping at D8 also
186 includes the clock and scsi space on the A3000, as well as the
187 normal custom chip area on any amiga. That's nice :-)) */
188 #define ZORRO2BASE (0x00D80000)
189 #define ZORRO2TOP (0x00F80000)
190 #define ZORRO2SIZE btoc(ZORRO2TOP-ZORRO2BASE)
191 #define CUSTOMBASE (0x00DFF000) /* now just offset rel to zorro2 */
192 #endif
193
194 /* XXX only correct for A3000 memory map!
195 * corresponds to address of last physical memory page, for A3000
196 * this is always 0x08000000 - pagesize (== NBPS)
197 */
198 #define MAXADDR (0x08000000 - UPAGES)
199
200
201 #if 0
202 /* these are not used, verbatim from hp300, but not used :-)) */
203
204 /* Amiga specific mappings:
205 *
206 * phys-start map-start phys-end map-end name
207 *
208 * 0x00000000 chipmembase - 0x00200000 chipmemlimit CHIP MEM
209 * 0x00be0000 ciabase - 0x00c00000 cialimit CIA-B/CIA-A
210 * 0x00d80000 customchipbase - 0x00f00000 customchiplimit CUSTOM/ZORRO2
211 */
212 #define ISCHIPMEM(va) \
213 ((char *)(va) >= chipmembase && (char *)(va) < chipmemlimit)
214 #define CHIPMEMV(pa) ((int)(pa)-CHIPMEMBASE+(int)chipmembase)
215 #define CHIPMEMP(va) ((int)(va)-(int)chipmembase+CHIPMEMBASE)
216 #define CHIPMEMPOFF(pa) ((int)(pa)-CHIPMEMBASE)
217 #define CHIPMEMMAPSIZE btoc(CHIPMEMTOP-CHIPMEMBASE) /* 2mb */
218
219 #define ISCIA(va) \
220 ((char *)(va) >= ciabase && (char *)(va) < cialimit)
221 #define CIAV(pa) ((int)(pa)-CIABASE+(int)ciabase)
222 #define CIAP(va) ((int)(va)-(int)ciabase+CIABASE)
223 #define CIAPOFF(pa) ((int)(pa)-CIABASE)
224 #define CIAMAPSIZE btoc(CIATOP-CIABASE) /* 8k */
225
226 #define ISCUSTOMCHIP(va) \
227 ((char *)(va) >= customchipbase && (char *)(va) < customchiplimit)
228 #define CUSTOMCHIPV(pa) ((int)(pa)-CUSTOMCHIPBASE+(int)customchipbase)
229 #define CUSTOMCHIPP(va) ((int)(va)-(int)customchipbase+CUSTOMCHIPBASE)
230 #define CUSTOMCHIPPOFF(pa) ((int)(pa)-CUSTOMCHIPBASE)
231 #define CUSTOMCHIPMAPSIZE btoc(CUSTOMCHIPTOP-CUSTOMCHIPBASE) /* 1.5mb */
232 #endif
233
234
235 /*
236 * 68851 and 68030 MMU
237 */
238 #define PMMU_LVLMASK 0x0007
239 #define PMMU_INV 0x0400
240 #define PMMU_WP 0x0800
241 #define PMMU_ALV 0x1000
242 #define PMMU_SO 0x2000
243 #define PMMU_LV 0x4000
244 #define PMMU_BE 0x8000
245 #define PMMU_FAULT (PMMU_WP|PMMU_INV)
246
247 /* 680X0 function codes */
248 #define FC_USERD 1 /* user data space */
249 #define FC_USERP 2 /* user program space */
250 #define FC_SUPERD 5 /* supervisor data space */
251 #define FC_SUPERP 6 /* supervisor program space */
252 #define FC_CPU 7 /* CPU space */
253
254 /* fields in the 68020 cache control register */
255 #define IC_ENABLE 0x0001 /* enable instruction cache */
256 #define IC_FREEZE 0x0002 /* freeze instruction cache */
257 #define IC_CE 0x0004 /* clear instruction cache entry */
258 #define IC_CLR 0x0008 /* clear entire instruction cache */
259
260 /* additional fields in the 68030 cache control register */
261 #define IC_BE 0x0010 /* instruction burst enable */
262 #define DC_ENABLE 0x0100 /* data cache enable */
263 #define DC_FREEZE 0x0200 /* data cache freeze */
264 #define DC_CE 0x0400 /* clear data cache entry */
265 #define DC_CLR 0x0800 /* clear entire data cache */
266 #define DC_BE 0x1000 /* data burst enable */
267 #define DC_WA 0x2000 /* write allocate */
268
269 /* fields in the 68040 cache control register */
270 #define IC40_ENABLE 0x00008000 /* enable instruction cache */
271 #define DC40_ENABLE 0x80000000 /* enable data cache */
272
273 #define CACHE_ON (DC_WA|DC_BE|DC_CLR|DC_ENABLE|IC_BE|IC_CLR|IC_ENABLE)
274 #define CACHE_OFF (DC_CLR|IC_CLR)
275 #define CACHE_CLR (CACHE_ON)
276 #define IC_CLEAR (DC_WA|DC_BE|DC_ENABLE|IC_BE|IC_CLR|IC_ENABLE)
277 #define DC_CLEAR (DC_WA|DC_BE|DC_CLR|DC_ENABLE|IC_BE|IC_ENABLE)
278
279 /* 68040 cache control */
280 #define CACHE40_ON (IC40_ENABLE|DC40_ENABLE)
281 #define CACHE40_OFF 0x00000000
282
283 #endif /* !_MACHINE_CPU_H_ */
284