pte.h revision 1.1 1 1.1 mw /*
2 1.1 mw * Copyright (c) 1988 University of Utah.
3 1.1 mw * Copyright (c) 1982, 1986, 1990 The Regents of the University of California.
4 1.1 mw * All rights reserved.
5 1.1 mw *
6 1.1 mw * This code is derived from software contributed to Berkeley by
7 1.1 mw * the Systems Programming Group of the University of Utah Computer
8 1.1 mw * Science Department.
9 1.1 mw *
10 1.1 mw * Redistribution and use in source and binary forms, with or without
11 1.1 mw * modification, are permitted provided that the following conditions
12 1.1 mw * are met:
13 1.1 mw * 1. Redistributions of source code must retain the above copyright
14 1.1 mw * notice, this list of conditions and the following disclaimer.
15 1.1 mw * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 mw * notice, this list of conditions and the following disclaimer in the
17 1.1 mw * documentation and/or other materials provided with the distribution.
18 1.1 mw * 3. All advertising materials mentioning features or use of this software
19 1.1 mw * must display the following acknowledgement:
20 1.1 mw * This product includes software developed by the University of
21 1.1 mw * California, Berkeley and its contributors.
22 1.1 mw * 4. Neither the name of the University nor the names of its contributors
23 1.1 mw * may be used to endorse or promote products derived from this software
24 1.1 mw * without specific prior written permission.
25 1.1 mw *
26 1.1 mw * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
27 1.1 mw * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
28 1.1 mw * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
29 1.1 mw * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
30 1.1 mw * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
31 1.1 mw * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
32 1.1 mw * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
33 1.1 mw * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
34 1.1 mw * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
35 1.1 mw * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
36 1.1 mw * SUCH DAMAGE.
37 1.1 mw *
38 1.1 mw * from: Utah $Hdr: pte.h 1.11 89/09/03$
39 1.1 mw *
40 1.1 mw * @(#)pte.h 7.3 (Berkeley) 5/8/91
41 1.1 mw */
42 1.1 mw
43 1.1 mw #ifndef _PTE_H
44 1.1 mw #define _PTE_H
45 1.1 mw /*
46 1.1 mw * AMIGA hardware segment/page table entries
47 1.1 mw */
48 1.1 mw
49 1.1 mw struct ste {
50 1.1 mw unsigned int sg_pfnum:20; /* page table frame number */
51 1.1 mw unsigned int :8; /* reserved at 0 */
52 1.1 mw unsigned int :1; /* reserved at 1 */
53 1.1 mw unsigned int sg_prot:1; /* write protect bit */
54 1.1 mw unsigned int sg_v:2; /* valid bits */
55 1.1 mw };
56 1.1 mw
57 1.1 mw struct pte {
58 1.1 mw unsigned int pg_pfnum:20; /* page frame number or 0 */
59 1.1 mw unsigned int :3;
60 1.1 mw unsigned int pg_w:1; /* is wired */
61 1.1 mw unsigned int :1; /* reserved at zero */
62 1.1 mw unsigned int pg_ci:1; /* cache inhibit bit */
63 1.1 mw unsigned int pg_cm1:1; /* cache mode, lsb (68040) */
64 1.1 mw unsigned int pg_m:1; /* hardware modified (dirty) bit */
65 1.1 mw unsigned int pg_u:1; /* hardware used (reference) bit */
66 1.1 mw unsigned int pg_prot:1; /* write protect bit */
67 1.1 mw unsigned int pg_v:2; /* valid bit */
68 1.1 mw };
69 1.1 mw
70 1.1 mw typedef struct ste st_entry_t; /* segment table entry */
71 1.1 mw typedef struct pte pt_entry_t; /* Mach page table entry */
72 1.1 mw
73 1.1 mw #define PT_ENTRY_NULL ((pt_entry_t *) 0)
74 1.1 mw #define ST_ENTRY_NULL ((st_entry_t *) 0)
75 1.1 mw
76 1.1 mw #define SG_V 0x00000002 /* segment is valid */
77 1.1 mw #define SG_NV 0x00000000
78 1.1 mw #define SG_PROT 0x00000004 /* access protection mask */
79 1.1 mw #define SG_RO 0x00000004
80 1.1 mw #define SG_RW 0x00000000
81 1.1 mw #define SG_FRAME 0xffffe000
82 1.1 mw #define SG_IMASK1 0xfe000000
83 1.1 mw #define SG_IMASK2 0x01fc0000
84 1.1 mw #define SG_040IMASK 0xfffc0000
85 1.1 mw #define SG_040PMASK 0x0003e000
86 1.1 mw #define SG_ISHIFT1 25
87 1.1 mw #define SG_040ISHIFT 18
88 1.1 mw #define SG_IMASK 0xff000000
89 1.1 mw #define SG_PMASK 0x00ffe000
90 1.1 mw #define SG_ISHIFT 24
91 1.1 mw #define SG_PSHIFT 13
92 1.1 mw
93 1.1 mw
94 1.1 mw #define PG_V 0x00000001
95 1.1 mw #define PG_NV 0x00000000
96 1.1 mw #define PG_PROT 0x00000004
97 1.1 mw #define PG_U 0x00000008
98 1.1 mw #define PG_M 0x00000010
99 1.1 mw #define PG_W 0x00000100
100 1.1 mw #define PG_RO 0x00000004
101 1.1 mw #define PG_RW 0x00000000
102 1.1 mw #define PG_CI 0x00000040
103 1.1 mw #define PG_CC 0x00000020 /* Cachable, copyback */
104 1.1 mw #define PG_CIN 0x00000060 /* Cache inhibited, nonserialized */
105 1.1 mw #define PG_FRAME 0xffffe000
106 1.1 mw #define PG_SHIFT 13
107 1.1 mw #define PG_PFNUM(x) (((x) & PG_FRAME) >> PG_SHIFT)
108 1.1 mw
109 1.1 mw #define AMIGA_040RTSIZE 512 /* root (level 1) table size */
110 1.1 mw #define AMIGA_040STSIZE 512 /* segment (level 2) table size */
111 1.1 mw #define AMIGA_040PTSIZE 128 /* page (level 3) table size */
112 1.1 mw #define AMIGA_STSIZE 1024 /* segment table size */
113 1.1 mw #define AMIGA_MAX_PTSIZE (2*1024*1024) /* max size of UPT */
114 1.1 mw /* XXX probably have to reduce this to 512k */
115 1.1 mw #define AMIGA_MAX_KPTSIZE 0x100000 /* max memory to allocate to KPT */
116 1.1 mw #define AMIGA_PTBASE 0x10000000 /* UPT map base address */
117 1.1 mw #define AMIGA_PTMAXSIZE 0x70000000 /* UPT map maximum size */
118 1.1 mw
119 1.1 mw /*
120 1.1 mw * Kernel virtual address to page table entry and to physical address.
121 1.1 mw */
122 1.1 mw #define kvtopte(va) \
123 1.1 mw (&Sysmap[((unsigned)(va) - VM_MIN_KERNEL_ADDRESS) >> PGSHIFT])
124 1.1 mw #define ptetokv(pt) \
125 1.1 mw ((((pt_entry_t *)(pt) - Sysmap) << PGSHIFT) + VM_MIN_KERNEL_ADDRESS)
126 1.1 mw #define kvtophys(va) \
127 1.1 mw ((kvtopte(va)->pg_pfnum << PGSHIFT) | ((int)(va) & PGOFSET))
128 1.1 mw
129 1.1 mw
130 1.1 mw #endif /* _PTE_H */
131