1 1.21 thorpej /* $NetBSD: p5pb.c,v 1.21 2023/12/20 00:40:42 thorpej Exp $ */ 2 1.1 rkujawa 3 1.1 rkujawa /*- 4 1.6 rkujawa * Copyright (c) 2011, 2012 The NetBSD Foundation, Inc. 5 1.1 rkujawa * All rights reserved. 6 1.1 rkujawa * 7 1.1 rkujawa * This code is derived from software contributed to The NetBSD Foundation 8 1.1 rkujawa * by Radoslaw Kujawa. 9 1.1 rkujawa * 10 1.1 rkujawa * Redistribution and use in source and binary forms, with or without 11 1.1 rkujawa * modification, are permitted provided that the following conditions 12 1.1 rkujawa * are met: 13 1.1 rkujawa * 1. Redistributions of source code must retain the above copyright 14 1.1 rkujawa * notice, this list of conditions and the following disclaimer. 15 1.1 rkujawa * 2. Redistributions in binary form must reproduce the above copyright 16 1.1 rkujawa * notice, this list of conditions and the following disclaimer in the 17 1.1 rkujawa * documentation and/or other materials provided with the distribution. 18 1.1 rkujawa * 19 1.1 rkujawa * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS 20 1.1 rkujawa * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 21 1.1 rkujawa * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 22 1.1 rkujawa * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS 23 1.1 rkujawa * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 24 1.1 rkujawa * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 25 1.1 rkujawa * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 26 1.1 rkujawa * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 27 1.1 rkujawa * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 28 1.1 rkujawa * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 29 1.1 rkujawa * POSSIBILITY OF SUCH DAMAGE. 30 1.1 rkujawa */ 31 1.1 rkujawa 32 1.1 rkujawa #include <sys/types.h> 33 1.1 rkujawa #include <sys/param.h> 34 1.1 rkujawa #include <sys/time.h> 35 1.1 rkujawa #include <sys/systm.h> 36 1.1 rkujawa #include <sys/errno.h> 37 1.1 rkujawa #include <sys/device.h> 38 1.6 rkujawa #include <sys/kmem.h> 39 1.1 rkujawa 40 1.1 rkujawa #include <uvm/uvm_extern.h> 41 1.1 rkujawa 42 1.9 rkujawa #define _M68K_BUS_DMA_PRIVATE 43 1.1 rkujawa #include <machine/bus.h> 44 1.1 rkujawa #include <machine/cpu.h> 45 1.1 rkujawa 46 1.1 rkujawa #include <m68k/bus_dma.h> 47 1.1 rkujawa #include <amiga/dev/zbusvar.h> 48 1.5 rkujawa #include <amiga/dev/p5busvar.h> 49 1.1 rkujawa #include <amiga/pci/p5pbreg.h> 50 1.3 rkujawa #include <amiga/pci/p5pbvar.h> 51 1.5 rkujawa #include <amiga/pci/p5membarvar.h> 52 1.1 rkujawa 53 1.1 rkujawa #include <dev/pci/pcivar.h> 54 1.1 rkujawa #include <dev/pci/pcireg.h> 55 1.1 rkujawa #include <dev/pci/pcidevs.h> 56 1.6 rkujawa #ifdef PCI_NETBSD_CONFIGURE 57 1.1 rkujawa #include <dev/pci/pciconf.h> 58 1.6 rkujawa #endif /* PCI_NETBSD_CONFIGURE */ 59 1.6 rkujawa 60 1.6 rkujawa #include "opt_p5pb.h" 61 1.6 rkujawa #include "opt_pci.h" 62 1.15 phx #include "genfb.h" 63 1.1 rkujawa 64 1.3 rkujawa /* Initial CVPPC/BVPPC resolution as configured by the firmware */ 65 1.1 rkujawa #define P5GFX_WIDTH 640 66 1.1 rkujawa #define P5GFX_HEIGHT 480 67 1.1 rkujawa #define P5GFX_DEPTH 8 68 1.1 rkujawa #define P5GFX_LINEBYTES 640 69 1.1 rkujawa 70 1.9 rkujawa struct m68k_bus_dma_tag p5pb_bus_dma_tag = { 71 1.9 rkujawa 0, 72 1.9 rkujawa 0, 73 1.9 rkujawa _bus_dmamap_create, 74 1.9 rkujawa _bus_dmamap_destroy, 75 1.9 rkujawa _bus_dmamap_load_direct, 76 1.9 rkujawa _bus_dmamap_load_mbuf_direct, 77 1.9 rkujawa _bus_dmamap_load_uio_direct, 78 1.9 rkujawa _bus_dmamap_load_raw_direct, 79 1.9 rkujawa _bus_dmamap_unload, 80 1.10 rkujawa _bus_dmamap_sync, 81 1.10 rkujawa _bus_dmamem_alloc, 82 1.10 rkujawa _bus_dmamem_free, 83 1.10 rkujawa _bus_dmamem_map, 84 1.10 rkujawa _bus_dmamem_unmap, 85 1.10 rkujawa _bus_dmamem_mmap 86 1.9 rkujawa }; 87 1.9 rkujawa 88 1.12 chs static int p5pb_match(device_t, cfdata_t, void *); 89 1.12 chs static void p5pb_attach(device_t, device_t, void *); 90 1.12 chs void p5pb_set_props(struct p5pb_softc *); 91 1.1 rkujawa pcireg_t p5pb_pci_conf_read(pci_chipset_tag_t, pcitag_t, int); 92 1.1 rkujawa void p5pb_pci_conf_write(pci_chipset_tag_t, pcitag_t, int, pcireg_t); 93 1.12 chs int p5pb_pci_bus_maxdevs_cvppc(pci_chipset_tag_t, int); 94 1.12 chs int p5pb_pci_bus_maxdevs_grex1200(pci_chipset_tag_t, int); 95 1.12 chs int p5pb_pci_bus_maxdevs_grex4000(pci_chipset_tag_t, int); 96 1.12 chs int p5pb_pci_conf_hook(pci_chipset_tag_t, int, int, int, pcireg_t); 97 1.12 chs void p5pb_pci_attach_hook (device_t, device_t, 98 1.12 chs struct pcibus_attach_args *); 99 1.12 chs pcitag_t p5pb_pci_make_tag(pci_chipset_tag_t, int, int, int); 100 1.12 chs void p5pb_pci_decompose_tag(pci_chipset_tag_t, pcitag_t, 101 1.12 chs int *, int *, int *); 102 1.12 chs int p5pb_pci_intr_map(const struct pci_attach_args *, 103 1.12 chs pci_intr_handle_t *); 104 1.12 chs bool p5pb_bus_map_memio(struct p5pb_softc *); 105 1.12 chs bool p5pb_bus_map_conf(struct p5pb_softc *); 106 1.12 chs uint8_t p5pb_find_resources(struct p5pb_softc *); 107 1.12 chs static bool p5pb_identify_bridge(struct p5pb_softc *); 108 1.12 chs void p5pb_membar_grex(struct p5pb_softc *); 109 1.12 chs static bool p5pb_cvppc_probe(struct p5pb_softc *); 110 1.6 rkujawa #ifdef PCI_NETBSD_CONFIGURE 111 1.12 chs bool p5pb_bus_reconfigure(struct p5pb_softc *); 112 1.6 rkujawa #endif /* PCI_NETBSD_CONFIGURE */ 113 1.6 rkujawa #ifdef P5PB_DEBUG 114 1.12 chs void p5pb_usable_ranges(struct p5pb_softc *); 115 1.12 chs void p5pb_badaddr_range(struct p5pb_softc *, bus_space_tag_t, 116 1.12 chs bus_addr_t, size_t); 117 1.12 chs void p5pb_conf_search(struct p5pb_softc *, uint16_t); 118 1.6 rkujawa #endif /* P5PB_DEBUG */ 119 1.1 rkujawa 120 1.1 rkujawa CFATTACH_DECL_NEW(p5pb, sizeof(struct p5pb_softc), 121 1.1 rkujawa p5pb_match, p5pb_attach, NULL, NULL); 122 1.1 rkujawa 123 1.1 rkujawa static int 124 1.1 rkujawa p5pb_match(device_t parent, cfdata_t cf, void *aux) 125 1.1 rkujawa { 126 1.5 rkujawa struct p5bus_attach_args *p5baa; 127 1.1 rkujawa 128 1.5 rkujawa p5baa = (struct p5bus_attach_args *) aux; 129 1.1 rkujawa 130 1.5 rkujawa if (strcmp(p5baa->p5baa_name, "p5pb") == 0) 131 1.5 rkujawa return 1; 132 1.1 rkujawa 133 1.5 rkujawa return 0; 134 1.1 rkujawa } 135 1.1 rkujawa 136 1.1 rkujawa static void 137 1.1 rkujawa p5pb_attach(device_t parent, device_t self, void *aux) 138 1.1 rkujawa { 139 1.3 rkujawa struct p5pb_softc *sc; 140 1.1 rkujawa struct pcibus_attach_args pba; 141 1.1 rkujawa 142 1.3 rkujawa sc = device_private(self); 143 1.6 rkujawa sc->sc_dev = self; 144 1.6 rkujawa sc->p5baa = (struct p5bus_attach_args *) aux; 145 1.6 rkujawa 146 1.1 rkujawa pci_chipset_tag_t pc = &sc->apc; 147 1.5 rkujawa 148 1.6 rkujawa if (!p5pb_bus_map_conf(sc)) { 149 1.6 rkujawa aprint_error_dev(self, 150 1.6 rkujawa "couldn't map PCI configuration space\n"); 151 1.5 rkujawa return; 152 1.5 rkujawa } 153 1.5 rkujawa 154 1.6 rkujawa if (!p5pb_identify_bridge(sc)) { 155 1.6 rkujawa return; 156 1.6 rkujawa } 157 1.5 rkujawa 158 1.6 rkujawa if (sc->bridge_type == P5PB_BRIDGE_CVPPC) { 159 1.6 rkujawa sc->pci_mem_lowest = P5BUS_PCI_MEM_BASE; 160 1.6 rkujawa sc->pci_mem_highest = P5BUS_PCI_MEM_BASE + P5BUS_PCI_MEM_SIZE; 161 1.6 rkujawa } else { 162 1.6 rkujawa p5pb_membar_grex(sc); 163 1.3 rkujawa } 164 1.1 rkujawa 165 1.6 rkujawa if (!p5pb_bus_map_memio(sc)) { 166 1.3 rkujawa aprint_error_dev(self, 167 1.6 rkujawa "couldn't map PCI I/O and memory space\n"); 168 1.3 rkujawa return; 169 1.3 rkujawa } 170 1.1 rkujawa 171 1.1 rkujawa #ifdef P5PB_DEBUG 172 1.6 rkujawa aprint_normal("p5pb: map conf %x -> %x, io %x -> %x, mem %x -> %x\n", 173 1.6 rkujawa kvtop((void*) sc->pci_conf_area.base), sc->pci_conf_area.base, 174 1.6 rkujawa kvtop((void*) sc->pci_io_area.base), sc->pci_io_area.base, 175 1.6 rkujawa kvtop((void*) sc->pci_mem_area.base), sc->pci_mem_area.base ); 176 1.1 rkujawa #endif 177 1.1 rkujawa 178 1.1 rkujawa /* Initialize the PCI chipset tag. */ 179 1.6 rkujawa 180 1.6 rkujawa if (sc->bridge_type == P5PB_BRIDGE_GREX1200) 181 1.6 rkujawa sc->apc.pc_bus_maxdevs = p5pb_pci_bus_maxdevs_grex1200; 182 1.6 rkujawa else if (sc->bridge_type == P5PB_BRIDGE_GREX4000) 183 1.6 rkujawa sc->apc.pc_bus_maxdevs = p5pb_pci_bus_maxdevs_grex4000; 184 1.6 rkujawa else 185 1.6 rkujawa sc->apc.pc_bus_maxdevs = p5pb_pci_bus_maxdevs_cvppc; 186 1.6 rkujawa 187 1.1 rkujawa sc->apc.pc_conf_v = (void*) pc; 188 1.2 rkujawa sc->apc.pc_make_tag = amiga_pci_make_tag; 189 1.2 rkujawa sc->apc.pc_decompose_tag = amiga_pci_decompose_tag; 190 1.1 rkujawa sc->apc.pc_conf_read = p5pb_pci_conf_read; 191 1.1 rkujawa sc->apc.pc_conf_write = p5pb_pci_conf_write; 192 1.6 rkujawa sc->apc.pc_conf_hook = p5pb_pci_conf_hook; 193 1.6 rkujawa sc->apc.pc_conf_interrupt = amiga_pci_conf_interrupt; 194 1.1 rkujawa sc->apc.pc_attach_hook = p5pb_pci_attach_hook; 195 1.2 rkujawa 196 1.2 rkujawa sc->apc.pc_intr_map = p5pb_pci_intr_map; 197 1.2 rkujawa sc->apc.pc_intr_string = amiga_pci_intr_string; 198 1.2 rkujawa sc->apc.pc_intr_establish = amiga_pci_intr_establish; 199 1.2 rkujawa sc->apc.pc_intr_disestablish = amiga_pci_intr_disestablish; 200 1.6 rkujawa 201 1.6 rkujawa #ifdef PCI_NETBSD_CONFIGURE 202 1.7 rkujawa /* Never reconfigure the bus on CVPPC/BVPPC, avoid the fb breakage. */ 203 1.7 rkujawa if (sc->bridge_type != P5PB_BRIDGE_CVPPC) { 204 1.7 rkujawa p5pb_bus_reconfigure(sc); 205 1.7 rkujawa } 206 1.6 rkujawa #endif /* PCI_NETBSD_CONFIGURE */ 207 1.6 rkujawa 208 1.6 rkujawa /* Initialize the bus attachment structure. */ 209 1.2 rkujawa 210 1.2 rkujawa pba.pba_iot = &(sc->pci_io_area); 211 1.1 rkujawa pba.pba_memt = &(sc->pci_mem_area); 212 1.9 rkujawa pba.pba_dmat = &p5pb_bus_dma_tag; 213 1.1 rkujawa pba.pba_dmat64 = NULL; 214 1.1 rkujawa pba.pba_pc = pc; 215 1.2 rkujawa pba.pba_flags = PCI_FLAGS_MEM_OKAY | PCI_FLAGS_IO_OKAY; 216 1.1 rkujawa pba.pba_bus = 0; 217 1.1 rkujawa pba.pba_bridgetag = NULL; 218 1.1 rkujawa 219 1.7 rkujawa p5pb_set_props(sc); 220 1.1 rkujawa 221 1.19 thorpej config_found(self, &pba, pcibusprint, CFARGS_NONE); 222 1.1 rkujawa } 223 1.1 rkujawa 224 1.6 rkujawa /* 225 1.6 rkujawa * Try to detect what kind of bridge are we dealing with. 226 1.6 rkujawa */ 227 1.6 rkujawa static bool 228 1.6 rkujawa p5pb_identify_bridge(struct p5pb_softc *sc) 229 1.6 rkujawa { 230 1.6 rkujawa int pcires_count; /* Number of AutoConfig(TM) PCI resources */ 231 1.6 rkujawa 232 1.6 rkujawa pcires_count = p5pb_find_resources(sc); 233 1.6 rkujawa 234 1.6 rkujawa switch (pcires_count) { 235 1.6 rkujawa case 0: 236 1.6 rkujawa /* 237 1.6 rkujawa * Zero AutoConfig(TM) PCI resources, means that there's nothing 238 1.6 rkujawa * OR there's a CVPPC/BVPPC with a pre-44.69 firmware. 239 1.6 rkujawa */ 240 1.6 rkujawa if (p5pb_cvppc_probe(sc)) { 241 1.6 rkujawa sc->bridge_type = P5PB_BRIDGE_CVPPC; 242 1.6 rkujawa aprint_normal(": Phase5 CVPPC/BVPPC PCI bridge\n"); 243 1.6 rkujawa } else { 244 1.6 rkujawa aprint_normal(": no PCI bridges detected\n"); 245 1.6 rkujawa return false; 246 1.6 rkujawa } 247 1.6 rkujawa break; 248 1.6 rkujawa case 6: 249 1.6 rkujawa /* 250 1.6 rkujawa * We have a slight possibility, that there's a CVPPC/BVPPC with 251 1.6 rkujawa * the new firmware. So check for it first. 252 1.6 rkujawa */ 253 1.6 rkujawa if (p5pb_cvppc_probe(sc)) { 254 1.6 rkujawa /* New firmware, treat as one-slot GREX. */ 255 1.6 rkujawa sc->bridge_type = P5PB_BRIDGE_CVPPC; 256 1.6 rkujawa aprint_normal( 257 1.6 rkujawa ": Phase5 CVPPC/BVPPC PCI bridge (44.69/44.71)\n"); 258 1.6 rkujawa break; 259 1.6 rkujawa } 260 1.6 rkujawa default: 261 1.6 rkujawa /* We have a G-REX surely. */ 262 1.6 rkujawa 263 1.6 rkujawa if (sc->p5baa->p5baa_cardtype == P5_CARDTYPE_CS) { 264 1.6 rkujawa sc->bridge_type = P5PB_BRIDGE_GREX4000; 265 1.6 rkujawa aprint_normal(": DCE G-REX 4000 PCI bridge\n"); 266 1.6 rkujawa } else { 267 1.6 rkujawa sc->bridge_type = P5PB_BRIDGE_GREX1200; 268 1.6 rkujawa aprint_normal(": DCE G-REX 1200 PCI bridge\n"); 269 1.6 rkujawa } 270 1.6 rkujawa break; 271 1.6 rkujawa } 272 1.6 rkujawa return true; 273 1.6 rkujawa } 274 1.6 rkujawa 275 1.5 rkujawa /* 276 1.6 rkujawa * Find AutoConfig(TM) resuorces (for boards running G-REX firmware). Return the 277 1.5 rkujawa * total number of found resources. 278 1.5 rkujawa */ 279 1.5 rkujawa uint8_t 280 1.5 rkujawa p5pb_find_resources(struct p5pb_softc *sc) 281 1.5 rkujawa { 282 1.5 rkujawa uint8_t i, rv; 283 1.5 rkujawa struct p5pb_autoconf_entry *auto_entry; 284 1.5 rkujawa struct p5membar_softc *membar_sc; 285 1.5 rkujawa device_t p5membar_dev; 286 1.5 rkujawa 287 1.5 rkujawa rv = 0; 288 1.5 rkujawa 289 1.5 rkujawa TAILQ_INIT(&sc->auto_bars); 290 1.5 rkujawa 291 1.5 rkujawa /* 255 should be enough for everybody */ 292 1.5 rkujawa for(i = 0; i < 255; i++) { 293 1.5 rkujawa 294 1.5 rkujawa if ((p5membar_dev = 295 1.5 rkujawa device_find_by_driver_unit("p5membar", i)) != NULL) { 296 1.5 rkujawa 297 1.5 rkujawa rv++; 298 1.5 rkujawa 299 1.5 rkujawa membar_sc = device_private(p5membar_dev); 300 1.5 rkujawa if (membar_sc->sc_type == P5MEMBAR_TYPE_INTERNAL) 301 1.5 rkujawa continue; 302 1.5 rkujawa 303 1.5 rkujawa auto_entry = 304 1.5 rkujawa kmem_alloc(sizeof(struct p5pb_autoconf_entry), 305 1.5 rkujawa KM_SLEEP); 306 1.5 rkujawa 307 1.5 rkujawa auto_entry->base = membar_sc->sc_base; 308 1.5 rkujawa auto_entry->size = membar_sc->sc_size; 309 1.5 rkujawa 310 1.5 rkujawa TAILQ_INSERT_TAIL(&sc->auto_bars, auto_entry, entries); 311 1.5 rkujawa } 312 1.5 rkujawa } 313 1.5 rkujawa return rv; 314 1.5 rkujawa } 315 1.5 rkujawa 316 1.1 rkujawa /* 317 1.1 rkujawa * Set properties needed to support fb driver. These are read later during 318 1.11 rkujawa * autoconfg in device_register(). Needed for CVPPC/BVPPC. 319 1.1 rkujawa */ 320 1.1 rkujawa void 321 1.1 rkujawa p5pb_set_props(struct p5pb_softc *sc) 322 1.1 rkujawa { 323 1.13 christos #if NGENFB > 0 324 1.1 rkujawa prop_dictionary_t dict; 325 1.1 rkujawa device_t dev; 326 1.1 rkujawa 327 1.1 rkujawa dev = sc->sc_dev; 328 1.1 rkujawa dict = device_properties(dev); 329 1.7 rkujawa 330 1.7 rkujawa /* genfb needs additional properties, like virtual, physical address */ 331 1.7 rkujawa /* XXX: currently genfb is supported only on CVPPC/BVPPC */ 332 1.7 rkujawa prop_dictionary_set_uint64(dict, "virtual_address", 333 1.7 rkujawa sc->pci_mem_area.base); 334 1.6 rkujawa prop_dictionary_set_uint64(dict, "address", 335 1.6 rkujawa kvtop((void*) sc->pci_mem_area.base)); 336 1.1 rkujawa #endif 337 1.1 rkujawa } 338 1.1 rkujawa 339 1.1 rkujawa pcireg_t 340 1.1 rkujawa p5pb_pci_conf_read(pci_chipset_tag_t pc, pcitag_t tag, int reg) 341 1.1 rkujawa { 342 1.1 rkujawa uint32_t data; 343 1.1 rkujawa uint32_t bus, dev, func; 344 1.9 rkujawa uint32_t offset; 345 1.9 rkujawa 346 1.14 msaitoh if ((unsigned int)reg >= PCI_CONF_SIZE) 347 1.14 msaitoh return 0xFFFFFFFF; 348 1.14 msaitoh 349 1.1 rkujawa pci_decompose_tag(pc, tag, &bus, &dev, &func); 350 1.2 rkujawa 351 1.9 rkujawa offset = (OFF_PCI_DEVICE << dev) + reg; 352 1.9 rkujawa 353 1.9 rkujawa if(func == 0) /* ugly, ugly hack */ 354 1.9 rkujawa offset += 0; 355 1.9 rkujawa else if(func == 1) 356 1.9 rkujawa offset += OFF_PCI_FUNCTION; 357 1.9 rkujawa else 358 1.9 rkujawa return 0xFFFFFFFF; 359 1.9 rkujawa 360 1.9 rkujawa if(badaddr((void *)__UNVOLATILE(((uint32_t) 361 1.9 rkujawa bus_space_vaddr(pc->pci_conf_datat, pc->pci_conf_datah) 362 1.9 rkujawa + offset)))) 363 1.9 rkujawa return 0xFFFFFFFF; 364 1.9 rkujawa 365 1.2 rkujawa data = bus_space_read_4(pc->pci_conf_datat, pc->pci_conf_datah, 366 1.9 rkujawa offset); 367 1.6 rkujawa #ifdef P5PB_DEBUG_CONF 368 1.1 rkujawa aprint_normal("p5pb conf read va: %lx, bus: %d, dev: %d, " 369 1.1 rkujawa "func: %d, reg: %d -r-> data %x\n", 370 1.2 rkujawa pc->pci_conf_datah, bus, dev, func, reg, data); 371 1.1 rkujawa #endif 372 1.1 rkujawa return data; 373 1.1 rkujawa } 374 1.1 rkujawa 375 1.1 rkujawa void 376 1.1 rkujawa p5pb_pci_conf_write(pci_chipset_tag_t pc, pcitag_t tag, int reg, pcireg_t val) 377 1.1 rkujawa { 378 1.1 rkujawa uint32_t bus, dev, func; 379 1.9 rkujawa uint32_t offset; 380 1.9 rkujawa 381 1.14 msaitoh if ((unsigned int)reg >= PCI_CONF_SIZE) 382 1.14 msaitoh return; 383 1.14 msaitoh 384 1.1 rkujawa pci_decompose_tag(pc, tag, &bus, &dev, &func); 385 1.9 rkujawa 386 1.9 rkujawa offset = (OFF_PCI_DEVICE << dev) + reg; 387 1.9 rkujawa 388 1.9 rkujawa if(func == 0) /* ugly, ugly hack */ 389 1.9 rkujawa offset += 0; 390 1.9 rkujawa else if(func == 1) 391 1.9 rkujawa offset += OFF_PCI_FUNCTION; 392 1.9 rkujawa else 393 1.9 rkujawa return; 394 1.9 rkujawa 395 1.9 rkujawa if(badaddr((void *)__UNVOLATILE(((uint32_t) 396 1.9 rkujawa bus_space_vaddr(pc->pci_conf_datat, pc->pci_conf_datah) 397 1.9 rkujawa + offset)))) 398 1.9 rkujawa return; 399 1.9 rkujawa 400 1.2 rkujawa bus_space_write_4(pc->pci_conf_datat, pc->pci_conf_datah, 401 1.9 rkujawa offset, val); 402 1.6 rkujawa #ifdef P5PB_DEBUG_CONF 403 1.1 rkujawa aprint_normal("p5pb conf write va: %lx, bus: %d, dev: %d, " 404 1.1 rkujawa "func: %d, reg: %d -w-> data %x\n", 405 1.2 rkujawa pc->pci_conf_datah, bus, dev, func, reg, val); 406 1.1 rkujawa #endif 407 1.1 rkujawa 408 1.1 rkujawa } 409 1.1 rkujawa 410 1.1 rkujawa int 411 1.6 rkujawa p5pb_pci_bus_maxdevs_cvppc(pci_chipset_tag_t pc, int busno) 412 1.1 rkujawa { 413 1.6 rkujawa /* CVPPC/BVPPC has only 1 "slot". */ 414 1.1 rkujawa return 1; 415 1.1 rkujawa } 416 1.1 rkujawa 417 1.6 rkujawa int 418 1.6 rkujawa p5pb_pci_bus_maxdevs_grex4000(pci_chipset_tag_t pc, int busno) 419 1.6 rkujawa { 420 1.7 rkujawa /* G-REX 4000 has 4, G-REX 4000T has 3 slots? */ 421 1.9 rkujawa return 4; 422 1.6 rkujawa } 423 1.6 rkujawa 424 1.6 rkujawa int 425 1.6 rkujawa p5pb_pci_bus_maxdevs_grex1200(pci_chipset_tag_t pc, int busno) 426 1.6 rkujawa { 427 1.6 rkujawa /* G-REX 1200 has 5 slots. */ 428 1.9 rkujawa return 4; /* XXX: 5 not yet! */ 429 1.6 rkujawa } 430 1.6 rkujawa 431 1.1 rkujawa void 432 1.12 chs p5pb_pci_attach_hook(device_t parent, device_t self, 433 1.1 rkujawa struct pcibus_attach_args *pba) 434 1.1 rkujawa { 435 1.1 rkujawa } 436 1.1 rkujawa 437 1.2 rkujawa int 438 1.2 rkujawa p5pb_pci_intr_map(const struct pci_attach_args *pa, pci_intr_handle_t *ihp) 439 1.2 rkujawa { 440 1.2 rkujawa /* TODO: add sanity checking */ 441 1.2 rkujawa 442 1.2 rkujawa *ihp = 2; 443 1.2 rkujawa return 0; 444 1.2 rkujawa } 445 1.2 rkujawa 446 1.6 rkujawa /* Probe for CVPPC/BVPPC. */ 447 1.6 rkujawa static bool 448 1.6 rkujawa p5pb_cvppc_probe(struct p5pb_softc *sc) 449 1.6 rkujawa { 450 1.6 rkujawa bus_space_handle_t probe_h; 451 1.6 rkujawa uint16_t prodid, manid; 452 1.6 rkujawa void* data; 453 1.6 rkujawa bool rv; 454 1.6 rkujawa 455 1.6 rkujawa manid = 0; prodid = 0; 456 1.6 rkujawa rv = false; 457 1.6 rkujawa 458 1.6 rkujawa if (bus_space_map(sc->apc.pci_conf_datat, 0, 4, 0, &probe_h)) 459 1.6 rkujawa return rv; 460 1.6 rkujawa 461 1.6 rkujawa data = bus_space_vaddr(sc->apc.pci_conf_datat, probe_h); 462 1.6 rkujawa 463 1.6 rkujawa if (badaddr((void *)__UNVOLATILE((uint32_t) data))) { 464 1.6 rkujawa #ifdef P5PB_DEBUG_PROBE 465 1.6 rkujawa aprint_normal("p5pb: CVPPC configuration space not usable!\n"); 466 1.6 rkujawa #endif /* P5PB_DEBUG_PROBE */ 467 1.6 rkujawa } else { 468 1.6 rkujawa prodid = bus_space_read_2(sc->apc.pci_conf_datat, probe_h, 0); 469 1.6 rkujawa manid = bus_space_read_2(sc->apc.pci_conf_datat, probe_h, 2); 470 1.6 rkujawa 471 1.6 rkujawa if ((prodid == P5PB_PM2_PRODUCT_ID) && 472 1.6 rkujawa (manid == P5PB_PM2_VENDOR_ID)) 473 1.6 rkujawa rv = true; 474 1.6 rkujawa } 475 1.6 rkujawa 476 1.6 rkujawa #ifdef P5PB_DEBUG_PROBE 477 1.6 rkujawa aprint_normal("p5pb: CVPPC probe for PCI ID: %x, %x returns %d\n", 478 1.6 rkujawa manid, prodid, (int) rv); 479 1.6 rkujawa #endif /* P5PB_DEBUG_PROBE */ 480 1.6 rkujawa 481 1.6 rkujawa bus_space_unmap(sc->apc.pci_conf_datat, probe_h, 4); 482 1.6 rkujawa return rv; 483 1.6 rkujawa } 484 1.6 rkujawa 485 1.6 rkujawa #ifdef PCI_NETBSD_CONFIGURE 486 1.6 rkujawa /* Reconfigure the bus. */ 487 1.5 rkujawa bool 488 1.6 rkujawa p5pb_bus_reconfigure(struct p5pb_softc *sc) 489 1.5 rkujawa { 490 1.6 rkujawa pci_chipset_tag_t pc; 491 1.6 rkujawa 492 1.6 rkujawa pc = &sc->apc; 493 1.6 rkujawa 494 1.17 thorpej struct pciconf_resources *pcires = pciconf_resource_init(); 495 1.17 thorpej 496 1.17 thorpej pciconf_resource_add(pcires, PCICONF_RESOURCE_IO, 497 1.17 thorpej 0, P5BUS_PCI_IO_SIZE); 498 1.17 thorpej pciconf_resource_add(pcires, PCICONF_RESOURCE_MEM, 499 1.17 thorpej sc->pci_mem_lowest, sc->pci_mem_highest - sc->pci_mem_lowest); 500 1.5 rkujawa 501 1.6 rkujawa #ifdef P5PB_DEBUG 502 1.6 rkujawa aprint_normal("p5pb: reconfiguring the bus!\n"); 503 1.5 rkujawa #endif /* P5PB_DEBUG */ 504 1.17 thorpej pci_configure_bus(pc, pcires, 0, CACHELINE_SIZE); 505 1.6 rkujawa 506 1.17 thorpej pciconf_resource_fini(pcires); 507 1.6 rkujawa 508 1.6 rkujawa return true; /* TODO: better error handling */ 509 1.6 rkujawa } 510 1.6 rkujawa #endif /* PCI_NETBSD_CONFIGURE */ 511 1.5 rkujawa 512 1.6 rkujawa /* Determine the PCI memory space (done G-REX-style). */ 513 1.6 rkujawa void 514 1.6 rkujawa p5pb_membar_grex(struct p5pb_softc *sc) 515 1.6 rkujawa { 516 1.6 rkujawa struct p5pb_autoconf_entry *membar_entry; 517 1.6 rkujawa uint32_t bar_address; 518 1.6 rkujawa 519 1.6 rkujawa sc->pci_mem_lowest = 0xFFFFFFFF; 520 1.6 rkujawa sc->pci_mem_highest = 0; 521 1.6 rkujawa 522 1.6 rkujawa /* Iterate over membar entries to find lowest and highest address. */ 523 1.5 rkujawa TAILQ_FOREACH(membar_entry, &sc->auto_bars, entries) { 524 1.5 rkujawa 525 1.6 rkujawa bar_address = (uint32_t) membar_entry->base; 526 1.6 rkujawa if ((bar_address + membar_entry->size) > sc->pci_mem_highest) 527 1.6 rkujawa sc->pci_mem_highest = bar_address + membar_entry->size; 528 1.6 rkujawa if (bar_address < sc->pci_mem_lowest) 529 1.6 rkujawa sc->pci_mem_lowest = bar_address; 530 1.6 rkujawa 531 1.6 rkujawa #ifdef P5PB_DEBUG_BAR 532 1.6 rkujawa aprint_normal("p5pb: %d kB mem BAR at %p, hi = %x, lo = %x\n", 533 1.6 rkujawa membar_entry->size / 1024, membar_entry->base, 534 1.6 rkujawa sc->pci_mem_highest, sc->pci_mem_lowest); 535 1.6 rkujawa #endif /* P5PB_DEBUG_BAR */ 536 1.5 rkujawa } 537 1.5 rkujawa 538 1.6 rkujawa aprint_normal("p5pb: %d kB PCI memory space (%8p to %8p)\n", 539 1.6 rkujawa (sc->pci_mem_highest - sc->pci_mem_lowest) / 1024, 540 1.6 rkujawa (void*) sc->pci_mem_lowest, (void*) sc->pci_mem_highest); 541 1.5 rkujawa 542 1.5 rkujawa } 543 1.5 rkujawa 544 1.5 rkujawa bool 545 1.6 rkujawa p5pb_bus_map_conf(struct p5pb_softc *sc) 546 1.3 rkujawa { 547 1.3 rkujawa sc->pci_conf_area.base = (bus_addr_t) zbusmap( 548 1.3 rkujawa (void *) P5BUS_PCI_CONF_BASE, P5BUS_PCI_CONF_SIZE); 549 1.3 rkujawa sc->pci_conf_area.absm = &amiga_bus_stride_1; 550 1.3 rkujawa 551 1.3 rkujawa sc->apc.pci_conf_datat = &(sc->pci_conf_area); 552 1.3 rkujawa 553 1.3 rkujawa if (bus_space_map(sc->apc.pci_conf_datat, OFF_PCI_CONF_DATA, 554 1.9 rkujawa P5BUS_PCI_CONF_SIZE, 0, &sc->apc.pci_conf_datah)) 555 1.3 rkujawa return false; 556 1.3 rkujawa 557 1.3 rkujawa return true; 558 1.3 rkujawa } 559 1.3 rkujawa 560 1.6 rkujawa /* Map I/O and memory space. */ 561 1.3 rkujawa bool 562 1.6 rkujawa p5pb_bus_map_memio(struct p5pb_softc *sc) 563 1.5 rkujawa { 564 1.6 rkujawa sc->pci_io_area.base = (bus_addr_t) zbusmap( 565 1.6 rkujawa (void *) P5BUS_PCI_IO_BASE, P5BUS_PCI_IO_SIZE); 566 1.6 rkujawa sc->pci_io_area.absm = &amiga_bus_stride_1swap; 567 1.6 rkujawa 568 1.5 rkujawa sc->pci_mem_area.base = (bus_addr_t) zbusmap( 569 1.6 rkujawa (void *) sc->pci_mem_lowest, 570 1.6 rkujawa sc->pci_mem_highest - sc->pci_mem_lowest); 571 1.5 rkujawa sc->pci_mem_area.absm = &amiga_bus_stride_1swap_abs; 572 1.3 rkujawa 573 1.3 rkujawa return true; 574 1.3 rkujawa } 575 1.3 rkujawa 576 1.6 rkujawa int 577 1.6 rkujawa p5pb_pci_conf_hook(pci_chipset_tag_t pct, int bus, int dev, 578 1.6 rkujawa int func, pcireg_t id) 579 1.6 rkujawa { 580 1.6 rkujawa /* XXX: What should we do on CVPPC/BVPPC? It breaks genfb. */ 581 1.6 rkujawa 582 1.6 rkujawa return PCI_CONF_DEFAULT; 583 1.6 rkujawa } 584 1.6 rkujawa 585 1.6 rkujawa #ifdef P5PB_DEBUG 586 1.6 rkujawa /* Check which config and I/O ranges are usable. */ 587 1.6 rkujawa void 588 1.6 rkujawa p5pb_usable_ranges(struct p5pb_softc *sc) 589 1.6 rkujawa { 590 1.6 rkujawa p5pb_badaddr_range(sc, &(sc->pci_conf_area), 0, P5BUS_PCI_CONF_SIZE); 591 1.6 rkujawa p5pb_badaddr_range(sc, &(sc->pci_io_area), 0, P5BUS_PCI_IO_SIZE); 592 1.6 rkujawa } 593 1.6 rkujawa 594 1.6 rkujawa void 595 1.6 rkujawa p5pb_badaddr_range(struct p5pb_softc *sc, bus_space_tag_t bust, bus_addr_t base, 596 1.6 rkujawa size_t len) 597 1.6 rkujawa { 598 1.6 rkujawa int i, state, prev_state; 599 1.6 rkujawa bus_space_handle_t bush; 600 1.6 rkujawa volatile void *data; 601 1.6 rkujawa 602 1.6 rkujawa state = -1; 603 1.6 rkujawa prev_state = -1; 604 1.6 rkujawa 605 1.6 rkujawa bus_space_map(bust, base, len, 0, &bush); 606 1.6 rkujawa 607 1.6 rkujawa aprint_normal("p5pb: badaddr range check from %x (%x) to %x (%x)\n", 608 1.6 rkujawa (bus_addr_t) bush, /* start VA */ 609 1.6 rkujawa (bus_addr_t) kvtop((void*) bush), /* start PA */ 610 1.6 rkujawa (bus_addr_t) bush + len, /* end VA */ 611 1.6 rkujawa (bus_addr_t) kvtop((void*) (bush + len)));/* end PA */ 612 1.6 rkujawa 613 1.6 rkujawa data = bus_space_vaddr(bust, bush); 614 1.6 rkujawa 615 1.6 rkujawa for(i = 0; i < len; i++) { 616 1.6 rkujawa state = badaddr((void *)__UNVOLATILE(((uint32_t) data + i))); 617 1.6 rkujawa if(state != prev_state) { 618 1.6 rkujawa aprint_normal("p5pb: badaddr %p (%x) : %d\n", 619 1.6 rkujawa (void*) ((uint32_t) data + i), 620 1.6 rkujawa (bus_addr_t) kvtop((void*) ((uint32_t) data + i)), 621 1.6 rkujawa state); 622 1.6 rkujawa prev_state = state; 623 1.6 rkujawa } 624 1.6 rkujawa 625 1.6 rkujawa } 626 1.6 rkujawa 627 1.6 rkujawa bus_space_unmap(bust, bush, len); 628 1.6 rkujawa } 629 1.6 rkujawa 630 1.6 rkujawa /* Search for 16-bit value in the configuration space. */ 631 1.6 rkujawa void 632 1.6 rkujawa p5pb_conf_search(struct p5pb_softc *sc, uint16_t val) 633 1.6 rkujawa { 634 1.6 rkujawa int i, state; 635 1.6 rkujawa uint16_t readv; 636 1.6 rkujawa void *va; 637 1.6 rkujawa 638 1.6 rkujawa va = bus_space_vaddr(sc->apc.pci_conf_datat, sc->apc.pci_conf_datah); 639 1.6 rkujawa 640 1.6 rkujawa for (i = 0; i < P5BUS_PCI_CONF_SIZE; i++) { 641 1.6 rkujawa state = badaddr((void *)__UNVOLATILE(((uint32_t) va + i))); 642 1.6 rkujawa if(state == 0) { 643 1.6 rkujawa readv = bus_space_read_2(sc->apc.pci_conf_datat, 644 1.6 rkujawa sc->apc.pci_conf_datah, i); 645 1.6 rkujawa if(readv == val) 646 1.6 rkujawa aprint_normal("p5pb: found val %x @ %x (%x)\n", 647 1.6 rkujawa readv, (uint32_t) sc->apc.pci_conf_datah 648 1.6 rkujawa + i, (bus_addr_t) kvtop((void*) 649 1.6 rkujawa ((uint32_t) sc->apc.pci_conf_datah + i))); 650 1.6 rkujawa } 651 1.6 rkujawa } 652 1.6 rkujawa } 653 1.6 rkujawa 654 1.6 rkujawa #endif /* P5PB_DEBUG */ 655 1.6 rkujawa 656 1.11 rkujawa #ifdef P5PB_CONSOLE 657 1.11 rkujawa void 658 1.11 rkujawa p5pb_device_register(device_t dev, void *aux) 659 1.11 rkujawa { 660 1.20 andvar prop_dictionary_t dict; 661 1.11 rkujawa struct pci_attach_args *pa = aux; 662 1.11 rkujawa 663 1.11 rkujawa if (device_parent(dev) && device_is_a(device_parent(dev), "pci")) { 664 1.11 rkujawa 665 1.11 rkujawa dict = device_properties(dev); 666 1.11 rkujawa 667 1.11 rkujawa if (PCI_CLASS(pa->pa_class) == PCI_CLASS_DISPLAY) { 668 1.11 rkujawa 669 1.11 rkujawa /* Handle the CVPPC/BVPPC card... */ 670 1.11 rkujawa if ( ((PCI_VENDOR(pa->pa_id) == PCI_VENDOR_TI) 671 1.11 rkujawa && (PCI_PRODUCT(pa->pa_id) == 672 1.11 rkujawa PCI_PRODUCT_TI_TVP4020) ) || 673 1.11 rkujawa /* ...and 3Dfx Voodoo 3 in G-REX. */ 674 1.11 rkujawa ((PCI_VENDOR(pa->pa_id) == PCI_VENDOR_3DFX) 675 1.11 rkujawa && (PCI_PRODUCT(pa->pa_id) == 676 1.11 rkujawa PCI_PRODUCT_3DFX_VOODOO3) )) { 677 1.11 rkujawa 678 1.11 rkujawa prop_dictionary_set_uint32(dict, "width", 679 1.11 rkujawa P5GFX_WIDTH); 680 1.11 rkujawa 681 1.11 rkujawa prop_dictionary_set_uint32(dict, "height", 682 1.11 rkujawa P5GFX_HEIGHT); 683 1.11 rkujawa 684 1.11 rkujawa prop_dictionary_set_uint32(dict, "depth", 685 1.11 rkujawa P5GFX_DEPTH); 686 1.11 rkujawa 687 1.15 phx #if NGENFB > 0 688 1.20 andvar prop_dictionary_t parent_dict; 689 1.20 andvar 690 1.20 andvar parent_dict = device_properties( 691 1.20 andvar device_parent(device_parent(dev))); 692 1.20 andvar 693 1.11 rkujawa prop_dictionary_set_uint32(dict, "linebytes", 694 1.11 rkujawa P5GFX_LINEBYTES); 695 1.11 rkujawa 696 1.11 rkujawa prop_dictionary_set(dict, "address", 697 1.11 rkujawa prop_dictionary_get(parent_dict, 698 1.11 rkujawa "address")); 699 1.11 rkujawa prop_dictionary_set(dict, "virtual_address", 700 1.11 rkujawa prop_dictionary_get(parent_dict, 701 1.11 rkujawa "virtual_address")); 702 1.11 rkujawa #endif 703 1.11 rkujawa prop_dictionary_set_bool(dict, "is_console", 704 1.11 rkujawa true); 705 1.11 rkujawa } 706 1.11 rkujawa } 707 1.11 rkujawa } 708 1.11 rkujawa } 709 1.11 rkujawa #endif /* P5PB_CONSOLE */ 710