p5pb.c revision 1.15 1 1.15 phx /* $NetBSD: p5pb.c,v 1.15 2015/10/30 12:14:32 phx Exp $ */
2 1.1 rkujawa
3 1.1 rkujawa /*-
4 1.6 rkujawa * Copyright (c) 2011, 2012 The NetBSD Foundation, Inc.
5 1.1 rkujawa * All rights reserved.
6 1.1 rkujawa *
7 1.1 rkujawa * This code is derived from software contributed to The NetBSD Foundation
8 1.1 rkujawa * by Radoslaw Kujawa.
9 1.1 rkujawa *
10 1.1 rkujawa * Redistribution and use in source and binary forms, with or without
11 1.1 rkujawa * modification, are permitted provided that the following conditions
12 1.1 rkujawa * are met:
13 1.1 rkujawa * 1. Redistributions of source code must retain the above copyright
14 1.1 rkujawa * notice, this list of conditions and the following disclaimer.
15 1.1 rkujawa * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 rkujawa * notice, this list of conditions and the following disclaimer in the
17 1.1 rkujawa * documentation and/or other materials provided with the distribution.
18 1.1 rkujawa *
19 1.1 rkujawa * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 rkujawa * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 rkujawa * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 rkujawa * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 rkujawa * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 rkujawa * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 rkujawa * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 rkujawa * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 rkujawa * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 rkujawa * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 rkujawa * POSSIBILITY OF SUCH DAMAGE.
30 1.1 rkujawa */
31 1.1 rkujawa
32 1.1 rkujawa #include <sys/types.h>
33 1.1 rkujawa #include <sys/param.h>
34 1.1 rkujawa #include <sys/time.h>
35 1.1 rkujawa #include <sys/systm.h>
36 1.1 rkujawa #include <sys/errno.h>
37 1.1 rkujawa #include <sys/device.h>
38 1.1 rkujawa #include <sys/malloc.h>
39 1.6 rkujawa #include <sys/kmem.h>
40 1.1 rkujawa #include <sys/extent.h>
41 1.1 rkujawa
42 1.1 rkujawa #include <uvm/uvm_extern.h>
43 1.1 rkujawa
44 1.9 rkujawa #define _M68K_BUS_DMA_PRIVATE
45 1.1 rkujawa #include <machine/bus.h>
46 1.1 rkujawa #include <machine/cpu.h>
47 1.1 rkujawa
48 1.1 rkujawa #include <m68k/bus_dma.h>
49 1.1 rkujawa #include <amiga/dev/zbusvar.h>
50 1.5 rkujawa #include <amiga/dev/p5busvar.h>
51 1.1 rkujawa #include <amiga/pci/p5pbreg.h>
52 1.3 rkujawa #include <amiga/pci/p5pbvar.h>
53 1.5 rkujawa #include <amiga/pci/p5membarvar.h>
54 1.1 rkujawa
55 1.1 rkujawa #include <dev/pci/pcivar.h>
56 1.1 rkujawa #include <dev/pci/pcireg.h>
57 1.1 rkujawa #include <dev/pci/pcidevs.h>
58 1.6 rkujawa #ifdef PCI_NETBSD_CONFIGURE
59 1.1 rkujawa #include <dev/pci/pciconf.h>
60 1.6 rkujawa #endif /* PCI_NETBSD_CONFIGURE */
61 1.6 rkujawa
62 1.6 rkujawa #include "opt_p5pb.h"
63 1.6 rkujawa #include "opt_pci.h"
64 1.15 phx #include "genfb.h"
65 1.1 rkujawa
66 1.3 rkujawa /* Initial CVPPC/BVPPC resolution as configured by the firmware */
67 1.1 rkujawa #define P5GFX_WIDTH 640
68 1.1 rkujawa #define P5GFX_HEIGHT 480
69 1.1 rkujawa #define P5GFX_DEPTH 8
70 1.1 rkujawa #define P5GFX_LINEBYTES 640
71 1.1 rkujawa
72 1.9 rkujawa struct m68k_bus_dma_tag p5pb_bus_dma_tag = {
73 1.9 rkujawa 0,
74 1.9 rkujawa 0,
75 1.9 rkujawa _bus_dmamap_create,
76 1.9 rkujawa _bus_dmamap_destroy,
77 1.9 rkujawa _bus_dmamap_load_direct,
78 1.9 rkujawa _bus_dmamap_load_mbuf_direct,
79 1.9 rkujawa _bus_dmamap_load_uio_direct,
80 1.9 rkujawa _bus_dmamap_load_raw_direct,
81 1.9 rkujawa _bus_dmamap_unload,
82 1.10 rkujawa _bus_dmamap_sync,
83 1.10 rkujawa _bus_dmamem_alloc,
84 1.10 rkujawa _bus_dmamem_free,
85 1.10 rkujawa _bus_dmamem_map,
86 1.10 rkujawa _bus_dmamem_unmap,
87 1.10 rkujawa _bus_dmamem_mmap
88 1.9 rkujawa };
89 1.9 rkujawa
90 1.12 chs static int p5pb_match(device_t, cfdata_t, void *);
91 1.12 chs static void p5pb_attach(device_t, device_t, void *);
92 1.12 chs void p5pb_set_props(struct p5pb_softc *);
93 1.1 rkujawa pcireg_t p5pb_pci_conf_read(pci_chipset_tag_t, pcitag_t, int);
94 1.1 rkujawa void p5pb_pci_conf_write(pci_chipset_tag_t, pcitag_t, int, pcireg_t);
95 1.12 chs int p5pb_pci_bus_maxdevs_cvppc(pci_chipset_tag_t, int);
96 1.12 chs int p5pb_pci_bus_maxdevs_grex1200(pci_chipset_tag_t, int);
97 1.12 chs int p5pb_pci_bus_maxdevs_grex4000(pci_chipset_tag_t, int);
98 1.12 chs int p5pb_pci_conf_hook(pci_chipset_tag_t, int, int, int, pcireg_t);
99 1.12 chs void p5pb_pci_attach_hook (device_t, device_t,
100 1.12 chs struct pcibus_attach_args *);
101 1.12 chs pcitag_t p5pb_pci_make_tag(pci_chipset_tag_t, int, int, int);
102 1.12 chs void p5pb_pci_decompose_tag(pci_chipset_tag_t, pcitag_t,
103 1.12 chs int *, int *, int *);
104 1.12 chs int p5pb_pci_intr_map(const struct pci_attach_args *,
105 1.12 chs pci_intr_handle_t *);
106 1.12 chs bool p5pb_bus_map_memio(struct p5pb_softc *);
107 1.12 chs bool p5pb_bus_map_conf(struct p5pb_softc *);
108 1.12 chs uint8_t p5pb_find_resources(struct p5pb_softc *);
109 1.12 chs static bool p5pb_identify_bridge(struct p5pb_softc *);
110 1.12 chs void p5pb_membar_grex(struct p5pb_softc *);
111 1.12 chs static bool p5pb_cvppc_probe(struct p5pb_softc *);
112 1.6 rkujawa #ifdef PCI_NETBSD_CONFIGURE
113 1.12 chs bool p5pb_bus_reconfigure(struct p5pb_softc *);
114 1.6 rkujawa #endif /* PCI_NETBSD_CONFIGURE */
115 1.6 rkujawa #ifdef P5PB_DEBUG
116 1.12 chs void p5pb_usable_ranges(struct p5pb_softc *);
117 1.12 chs void p5pb_badaddr_range(struct p5pb_softc *, bus_space_tag_t,
118 1.12 chs bus_addr_t, size_t);
119 1.12 chs void p5pb_conf_search(struct p5pb_softc *, uint16_t);
120 1.6 rkujawa #endif /* P5PB_DEBUG */
121 1.1 rkujawa
122 1.1 rkujawa CFATTACH_DECL_NEW(p5pb, sizeof(struct p5pb_softc),
123 1.1 rkujawa p5pb_match, p5pb_attach, NULL, NULL);
124 1.1 rkujawa
125 1.1 rkujawa static int
126 1.1 rkujawa p5pb_match(device_t parent, cfdata_t cf, void *aux)
127 1.1 rkujawa {
128 1.5 rkujawa struct p5bus_attach_args *p5baa;
129 1.1 rkujawa
130 1.5 rkujawa p5baa = (struct p5bus_attach_args *) aux;
131 1.1 rkujawa
132 1.5 rkujawa if (strcmp(p5baa->p5baa_name, "p5pb") == 0)
133 1.5 rkujawa return 1;
134 1.1 rkujawa
135 1.5 rkujawa return 0;
136 1.1 rkujawa }
137 1.1 rkujawa
138 1.1 rkujawa static void
139 1.1 rkujawa p5pb_attach(device_t parent, device_t self, void *aux)
140 1.1 rkujawa {
141 1.3 rkujawa struct p5pb_softc *sc;
142 1.1 rkujawa struct pcibus_attach_args pba;
143 1.1 rkujawa
144 1.3 rkujawa sc = device_private(self);
145 1.6 rkujawa sc->sc_dev = self;
146 1.6 rkujawa sc->p5baa = (struct p5bus_attach_args *) aux;
147 1.6 rkujawa
148 1.1 rkujawa pci_chipset_tag_t pc = &sc->apc;
149 1.5 rkujawa
150 1.6 rkujawa if (!p5pb_bus_map_conf(sc)) {
151 1.6 rkujawa aprint_error_dev(self,
152 1.6 rkujawa "couldn't map PCI configuration space\n");
153 1.5 rkujawa return;
154 1.5 rkujawa }
155 1.5 rkujawa
156 1.6 rkujawa if (!p5pb_identify_bridge(sc)) {
157 1.6 rkujawa return;
158 1.6 rkujawa }
159 1.5 rkujawa
160 1.6 rkujawa if (sc->bridge_type == P5PB_BRIDGE_CVPPC) {
161 1.6 rkujawa sc->pci_mem_lowest = P5BUS_PCI_MEM_BASE;
162 1.6 rkujawa sc->pci_mem_highest = P5BUS_PCI_MEM_BASE + P5BUS_PCI_MEM_SIZE;
163 1.6 rkujawa } else {
164 1.6 rkujawa p5pb_membar_grex(sc);
165 1.3 rkujawa }
166 1.1 rkujawa
167 1.6 rkujawa if (!p5pb_bus_map_memio(sc)) {
168 1.3 rkujawa aprint_error_dev(self,
169 1.6 rkujawa "couldn't map PCI I/O and memory space\n");
170 1.3 rkujawa return;
171 1.3 rkujawa }
172 1.1 rkujawa
173 1.1 rkujawa #ifdef P5PB_DEBUG
174 1.6 rkujawa aprint_normal("p5pb: map conf %x -> %x, io %x -> %x, mem %x -> %x\n",
175 1.6 rkujawa kvtop((void*) sc->pci_conf_area.base), sc->pci_conf_area.base,
176 1.6 rkujawa kvtop((void*) sc->pci_io_area.base), sc->pci_io_area.base,
177 1.6 rkujawa kvtop((void*) sc->pci_mem_area.base), sc->pci_mem_area.base );
178 1.1 rkujawa #endif
179 1.1 rkujawa
180 1.1 rkujawa /* Initialize the PCI chipset tag. */
181 1.6 rkujawa
182 1.6 rkujawa if (sc->bridge_type == P5PB_BRIDGE_GREX1200)
183 1.6 rkujawa sc->apc.pc_bus_maxdevs = p5pb_pci_bus_maxdevs_grex1200;
184 1.6 rkujawa else if (sc->bridge_type == P5PB_BRIDGE_GREX4000)
185 1.6 rkujawa sc->apc.pc_bus_maxdevs = p5pb_pci_bus_maxdevs_grex4000;
186 1.6 rkujawa else
187 1.6 rkujawa sc->apc.pc_bus_maxdevs = p5pb_pci_bus_maxdevs_cvppc;
188 1.6 rkujawa
189 1.1 rkujawa sc->apc.pc_conf_v = (void*) pc;
190 1.2 rkujawa sc->apc.pc_make_tag = amiga_pci_make_tag;
191 1.2 rkujawa sc->apc.pc_decompose_tag = amiga_pci_decompose_tag;
192 1.1 rkujawa sc->apc.pc_conf_read = p5pb_pci_conf_read;
193 1.1 rkujawa sc->apc.pc_conf_write = p5pb_pci_conf_write;
194 1.6 rkujawa sc->apc.pc_conf_hook = p5pb_pci_conf_hook;
195 1.6 rkujawa sc->apc.pc_conf_interrupt = amiga_pci_conf_interrupt;
196 1.1 rkujawa sc->apc.pc_attach_hook = p5pb_pci_attach_hook;
197 1.2 rkujawa
198 1.2 rkujawa sc->apc.pc_intr_map = p5pb_pci_intr_map;
199 1.2 rkujawa sc->apc.pc_intr_string = amiga_pci_intr_string;
200 1.2 rkujawa sc->apc.pc_intr_establish = amiga_pci_intr_establish;
201 1.2 rkujawa sc->apc.pc_intr_disestablish = amiga_pci_intr_disestablish;
202 1.6 rkujawa
203 1.6 rkujawa #ifdef PCI_NETBSD_CONFIGURE
204 1.7 rkujawa /* Never reconfigure the bus on CVPPC/BVPPC, avoid the fb breakage. */
205 1.7 rkujawa if (sc->bridge_type != P5PB_BRIDGE_CVPPC) {
206 1.7 rkujawa p5pb_bus_reconfigure(sc);
207 1.7 rkujawa }
208 1.6 rkujawa #endif /* PCI_NETBSD_CONFIGURE */
209 1.6 rkujawa
210 1.6 rkujawa /* Initialize the bus attachment structure. */
211 1.2 rkujawa
212 1.2 rkujawa pba.pba_iot = &(sc->pci_io_area);
213 1.1 rkujawa pba.pba_memt = &(sc->pci_mem_area);
214 1.9 rkujawa pba.pba_dmat = &p5pb_bus_dma_tag;
215 1.1 rkujawa pba.pba_dmat64 = NULL;
216 1.1 rkujawa pba.pba_pc = pc;
217 1.2 rkujawa pba.pba_flags = PCI_FLAGS_MEM_OKAY | PCI_FLAGS_IO_OKAY;
218 1.1 rkujawa pba.pba_bus = 0;
219 1.1 rkujawa pba.pba_bridgetag = NULL;
220 1.1 rkujawa
221 1.7 rkujawa p5pb_set_props(sc);
222 1.1 rkujawa
223 1.1 rkujawa config_found_ia(self, "pcibus", &pba, pcibusprint);
224 1.1 rkujawa }
225 1.1 rkujawa
226 1.6 rkujawa /*
227 1.6 rkujawa * Try to detect what kind of bridge are we dealing with.
228 1.6 rkujawa */
229 1.6 rkujawa static bool
230 1.6 rkujawa p5pb_identify_bridge(struct p5pb_softc *sc)
231 1.6 rkujawa {
232 1.6 rkujawa int pcires_count; /* Number of AutoConfig(TM) PCI resources */
233 1.6 rkujawa
234 1.6 rkujawa pcires_count = p5pb_find_resources(sc);
235 1.6 rkujawa
236 1.6 rkujawa switch (pcires_count) {
237 1.6 rkujawa case 0:
238 1.6 rkujawa /*
239 1.6 rkujawa * Zero AutoConfig(TM) PCI resources, means that there's nothing
240 1.6 rkujawa * OR there's a CVPPC/BVPPC with a pre-44.69 firmware.
241 1.6 rkujawa */
242 1.6 rkujawa if (p5pb_cvppc_probe(sc)) {
243 1.6 rkujawa sc->bridge_type = P5PB_BRIDGE_CVPPC;
244 1.6 rkujawa aprint_normal(": Phase5 CVPPC/BVPPC PCI bridge\n");
245 1.6 rkujawa } else {
246 1.6 rkujawa aprint_normal(": no PCI bridges detected\n");
247 1.6 rkujawa return false;
248 1.6 rkujawa }
249 1.6 rkujawa break;
250 1.6 rkujawa case 6:
251 1.6 rkujawa /*
252 1.6 rkujawa * We have a slight possibility, that there's a CVPPC/BVPPC with
253 1.6 rkujawa * the new firmware. So check for it first.
254 1.6 rkujawa */
255 1.6 rkujawa if (p5pb_cvppc_probe(sc)) {
256 1.6 rkujawa /* New firmware, treat as one-slot GREX. */
257 1.6 rkujawa sc->bridge_type = P5PB_BRIDGE_CVPPC;
258 1.6 rkujawa aprint_normal(
259 1.6 rkujawa ": Phase5 CVPPC/BVPPC PCI bridge (44.69/44.71)\n");
260 1.6 rkujawa break;
261 1.6 rkujawa }
262 1.6 rkujawa default:
263 1.6 rkujawa /* We have a G-REX surely. */
264 1.6 rkujawa
265 1.6 rkujawa if (sc->p5baa->p5baa_cardtype == P5_CARDTYPE_CS) {
266 1.6 rkujawa sc->bridge_type = P5PB_BRIDGE_GREX4000;
267 1.6 rkujawa aprint_normal(": DCE G-REX 4000 PCI bridge\n");
268 1.6 rkujawa } else {
269 1.6 rkujawa sc->bridge_type = P5PB_BRIDGE_GREX1200;
270 1.6 rkujawa aprint_normal(": DCE G-REX 1200 PCI bridge\n");
271 1.6 rkujawa }
272 1.6 rkujawa break;
273 1.6 rkujawa }
274 1.6 rkujawa return true;
275 1.6 rkujawa }
276 1.6 rkujawa
277 1.5 rkujawa /*
278 1.6 rkujawa * Find AutoConfig(TM) resuorces (for boards running G-REX firmware). Return the
279 1.5 rkujawa * total number of found resources.
280 1.5 rkujawa */
281 1.5 rkujawa uint8_t
282 1.5 rkujawa p5pb_find_resources(struct p5pb_softc *sc)
283 1.5 rkujawa {
284 1.5 rkujawa uint8_t i, rv;
285 1.5 rkujawa struct p5pb_autoconf_entry *auto_entry;
286 1.5 rkujawa struct p5membar_softc *membar_sc;
287 1.5 rkujawa device_t p5membar_dev;
288 1.5 rkujawa
289 1.5 rkujawa rv = 0;
290 1.5 rkujawa
291 1.5 rkujawa TAILQ_INIT(&sc->auto_bars);
292 1.5 rkujawa
293 1.5 rkujawa /* 255 should be enough for everybody */
294 1.5 rkujawa for(i = 0; i < 255; i++) {
295 1.5 rkujawa
296 1.5 rkujawa if ((p5membar_dev =
297 1.5 rkujawa device_find_by_driver_unit("p5membar", i)) != NULL) {
298 1.5 rkujawa
299 1.5 rkujawa rv++;
300 1.5 rkujawa
301 1.5 rkujawa membar_sc = device_private(p5membar_dev);
302 1.5 rkujawa if (membar_sc->sc_type == P5MEMBAR_TYPE_INTERNAL)
303 1.5 rkujawa continue;
304 1.5 rkujawa
305 1.5 rkujawa auto_entry =
306 1.5 rkujawa kmem_alloc(sizeof(struct p5pb_autoconf_entry),
307 1.5 rkujawa KM_SLEEP);
308 1.5 rkujawa
309 1.5 rkujawa auto_entry->base = membar_sc->sc_base;
310 1.5 rkujawa auto_entry->size = membar_sc->sc_size;
311 1.5 rkujawa
312 1.5 rkujawa TAILQ_INSERT_TAIL(&sc->auto_bars, auto_entry, entries);
313 1.5 rkujawa }
314 1.5 rkujawa }
315 1.5 rkujawa return rv;
316 1.5 rkujawa }
317 1.5 rkujawa
318 1.1 rkujawa /*
319 1.1 rkujawa * Set properties needed to support fb driver. These are read later during
320 1.11 rkujawa * autoconfg in device_register(). Needed for CVPPC/BVPPC.
321 1.1 rkujawa */
322 1.1 rkujawa void
323 1.1 rkujawa p5pb_set_props(struct p5pb_softc *sc)
324 1.1 rkujawa {
325 1.13 christos #if NGENFB > 0
326 1.1 rkujawa prop_dictionary_t dict;
327 1.1 rkujawa device_t dev;
328 1.1 rkujawa
329 1.1 rkujawa dev = sc->sc_dev;
330 1.1 rkujawa dict = device_properties(dev);
331 1.7 rkujawa
332 1.7 rkujawa /* genfb needs additional properties, like virtual, physical address */
333 1.7 rkujawa /* XXX: currently genfb is supported only on CVPPC/BVPPC */
334 1.7 rkujawa prop_dictionary_set_uint64(dict, "virtual_address",
335 1.7 rkujawa sc->pci_mem_area.base);
336 1.6 rkujawa prop_dictionary_set_uint64(dict, "address",
337 1.6 rkujawa kvtop((void*) sc->pci_mem_area.base));
338 1.1 rkujawa #endif
339 1.1 rkujawa }
340 1.1 rkujawa
341 1.1 rkujawa pcireg_t
342 1.1 rkujawa p5pb_pci_conf_read(pci_chipset_tag_t pc, pcitag_t tag, int reg)
343 1.1 rkujawa {
344 1.1 rkujawa uint32_t data;
345 1.1 rkujawa uint32_t bus, dev, func;
346 1.9 rkujawa uint32_t offset;
347 1.9 rkujawa
348 1.14 msaitoh if ((unsigned int)reg >= PCI_CONF_SIZE)
349 1.14 msaitoh return 0xFFFFFFFF;
350 1.14 msaitoh
351 1.1 rkujawa pci_decompose_tag(pc, tag, &bus, &dev, &func);
352 1.2 rkujawa
353 1.9 rkujawa offset = (OFF_PCI_DEVICE << dev) + reg;
354 1.9 rkujawa
355 1.9 rkujawa if(func == 0) /* ugly, ugly hack */
356 1.9 rkujawa offset += 0;
357 1.9 rkujawa else if(func == 1)
358 1.9 rkujawa offset += OFF_PCI_FUNCTION;
359 1.9 rkujawa else
360 1.9 rkujawa return 0xFFFFFFFF;
361 1.9 rkujawa
362 1.9 rkujawa if(badaddr((void *)__UNVOLATILE(((uint32_t)
363 1.9 rkujawa bus_space_vaddr(pc->pci_conf_datat, pc->pci_conf_datah)
364 1.9 rkujawa + offset))))
365 1.9 rkujawa return 0xFFFFFFFF;
366 1.9 rkujawa
367 1.2 rkujawa data = bus_space_read_4(pc->pci_conf_datat, pc->pci_conf_datah,
368 1.9 rkujawa offset);
369 1.6 rkujawa #ifdef P5PB_DEBUG_CONF
370 1.1 rkujawa aprint_normal("p5pb conf read va: %lx, bus: %d, dev: %d, "
371 1.1 rkujawa "func: %d, reg: %d -r-> data %x\n",
372 1.2 rkujawa pc->pci_conf_datah, bus, dev, func, reg, data);
373 1.1 rkujawa #endif
374 1.1 rkujawa return data;
375 1.1 rkujawa }
376 1.1 rkujawa
377 1.1 rkujawa void
378 1.1 rkujawa p5pb_pci_conf_write(pci_chipset_tag_t pc, pcitag_t tag, int reg, pcireg_t val)
379 1.1 rkujawa {
380 1.1 rkujawa uint32_t bus, dev, func;
381 1.9 rkujawa uint32_t offset;
382 1.9 rkujawa
383 1.14 msaitoh if ((unsigned int)reg >= PCI_CONF_SIZE)
384 1.14 msaitoh return;
385 1.14 msaitoh
386 1.1 rkujawa pci_decompose_tag(pc, tag, &bus, &dev, &func);
387 1.9 rkujawa
388 1.9 rkujawa offset = (OFF_PCI_DEVICE << dev) + reg;
389 1.9 rkujawa
390 1.9 rkujawa if(func == 0) /* ugly, ugly hack */
391 1.9 rkujawa offset += 0;
392 1.9 rkujawa else if(func == 1)
393 1.9 rkujawa offset += OFF_PCI_FUNCTION;
394 1.9 rkujawa else
395 1.9 rkujawa return;
396 1.9 rkujawa
397 1.9 rkujawa if(badaddr((void *)__UNVOLATILE(((uint32_t)
398 1.9 rkujawa bus_space_vaddr(pc->pci_conf_datat, pc->pci_conf_datah)
399 1.9 rkujawa + offset))))
400 1.9 rkujawa return;
401 1.9 rkujawa
402 1.2 rkujawa bus_space_write_4(pc->pci_conf_datat, pc->pci_conf_datah,
403 1.9 rkujawa offset, val);
404 1.6 rkujawa #ifdef P5PB_DEBUG_CONF
405 1.1 rkujawa aprint_normal("p5pb conf write va: %lx, bus: %d, dev: %d, "
406 1.1 rkujawa "func: %d, reg: %d -w-> data %x\n",
407 1.2 rkujawa pc->pci_conf_datah, bus, dev, func, reg, val);
408 1.1 rkujawa #endif
409 1.1 rkujawa
410 1.1 rkujawa }
411 1.1 rkujawa
412 1.1 rkujawa int
413 1.6 rkujawa p5pb_pci_bus_maxdevs_cvppc(pci_chipset_tag_t pc, int busno)
414 1.1 rkujawa {
415 1.6 rkujawa /* CVPPC/BVPPC has only 1 "slot". */
416 1.1 rkujawa return 1;
417 1.1 rkujawa }
418 1.1 rkujawa
419 1.6 rkujawa int
420 1.6 rkujawa p5pb_pci_bus_maxdevs_grex4000(pci_chipset_tag_t pc, int busno)
421 1.6 rkujawa {
422 1.7 rkujawa /* G-REX 4000 has 4, G-REX 4000T has 3 slots? */
423 1.9 rkujawa return 4;
424 1.6 rkujawa }
425 1.6 rkujawa
426 1.6 rkujawa int
427 1.6 rkujawa p5pb_pci_bus_maxdevs_grex1200(pci_chipset_tag_t pc, int busno)
428 1.6 rkujawa {
429 1.6 rkujawa /* G-REX 1200 has 5 slots. */
430 1.9 rkujawa return 4; /* XXX: 5 not yet! */
431 1.6 rkujawa }
432 1.6 rkujawa
433 1.1 rkujawa void
434 1.12 chs p5pb_pci_attach_hook(device_t parent, device_t self,
435 1.1 rkujawa struct pcibus_attach_args *pba)
436 1.1 rkujawa {
437 1.1 rkujawa }
438 1.1 rkujawa
439 1.2 rkujawa int
440 1.2 rkujawa p5pb_pci_intr_map(const struct pci_attach_args *pa, pci_intr_handle_t *ihp)
441 1.2 rkujawa {
442 1.2 rkujawa /* TODO: add sanity checking */
443 1.2 rkujawa
444 1.2 rkujawa *ihp = 2;
445 1.2 rkujawa return 0;
446 1.2 rkujawa }
447 1.2 rkujawa
448 1.6 rkujawa /* Probe for CVPPC/BVPPC. */
449 1.6 rkujawa static bool
450 1.6 rkujawa p5pb_cvppc_probe(struct p5pb_softc *sc)
451 1.6 rkujawa {
452 1.6 rkujawa bus_space_handle_t probe_h;
453 1.6 rkujawa uint16_t prodid, manid;
454 1.6 rkujawa void* data;
455 1.6 rkujawa bool rv;
456 1.6 rkujawa
457 1.6 rkujawa manid = 0; prodid = 0;
458 1.6 rkujawa rv = false;
459 1.6 rkujawa
460 1.6 rkujawa if (bus_space_map(sc->apc.pci_conf_datat, 0, 4, 0, &probe_h))
461 1.6 rkujawa return rv;
462 1.6 rkujawa
463 1.6 rkujawa data = bus_space_vaddr(sc->apc.pci_conf_datat, probe_h);
464 1.6 rkujawa
465 1.6 rkujawa if (badaddr((void *)__UNVOLATILE((uint32_t) data))) {
466 1.6 rkujawa #ifdef P5PB_DEBUG_PROBE
467 1.6 rkujawa aprint_normal("p5pb: CVPPC configuration space not usable!\n");
468 1.6 rkujawa #endif /* P5PB_DEBUG_PROBE */
469 1.6 rkujawa } else {
470 1.6 rkujawa prodid = bus_space_read_2(sc->apc.pci_conf_datat, probe_h, 0);
471 1.6 rkujawa manid = bus_space_read_2(sc->apc.pci_conf_datat, probe_h, 2);
472 1.6 rkujawa
473 1.6 rkujawa if ((prodid == P5PB_PM2_PRODUCT_ID) &&
474 1.6 rkujawa (manid == P5PB_PM2_VENDOR_ID))
475 1.6 rkujawa rv = true;
476 1.6 rkujawa }
477 1.6 rkujawa
478 1.6 rkujawa #ifdef P5PB_DEBUG_PROBE
479 1.6 rkujawa aprint_normal("p5pb: CVPPC probe for PCI ID: %x, %x returns %d\n",
480 1.6 rkujawa manid, prodid, (int) rv);
481 1.6 rkujawa #endif /* P5PB_DEBUG_PROBE */
482 1.6 rkujawa
483 1.6 rkujawa bus_space_unmap(sc->apc.pci_conf_datat, probe_h, 4);
484 1.6 rkujawa return rv;
485 1.6 rkujawa }
486 1.6 rkujawa
487 1.6 rkujawa #ifdef PCI_NETBSD_CONFIGURE
488 1.6 rkujawa /* Reconfigure the bus. */
489 1.5 rkujawa bool
490 1.6 rkujawa p5pb_bus_reconfigure(struct p5pb_softc *sc)
491 1.5 rkujawa {
492 1.6 rkujawa struct extent *ioext, *memext;
493 1.6 rkujawa pci_chipset_tag_t pc;
494 1.6 rkujawa
495 1.6 rkujawa pc = &sc->apc;
496 1.6 rkujawa
497 1.8 para ioext = extent_create("p5pbio", 0, P5BUS_PCI_IO_SIZE, NULL, 0,
498 1.8 para EX_NOWAIT);
499 1.5 rkujawa
500 1.6 rkujawa memext = extent_create("p5pbmem", sc->pci_mem_lowest,
501 1.9 rkujawa sc->pci_mem_highest - 1, NULL, 0, EX_NOWAIT);
502 1.6 rkujawa
503 1.6 rkujawa if ( (!ioext) || (!memext) )
504 1.6 rkujawa return false;
505 1.5 rkujawa
506 1.6 rkujawa #ifdef P5PB_DEBUG
507 1.6 rkujawa aprint_normal("p5pb: reconfiguring the bus!\n");
508 1.5 rkujawa #endif /* P5PB_DEBUG */
509 1.6 rkujawa pci_configure_bus(pc, ioext, memext, NULL, 0, CACHELINE_SIZE);
510 1.6 rkujawa
511 1.6 rkujawa extent_destroy(ioext);
512 1.6 rkujawa extent_destroy(memext);
513 1.6 rkujawa
514 1.6 rkujawa return true; /* TODO: better error handling */
515 1.6 rkujawa }
516 1.6 rkujawa #endif /* PCI_NETBSD_CONFIGURE */
517 1.5 rkujawa
518 1.6 rkujawa /* Determine the PCI memory space (done G-REX-style). */
519 1.6 rkujawa void
520 1.6 rkujawa p5pb_membar_grex(struct p5pb_softc *sc)
521 1.6 rkujawa {
522 1.6 rkujawa struct p5pb_autoconf_entry *membar_entry;
523 1.6 rkujawa uint32_t bar_address;
524 1.6 rkujawa
525 1.6 rkujawa sc->pci_mem_lowest = 0xFFFFFFFF;
526 1.6 rkujawa sc->pci_mem_highest = 0;
527 1.6 rkujawa
528 1.6 rkujawa /* Iterate over membar entries to find lowest and highest address. */
529 1.5 rkujawa TAILQ_FOREACH(membar_entry, &sc->auto_bars, entries) {
530 1.5 rkujawa
531 1.6 rkujawa bar_address = (uint32_t) membar_entry->base;
532 1.6 rkujawa if ((bar_address + membar_entry->size) > sc->pci_mem_highest)
533 1.6 rkujawa sc->pci_mem_highest = bar_address + membar_entry->size;
534 1.6 rkujawa if (bar_address < sc->pci_mem_lowest)
535 1.6 rkujawa sc->pci_mem_lowest = bar_address;
536 1.6 rkujawa
537 1.6 rkujawa #ifdef P5PB_DEBUG_BAR
538 1.6 rkujawa aprint_normal("p5pb: %d kB mem BAR at %p, hi = %x, lo = %x\n",
539 1.6 rkujawa membar_entry->size / 1024, membar_entry->base,
540 1.6 rkujawa sc->pci_mem_highest, sc->pci_mem_lowest);
541 1.6 rkujawa #endif /* P5PB_DEBUG_BAR */
542 1.5 rkujawa }
543 1.5 rkujawa
544 1.6 rkujawa aprint_normal("p5pb: %d kB PCI memory space (%8p to %8p)\n",
545 1.6 rkujawa (sc->pci_mem_highest - sc->pci_mem_lowest) / 1024,
546 1.6 rkujawa (void*) sc->pci_mem_lowest, (void*) sc->pci_mem_highest);
547 1.5 rkujawa
548 1.5 rkujawa }
549 1.5 rkujawa
550 1.5 rkujawa bool
551 1.6 rkujawa p5pb_bus_map_conf(struct p5pb_softc *sc)
552 1.3 rkujawa {
553 1.3 rkujawa sc->pci_conf_area.base = (bus_addr_t) zbusmap(
554 1.3 rkujawa (void *) P5BUS_PCI_CONF_BASE, P5BUS_PCI_CONF_SIZE);
555 1.3 rkujawa sc->pci_conf_area.absm = &amiga_bus_stride_1;
556 1.3 rkujawa
557 1.3 rkujawa sc->apc.pci_conf_datat = &(sc->pci_conf_area);
558 1.3 rkujawa
559 1.3 rkujawa if (bus_space_map(sc->apc.pci_conf_datat, OFF_PCI_CONF_DATA,
560 1.9 rkujawa P5BUS_PCI_CONF_SIZE, 0, &sc->apc.pci_conf_datah))
561 1.3 rkujawa return false;
562 1.3 rkujawa
563 1.3 rkujawa return true;
564 1.3 rkujawa }
565 1.3 rkujawa
566 1.6 rkujawa /* Map I/O and memory space. */
567 1.3 rkujawa bool
568 1.6 rkujawa p5pb_bus_map_memio(struct p5pb_softc *sc)
569 1.5 rkujawa {
570 1.6 rkujawa sc->pci_io_area.base = (bus_addr_t) zbusmap(
571 1.6 rkujawa (void *) P5BUS_PCI_IO_BASE, P5BUS_PCI_IO_SIZE);
572 1.6 rkujawa sc->pci_io_area.absm = &amiga_bus_stride_1swap;
573 1.6 rkujawa
574 1.5 rkujawa sc->pci_mem_area.base = (bus_addr_t) zbusmap(
575 1.6 rkujawa (void *) sc->pci_mem_lowest,
576 1.6 rkujawa sc->pci_mem_highest - sc->pci_mem_lowest);
577 1.5 rkujawa sc->pci_mem_area.absm = &amiga_bus_stride_1swap_abs;
578 1.3 rkujawa
579 1.3 rkujawa return true;
580 1.3 rkujawa }
581 1.3 rkujawa
582 1.6 rkujawa int
583 1.6 rkujawa p5pb_pci_conf_hook(pci_chipset_tag_t pct, int bus, int dev,
584 1.6 rkujawa int func, pcireg_t id)
585 1.6 rkujawa {
586 1.6 rkujawa /* XXX: What should we do on CVPPC/BVPPC? It breaks genfb. */
587 1.6 rkujawa
588 1.6 rkujawa return PCI_CONF_DEFAULT;
589 1.6 rkujawa }
590 1.6 rkujawa
591 1.6 rkujawa #ifdef P5PB_DEBUG
592 1.6 rkujawa /* Check which config and I/O ranges are usable. */
593 1.6 rkujawa void
594 1.6 rkujawa p5pb_usable_ranges(struct p5pb_softc *sc)
595 1.6 rkujawa {
596 1.6 rkujawa p5pb_badaddr_range(sc, &(sc->pci_conf_area), 0, P5BUS_PCI_CONF_SIZE);
597 1.6 rkujawa p5pb_badaddr_range(sc, &(sc->pci_io_area), 0, P5BUS_PCI_IO_SIZE);
598 1.6 rkujawa }
599 1.6 rkujawa
600 1.6 rkujawa void
601 1.6 rkujawa p5pb_badaddr_range(struct p5pb_softc *sc, bus_space_tag_t bust, bus_addr_t base,
602 1.6 rkujawa size_t len)
603 1.6 rkujawa {
604 1.6 rkujawa int i, state, prev_state;
605 1.6 rkujawa bus_space_handle_t bush;
606 1.6 rkujawa volatile void *data;
607 1.6 rkujawa
608 1.6 rkujawa state = -1;
609 1.6 rkujawa prev_state = -1;
610 1.6 rkujawa
611 1.6 rkujawa bus_space_map(bust, base, len, 0, &bush);
612 1.6 rkujawa
613 1.6 rkujawa aprint_normal("p5pb: badaddr range check from %x (%x) to %x (%x)\n",
614 1.6 rkujawa (bus_addr_t) bush, /* start VA */
615 1.6 rkujawa (bus_addr_t) kvtop((void*) bush), /* start PA */
616 1.6 rkujawa (bus_addr_t) bush + len, /* end VA */
617 1.6 rkujawa (bus_addr_t) kvtop((void*) (bush + len)));/* end PA */
618 1.6 rkujawa
619 1.6 rkujawa data = bus_space_vaddr(bust, bush);
620 1.6 rkujawa
621 1.6 rkujawa for(i = 0; i < len; i++) {
622 1.6 rkujawa state = badaddr((void *)__UNVOLATILE(((uint32_t) data + i)));
623 1.6 rkujawa if(state != prev_state) {
624 1.6 rkujawa aprint_normal("p5pb: badaddr %p (%x) : %d\n",
625 1.6 rkujawa (void*) ((uint32_t) data + i),
626 1.6 rkujawa (bus_addr_t) kvtop((void*) ((uint32_t) data + i)),
627 1.6 rkujawa state);
628 1.6 rkujawa prev_state = state;
629 1.6 rkujawa }
630 1.6 rkujawa
631 1.6 rkujawa }
632 1.6 rkujawa
633 1.6 rkujawa bus_space_unmap(bust, bush, len);
634 1.6 rkujawa }
635 1.6 rkujawa
636 1.6 rkujawa /* Search for 16-bit value in the configuration space. */
637 1.6 rkujawa void
638 1.6 rkujawa p5pb_conf_search(struct p5pb_softc *sc, uint16_t val)
639 1.6 rkujawa {
640 1.6 rkujawa int i, state;
641 1.6 rkujawa uint16_t readv;
642 1.6 rkujawa void *va;
643 1.6 rkujawa
644 1.6 rkujawa va = bus_space_vaddr(sc->apc.pci_conf_datat, sc->apc.pci_conf_datah);
645 1.6 rkujawa
646 1.6 rkujawa for (i = 0; i < P5BUS_PCI_CONF_SIZE; i++) {
647 1.6 rkujawa state = badaddr((void *)__UNVOLATILE(((uint32_t) va + i)));
648 1.6 rkujawa if(state == 0) {
649 1.6 rkujawa readv = bus_space_read_2(sc->apc.pci_conf_datat,
650 1.6 rkujawa sc->apc.pci_conf_datah, i);
651 1.6 rkujawa if(readv == val)
652 1.6 rkujawa aprint_normal("p5pb: found val %x @ %x (%x)\n",
653 1.6 rkujawa readv, (uint32_t) sc->apc.pci_conf_datah
654 1.6 rkujawa + i, (bus_addr_t) kvtop((void*)
655 1.6 rkujawa ((uint32_t) sc->apc.pci_conf_datah + i)));
656 1.6 rkujawa }
657 1.6 rkujawa }
658 1.6 rkujawa }
659 1.6 rkujawa
660 1.6 rkujawa #endif /* P5PB_DEBUG */
661 1.6 rkujawa
662 1.11 rkujawa #ifdef P5PB_CONSOLE
663 1.11 rkujawa void
664 1.11 rkujawa p5pb_device_register(device_t dev, void *aux)
665 1.11 rkujawa {
666 1.11 rkujawa prop_dictionary_t dict, parent_dict;
667 1.11 rkujawa struct pci_attach_args *pa = aux;
668 1.11 rkujawa
669 1.11 rkujawa if (device_parent(dev) && device_is_a(device_parent(dev), "pci")) {
670 1.11 rkujawa
671 1.11 rkujawa dict = device_properties(dev);
672 1.11 rkujawa
673 1.11 rkujawa if (PCI_CLASS(pa->pa_class) == PCI_CLASS_DISPLAY) {
674 1.11 rkujawa
675 1.11 rkujawa /* Handle the CVPPC/BVPPC card... */
676 1.11 rkujawa if ( ((PCI_VENDOR(pa->pa_id) == PCI_VENDOR_TI)
677 1.11 rkujawa && (PCI_PRODUCT(pa->pa_id) ==
678 1.11 rkujawa PCI_PRODUCT_TI_TVP4020) ) ||
679 1.11 rkujawa /* ...and 3Dfx Voodoo 3 in G-REX. */
680 1.11 rkujawa ((PCI_VENDOR(pa->pa_id) == PCI_VENDOR_3DFX)
681 1.11 rkujawa && (PCI_PRODUCT(pa->pa_id) ==
682 1.11 rkujawa PCI_PRODUCT_3DFX_VOODOO3) )) {
683 1.11 rkujawa
684 1.11 rkujawa parent_dict = device_properties(
685 1.11 rkujawa device_parent(device_parent(dev)));
686 1.11 rkujawa
687 1.11 rkujawa prop_dictionary_set_uint32(dict, "width",
688 1.11 rkujawa P5GFX_WIDTH);
689 1.11 rkujawa
690 1.11 rkujawa prop_dictionary_set_uint32(dict, "height",
691 1.11 rkujawa P5GFX_HEIGHT);
692 1.11 rkujawa
693 1.11 rkujawa prop_dictionary_set_uint32(dict, "depth",
694 1.11 rkujawa P5GFX_DEPTH);
695 1.11 rkujawa
696 1.15 phx #if NGENFB > 0
697 1.11 rkujawa prop_dictionary_set_uint32(dict, "linebytes",
698 1.11 rkujawa P5GFX_LINEBYTES);
699 1.11 rkujawa
700 1.11 rkujawa prop_dictionary_set(dict, "address",
701 1.11 rkujawa prop_dictionary_get(parent_dict,
702 1.11 rkujawa "address"));
703 1.11 rkujawa prop_dictionary_set(dict, "virtual_address",
704 1.11 rkujawa prop_dictionary_get(parent_dict,
705 1.11 rkujawa "virtual_address"));
706 1.11 rkujawa #endif
707 1.11 rkujawa prop_dictionary_set_bool(dict, "is_console",
708 1.11 rkujawa true);
709 1.11 rkujawa }
710 1.11 rkujawa }
711 1.11 rkujawa }
712 1.11 rkujawa }
713 1.11 rkujawa #endif /* P5PB_CONSOLE */
714