p5pb.c revision 1.2 1 1.2 rkujawa /* $NetBSD: p5pb.c,v 1.2 2011/09/19 19:15:29 rkujawa Exp $ */
2 1.1 rkujawa
3 1.1 rkujawa /*-
4 1.1 rkujawa * Copyright (c) 2011 The NetBSD Foundation, Inc.
5 1.1 rkujawa * All rights reserved.
6 1.1 rkujawa *
7 1.1 rkujawa * This code is derived from software contributed to The NetBSD Foundation
8 1.1 rkujawa * by Radoslaw Kujawa.
9 1.1 rkujawa *
10 1.1 rkujawa * Redistribution and use in source and binary forms, with or without
11 1.1 rkujawa * modification, are permitted provided that the following conditions
12 1.1 rkujawa * are met:
13 1.1 rkujawa * 1. Redistributions of source code must retain the above copyright
14 1.1 rkujawa * notice, this list of conditions and the following disclaimer.
15 1.1 rkujawa * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 rkujawa * notice, this list of conditions and the following disclaimer in the
17 1.1 rkujawa * documentation and/or other materials provided with the distribution.
18 1.1 rkujawa *
19 1.1 rkujawa * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 rkujawa * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 rkujawa * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 rkujawa * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 rkujawa * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 rkujawa * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 rkujawa * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 rkujawa * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 rkujawa * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 rkujawa * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 rkujawa * POSSIBILITY OF SUCH DAMAGE.
30 1.1 rkujawa */
31 1.1 rkujawa
32 1.1 rkujawa #include <sys/types.h>
33 1.1 rkujawa #include <sys/param.h>
34 1.1 rkujawa #include <sys/time.h>
35 1.1 rkujawa #include <sys/systm.h>
36 1.1 rkujawa #include <sys/errno.h>
37 1.1 rkujawa #include <sys/device.h>
38 1.1 rkujawa #include <sys/malloc.h>
39 1.1 rkujawa #include <sys/extent.h>
40 1.1 rkujawa
41 1.1 rkujawa #include <uvm/uvm_extern.h>
42 1.1 rkujawa
43 1.1 rkujawa #include <machine/bus.h>
44 1.1 rkujawa #include <machine/cpu.h>
45 1.1 rkujawa
46 1.1 rkujawa #include <m68k/bus_dma.h>
47 1.1 rkujawa #include <amiga/dev/zbusvar.h>
48 1.1 rkujawa #include <amiga/pci/p5pbreg.h>
49 1.1 rkujawa
50 1.1 rkujawa #include <dev/pci/pcivar.h>
51 1.1 rkujawa #include <dev/pci/pcireg.h>
52 1.1 rkujawa #include <dev/pci/pcidevs.h>
53 1.1 rkujawa #include <dev/pci/pciconf.h>
54 1.1 rkujawa
55 1.1 rkujawa /* Zorro IDs */
56 1.1 rkujawa #define ZORRO_MANID_P5 8512
57 1.1 rkujawa #define ZORRO_PRODID_BPPC 110 /* BlizzardPPC */
58 1.1 rkujawa #define ZORRO_PRODID_CSPPC 100 /* CyberStormPPC */
59 1.1 rkujawa #define ZORRO_PRODID_P5PB 101 /* CVPPC/BVPPC (/G-REX?) */
60 1.1 rkujawa /* Initial resolution as configured by the firmware */
61 1.1 rkujawa #define P5GFX_WIDTH 640
62 1.1 rkujawa #define P5GFX_HEIGHT 480
63 1.1 rkujawa #define P5GFX_DEPTH 8
64 1.1 rkujawa #define P5GFX_LINEBYTES 640
65 1.1 rkujawa
66 1.1 rkujawa struct p5pb_softc {
67 1.1 rkujawa device_t sc_dev;
68 1.1 rkujawa struct bus_space_tag pci_conf_area;
69 1.1 rkujawa struct bus_space_tag pci_mem_area;
70 1.2 rkujawa struct bus_space_tag pci_io_area;
71 1.1 rkujawa struct amiga_pci_chipset apc;
72 1.1 rkujawa };
73 1.1 rkujawa
74 1.1 rkujawa static int p5pb_match(struct device *, struct cfdata *, void *);
75 1.1 rkujawa static void p5pb_attach(struct device *, struct device *, void *);
76 1.1 rkujawa void p5pb_set_props(struct p5pb_softc *sc);
77 1.1 rkujawa pcireg_t p5pb_pci_conf_read(pci_chipset_tag_t, pcitag_t, int);
78 1.1 rkujawa void p5pb_pci_conf_write(pci_chipset_tag_t, pcitag_t, int, pcireg_t);
79 1.1 rkujawa int p5pb_pci_bus_maxdevs(pci_chipset_tag_t pc, int busno);
80 1.2 rkujawa int p5pb_pci_conf_hook(pci_chipset_tag_t pct, int bus, int dev,
81 1.2 rkujawa int func, pcireg_t id);
82 1.2 rkujawa void p5pb_pci_attach_hook (struct device *parent,
83 1.2 rkujawa struct device *self, struct pcibus_attach_args *pba);
84 1.2 rkujawa pcitag_t p5pb_pci_make_tag(pci_chipset_tag_t pc, int bus, int device,
85 1.2 rkujawa int function);
86 1.2 rkujawa void p5pb_pci_decompose_tag(pci_chipset_tag_t pc, pcitag_t tag,
87 1.2 rkujawa int *bp, int *dp, int *fp);
88 1.2 rkujawa int p5pb_pci_intr_map(const struct pci_attach_args *pa,
89 1.2 rkujawa pci_intr_handle_t *ihp);
90 1.1 rkujawa
91 1.1 rkujawa CFATTACH_DECL_NEW(p5pb, sizeof(struct p5pb_softc),
92 1.1 rkujawa p5pb_match, p5pb_attach, NULL, NULL);
93 1.1 rkujawa
94 1.1 rkujawa static int p5pb_present = 0;
95 1.1 rkujawa
96 1.1 rkujawa static int
97 1.1 rkujawa p5pb_match(device_t parent, cfdata_t cf, void *aux)
98 1.1 rkujawa {
99 1.1 rkujawa struct zbus_args *zap;
100 1.1 rkujawa
101 1.1 rkujawa zap = aux;
102 1.1 rkujawa
103 1.1 rkujawa if (zap->manid != ZORRO_MANID_P5)
104 1.1 rkujawa return 0;
105 1.1 rkujawa
106 1.1 rkujawa if (zap->prodid != ZORRO_PRODID_P5PB)
107 1.1 rkujawa return 0;
108 1.1 rkujawa
109 1.1 rkujawa #ifdef P5PB_DEBUG
110 1.1 rkujawa aprint_normal("p5pb matched by Zorro ID %d, %d\n", zap->manid,
111 1.1 rkujawa zap->prodid);
112 1.1 rkujawa #endif
113 1.1 rkujawa
114 1.1 rkujawa if (p5pb_present)
115 1.1 rkujawa return 0; /* Allow only one. */
116 1.1 rkujawa
117 1.1 rkujawa
118 1.1 rkujawa #ifdef I_HAVE_P5PB_REALLY
119 1.1 rkujawa /*
120 1.1 rkujawa * At least some firmware versions do not create AutoConfig entries for
121 1.1 rkujawa * CyberVisionPPC/BlizzardVisionPPC (product ID 0101). There's no "nice"
122 1.1 rkujawa * way to detect the PCI bus in this case. At least check for CSPPC/BPPC.
123 1.1 rkujawa */
124 1.1 rkujawa if (zap->prodid = !(ZORRO_PRODID_BPPC || ZORRO_PRODID_CSPPC)) {
125 1.1 rkujawa if (!p5pb_present) {
126 1.1 rkujawa p5pb_present = 1;
127 1.1 rkujawa return 100; /* XXX: This will break SCSI! */
128 1.1 rkujawa }
129 1.1 rkujawa }
130 1.1 rkujawa #endif
131 1.1 rkujawa p5pb_present = 1;
132 1.1 rkujawa return 1;
133 1.1 rkujawa }
134 1.1 rkujawa
135 1.1 rkujawa
136 1.1 rkujawa static void
137 1.1 rkujawa p5pb_attach(device_t parent, device_t self, void *aux)
138 1.1 rkujawa {
139 1.1 rkujawa struct p5pb_softc *sc = device_private(self);
140 1.1 rkujawa struct pcibus_attach_args pba;
141 1.1 rkujawa
142 1.1 rkujawa pci_chipset_tag_t pc = &sc->apc;
143 1.1 rkujawa sc->sc_dev = self;
144 1.1 rkujawa aprint_normal(": Phase5 CVPPC/BVPPC PCI bridge\n");
145 1.1 rkujawa
146 1.1 rkujawa /* Setup bus space mappings. */
147 1.1 rkujawa sc->pci_conf_area.base = (bus_addr_t) zbusmap(
148 1.1 rkujawa (void *) P5BUS_PCI_CONF_BASE, P5BUS_PCI_CONF_SIZE);
149 1.1 rkujawa sc->pci_conf_area.absm = &amiga_bus_stride_1;
150 1.1 rkujawa
151 1.2 rkujawa sc->pci_io_area.base = (bus_addr_t) zbusmap(
152 1.2 rkujawa (void *) P5BUS_PCI_IO_BASE, P5BUS_PCI_IO_SIZE);
153 1.2 rkujawa sc->pci_io_area.absm = &amiga_bus_stride_1swap_abs;
154 1.2 rkujawa
155 1.1 rkujawa sc->pci_mem_area.base = (bus_addr_t) zbusmap(
156 1.1 rkujawa (void *) P5BUS_PCI_MEM_BASE, P5BUS_PCI_MEM_SIZE);
157 1.1 rkujawa sc->pci_mem_area.absm = &amiga_bus_stride_1swap_abs;
158 1.1 rkujawa
159 1.1 rkujawa #ifdef P5PB_DEBUG
160 1.2 rkujawa aprint_normal("p5pb mapped %x -> %x, %x -> %x\n, %x -> %x\n",
161 1.1 rkujawa P5BUS_PCI_CONF_BASE, sc->pci_conf_area.base,
162 1.2 rkujawa P5BUS_PCI_IO_BASE, sc->pci_conf_area.base,
163 1.1 rkujawa P5BUS_PCI_MEM_BASE, sc->pci_mem_area.base );
164 1.1 rkujawa #endif
165 1.1 rkujawa
166 1.2 rkujawa sc->apc.pci_conf_datat = &(sc->pci_conf_area);
167 1.2 rkujawa sc->apc.pci_conf_addresst = &(sc->pci_conf_area);
168 1.2 rkujawa
169 1.2 rkujawa if (bus_space_map(sc->apc.pci_conf_addresst, OFF_PCI_CONF_ADDR,
170 1.2 rkujawa 256, 0, &sc->apc.pci_conf_addressh))
171 1.2 rkujawa aprint_error_dev(self,
172 1.2 rkujawa "couldn't map PCI configuration address register\n");
173 1.1 rkujawa
174 1.2 rkujawa if (bus_space_map(sc->apc.pci_conf_datat, OFF_PCI_CONF_DATA,
175 1.2 rkujawa 256, 0, &sc->apc.pci_conf_datah))
176 1.1 rkujawa aprint_error_dev(self,
177 1.2 rkujawa "couldn't map PCI configuration data register\n");
178 1.2 rkujawa
179 1.1 rkujawa /* Initialize the PCI chipset tag. */
180 1.1 rkujawa sc->apc.pc_conf_v = (void*) pc;
181 1.1 rkujawa sc->apc.pc_bus_maxdevs = p5pb_pci_bus_maxdevs;
182 1.2 rkujawa sc->apc.pc_make_tag = amiga_pci_make_tag;
183 1.2 rkujawa sc->apc.pc_decompose_tag = amiga_pci_decompose_tag;
184 1.1 rkujawa sc->apc.pc_conf_read = p5pb_pci_conf_read;
185 1.1 rkujawa sc->apc.pc_conf_write = p5pb_pci_conf_write;
186 1.1 rkujawa sc->apc.pc_attach_hook = p5pb_pci_attach_hook;
187 1.2 rkujawa
188 1.2 rkujawa sc->apc.pc_intr_map = p5pb_pci_intr_map;
189 1.2 rkujawa sc->apc.pc_intr_string = amiga_pci_intr_string;
190 1.2 rkujawa sc->apc.pc_intr_establish = amiga_pci_intr_establish;
191 1.2 rkujawa sc->apc.pc_intr_disestablish = amiga_pci_intr_disestablish;
192 1.2 rkujawa
193 1.2 rkujawa pba.pba_iot = &(sc->pci_io_area);
194 1.1 rkujawa pba.pba_memt = &(sc->pci_mem_area);
195 1.1 rkujawa pba.pba_dmat = NULL;
196 1.1 rkujawa pba.pba_dmat64 = NULL;
197 1.1 rkujawa pba.pba_pc = pc;
198 1.2 rkujawa pba.pba_flags = PCI_FLAGS_MEM_OKAY | PCI_FLAGS_IO_OKAY;
199 1.1 rkujawa pba.pba_bus = 0;
200 1.1 rkujawa pba.pba_bridgetag = NULL;
201 1.1 rkujawa
202 1.1 rkujawa p5pb_set_props(sc);
203 1.1 rkujawa
204 1.1 rkujawa config_found_ia(self, "pcibus", &pba, pcibusprint);
205 1.1 rkujawa }
206 1.1 rkujawa
207 1.1 rkujawa /*
208 1.1 rkujawa * Set properties needed to support fb driver. These are read later during
209 1.1 rkujawa * autoconfg in device_register().
210 1.1 rkujawa */
211 1.1 rkujawa void
212 1.1 rkujawa p5pb_set_props(struct p5pb_softc *sc)
213 1.1 rkujawa {
214 1.1 rkujawa prop_dictionary_t dict;
215 1.1 rkujawa device_t dev;
216 1.1 rkujawa
217 1.1 rkujawa dev = sc->sc_dev;
218 1.1 rkujawa dict = device_properties(dev);
219 1.1 rkujawa
220 1.1 rkujawa prop_dictionary_set_uint32(dict, "width", P5GFX_WIDTH);
221 1.1 rkujawa prop_dictionary_set_uint32(dict, "height", P5GFX_HEIGHT);
222 1.1 rkujawa prop_dictionary_set_uint8(dict, "depth", P5GFX_DEPTH);
223 1.1 rkujawa prop_dictionary_set_uint16(dict, "linebytes", P5GFX_LINEBYTES);
224 1.1 rkujawa prop_dictionary_set_uint64(dict, "address", P5BUS_PCI_MEM_BASE);
225 1.1 rkujawa #if (NGENFB > 0)
226 1.1 rkujawa /*
227 1.1 rkujawa * Framebuffer starts at P5BUS_PCI_MEM_BASE, but genfb needs virtual
228 1.1 rkujawa * address.
229 1.1 rkujawa */
230 1.1 rkujawa prop_dictionary_set_uint64(dict, "virtual_address",
231 1.1 rkujawa sc->pci_mem_area.base);
232 1.1 rkujawa #endif
233 1.1 rkujawa }
234 1.1 rkujawa
235 1.1 rkujawa pcireg_t
236 1.1 rkujawa p5pb_pci_conf_read(pci_chipset_tag_t pc, pcitag_t tag, int reg)
237 1.1 rkujawa {
238 1.1 rkujawa uint32_t data;
239 1.1 rkujawa uint32_t bus, dev, func;
240 1.1 rkujawa
241 1.1 rkujawa pci_decompose_tag(pc, tag, &bus, &dev, &func);
242 1.2 rkujawa
243 1.2 rkujawa data = bus_space_read_4(pc->pci_conf_datat, pc->pci_conf_datah,
244 1.1 rkujawa (func<<5) + reg);
245 1.1 rkujawa #ifdef P5PB_DEBUG
246 1.1 rkujawa aprint_normal("p5pb conf read va: %lx, bus: %d, dev: %d, "
247 1.1 rkujawa "func: %d, reg: %d -r-> data %x\n",
248 1.2 rkujawa pc->pci_conf_datah, bus, dev, func, reg, data);
249 1.1 rkujawa #endif
250 1.1 rkujawa return data;
251 1.1 rkujawa }
252 1.1 rkujawa
253 1.1 rkujawa void
254 1.1 rkujawa p5pb_pci_conf_write(pci_chipset_tag_t pc, pcitag_t tag, int reg, pcireg_t val)
255 1.1 rkujawa {
256 1.1 rkujawa uint32_t bus, dev, func;
257 1.1 rkujawa
258 1.1 rkujawa pci_decompose_tag(pc, tag, &bus, &dev, &func);
259 1.1 rkujawa
260 1.2 rkujawa bus_space_write_4(pc->pci_conf_datat, pc->pci_conf_datah,
261 1.1 rkujawa (func << 5) + reg, val);
262 1.1 rkujawa #ifdef P5PB_DEBUG
263 1.1 rkujawa aprint_normal("p5pb conf write va: %lx, bus: %d, dev: %d, "
264 1.1 rkujawa "func: %d, reg: %d -w-> data %x\n",
265 1.2 rkujawa pc->pci_conf_datah, bus, dev, func, reg, val);
266 1.1 rkujawa #endif
267 1.1 rkujawa
268 1.1 rkujawa }
269 1.1 rkujawa
270 1.1 rkujawa int
271 1.1 rkujawa p5pb_pci_bus_maxdevs(pci_chipset_tag_t pc, int busno)
272 1.1 rkujawa {
273 1.2 rkujawa /* G-Rex has max 5 slots. CVPPC/BVPPC has only 1. */
274 1.1 rkujawa return 1;
275 1.1 rkujawa }
276 1.1 rkujawa
277 1.1 rkujawa pcitag_t
278 1.1 rkujawa p5pb_pci_make_tag(pci_chipset_tag_t pc, int bus, int device, int function)
279 1.1 rkujawa {
280 1.1 rkujawa
281 1.1 rkujawa return (bus << 16) | (device << 11) | (function << 8);
282 1.1 rkujawa }
283 1.1 rkujawa
284 1.1 rkujawa void
285 1.1 rkujawa p5pb_pci_decompose_tag(pci_chipset_tag_t pc, pcitag_t tag, int *bp,
286 1.1 rkujawa int *dp, int *fp)
287 1.1 rkujawa {
288 1.1 rkujawa
289 1.1 rkujawa if (bp != NULL)
290 1.1 rkujawa *bp = (tag >> 16) & 0xff;
291 1.1 rkujawa if (dp != NULL)
292 1.1 rkujawa *dp = (tag >> 11) & 0x1f;
293 1.1 rkujawa if (fp != NULL)
294 1.1 rkujawa *fp = (tag >> 8) & 0x07;
295 1.1 rkujawa }
296 1.1 rkujawa
297 1.1 rkujawa void
298 1.1 rkujawa p5pb_pci_attach_hook(struct device *parent, struct device *self,
299 1.1 rkujawa struct pcibus_attach_args *pba)
300 1.1 rkujawa {
301 1.1 rkujawa }
302 1.1 rkujawa
303 1.2 rkujawa int
304 1.2 rkujawa p5pb_pci_intr_map(const struct pci_attach_args *pa, pci_intr_handle_t *ihp)
305 1.2 rkujawa {
306 1.2 rkujawa /* TODO: add sanity checking */
307 1.2 rkujawa
308 1.2 rkujawa *ihp = 2;
309 1.2 rkujawa return 0;
310 1.2 rkujawa }
311 1.2 rkujawa
312