p5pb.c revision 1.6 1 1.6 rkujawa /* $NetBSD: p5pb.c,v 1.6 2012/01/19 00:14:08 rkujawa Exp $ */
2 1.1 rkujawa
3 1.1 rkujawa /*-
4 1.6 rkujawa * Copyright (c) 2011, 2012 The NetBSD Foundation, Inc.
5 1.1 rkujawa * All rights reserved.
6 1.1 rkujawa *
7 1.1 rkujawa * This code is derived from software contributed to The NetBSD Foundation
8 1.1 rkujawa * by Radoslaw Kujawa.
9 1.1 rkujawa *
10 1.1 rkujawa * Redistribution and use in source and binary forms, with or without
11 1.1 rkujawa * modification, are permitted provided that the following conditions
12 1.1 rkujawa * are met:
13 1.1 rkujawa * 1. Redistributions of source code must retain the above copyright
14 1.1 rkujawa * notice, this list of conditions and the following disclaimer.
15 1.1 rkujawa * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 rkujawa * notice, this list of conditions and the following disclaimer in the
17 1.1 rkujawa * documentation and/or other materials provided with the distribution.
18 1.1 rkujawa *
19 1.1 rkujawa * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 rkujawa * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 rkujawa * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 rkujawa * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 rkujawa * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 rkujawa * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 rkujawa * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 rkujawa * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 rkujawa * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 rkujawa * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 rkujawa * POSSIBILITY OF SUCH DAMAGE.
30 1.1 rkujawa */
31 1.1 rkujawa
32 1.1 rkujawa #include <sys/types.h>
33 1.1 rkujawa #include <sys/param.h>
34 1.1 rkujawa #include <sys/time.h>
35 1.1 rkujawa #include <sys/systm.h>
36 1.1 rkujawa #include <sys/errno.h>
37 1.1 rkujawa #include <sys/device.h>
38 1.1 rkujawa #include <sys/malloc.h>
39 1.6 rkujawa #include <sys/kmem.h>
40 1.1 rkujawa #include <sys/extent.h>
41 1.1 rkujawa
42 1.1 rkujawa #include <uvm/uvm_extern.h>
43 1.1 rkujawa
44 1.1 rkujawa #include <machine/bus.h>
45 1.1 rkujawa #include <machine/cpu.h>
46 1.1 rkujawa
47 1.1 rkujawa #include <m68k/bus_dma.h>
48 1.1 rkujawa #include <amiga/dev/zbusvar.h>
49 1.5 rkujawa #include <amiga/dev/p5busvar.h>
50 1.1 rkujawa #include <amiga/pci/p5pbreg.h>
51 1.3 rkujawa #include <amiga/pci/p5pbvar.h>
52 1.5 rkujawa #include <amiga/pci/p5membarvar.h>
53 1.1 rkujawa
54 1.1 rkujawa #include <dev/pci/pcivar.h>
55 1.1 rkujawa #include <dev/pci/pcireg.h>
56 1.1 rkujawa #include <dev/pci/pcidevs.h>
57 1.6 rkujawa #ifdef PCI_NETBSD_CONFIGURE
58 1.1 rkujawa #include <dev/pci/pciconf.h>
59 1.6 rkujawa #endif /* PCI_NETBSD_CONFIGURE */
60 1.6 rkujawa
61 1.6 rkujawa #include "opt_p5pb.h"
62 1.6 rkujawa #include "opt_pci.h"
63 1.1 rkujawa
64 1.3 rkujawa /* Initial CVPPC/BVPPC resolution as configured by the firmware */
65 1.1 rkujawa #define P5GFX_WIDTH 640
66 1.1 rkujawa #define P5GFX_HEIGHT 480
67 1.1 rkujawa #define P5GFX_DEPTH 8
68 1.1 rkujawa #define P5GFX_LINEBYTES 640
69 1.1 rkujawa
70 1.1 rkujawa static int p5pb_match(struct device *, struct cfdata *, void *);
71 1.1 rkujawa static void p5pb_attach(struct device *, struct device *, void *);
72 1.1 rkujawa void p5pb_set_props(struct p5pb_softc *sc);
73 1.1 rkujawa pcireg_t p5pb_pci_conf_read(pci_chipset_tag_t, pcitag_t, int);
74 1.1 rkujawa void p5pb_pci_conf_write(pci_chipset_tag_t, pcitag_t, int, pcireg_t);
75 1.6 rkujawa int p5pb_pci_bus_maxdevs_cvppc(pci_chipset_tag_t pc, int busno);
76 1.6 rkujawa int p5pb_pci_bus_maxdevs_grex1200(pci_chipset_tag_t pc, int busno);
77 1.6 rkujawa int p5pb_pci_bus_maxdevs_grex4000(pci_chipset_tag_t pc, int busno);
78 1.2 rkujawa int p5pb_pci_conf_hook(pci_chipset_tag_t pct, int bus, int dev,
79 1.2 rkujawa int func, pcireg_t id);
80 1.2 rkujawa void p5pb_pci_attach_hook (struct device *parent,
81 1.2 rkujawa struct device *self, struct pcibus_attach_args *pba);
82 1.2 rkujawa pcitag_t p5pb_pci_make_tag(pci_chipset_tag_t pc, int bus, int device,
83 1.2 rkujawa int function);
84 1.2 rkujawa void p5pb_pci_decompose_tag(pci_chipset_tag_t pc, pcitag_t tag,
85 1.2 rkujawa int *bp, int *dp, int *fp);
86 1.2 rkujawa int p5pb_pci_intr_map(const struct pci_attach_args *pa,
87 1.2 rkujawa pci_intr_handle_t *ihp);
88 1.6 rkujawa bool p5pb_bus_map_memio(struct p5pb_softc *sc);
89 1.6 rkujawa bool p5pb_bus_map_conf(struct p5pb_softc *sc);
90 1.5 rkujawa uint8_t p5pb_find_resources(struct p5pb_softc *sc);
91 1.6 rkujawa static bool p5pb_identify_bridge(struct p5pb_softc *sc);
92 1.6 rkujawa void p5pb_membar_grex(struct p5pb_softc *sc);
93 1.6 rkujawa static bool p5pb_cvppc_probe(struct p5pb_softc *sc);
94 1.6 rkujawa #ifdef PCI_NETBSD_CONFIGURE
95 1.6 rkujawa bool p5pb_bus_reconfigure(struct p5pb_softc *sc);
96 1.6 rkujawa #endif /* PCI_NETBSD_CONFIGURE */
97 1.6 rkujawa #ifdef P5PB_DEBUG
98 1.6 rkujawa void p5pb_usable_ranges(struct p5pb_softc *sc);
99 1.6 rkujawa void p5pb_badaddr_range(struct p5pb_softc *sc, bus_space_tag_t bust,
100 1.6 rkujawa bus_addr_t base, size_t len);
101 1.6 rkujawa void p5pb_conf_search(struct p5pb_softc *sc, uint16_t val);
102 1.6 rkujawa #endif /* P5PB_DEBUG */
103 1.1 rkujawa
104 1.1 rkujawa CFATTACH_DECL_NEW(p5pb, sizeof(struct p5pb_softc),
105 1.1 rkujawa p5pb_match, p5pb_attach, NULL, NULL);
106 1.1 rkujawa
107 1.1 rkujawa static int
108 1.1 rkujawa p5pb_match(device_t parent, cfdata_t cf, void *aux)
109 1.1 rkujawa {
110 1.5 rkujawa struct p5bus_attach_args *p5baa;
111 1.1 rkujawa
112 1.5 rkujawa p5baa = (struct p5bus_attach_args *) aux;
113 1.1 rkujawa
114 1.5 rkujawa if (strcmp(p5baa->p5baa_name, "p5pb") == 0)
115 1.5 rkujawa return 1;
116 1.1 rkujawa
117 1.5 rkujawa return 0;
118 1.1 rkujawa }
119 1.1 rkujawa
120 1.1 rkujawa
121 1.1 rkujawa static void
122 1.1 rkujawa p5pb_attach(device_t parent, device_t self, void *aux)
123 1.1 rkujawa {
124 1.3 rkujawa struct p5pb_softc *sc;
125 1.1 rkujawa struct pcibus_attach_args pba;
126 1.1 rkujawa
127 1.3 rkujawa sc = device_private(self);
128 1.6 rkujawa sc->sc_dev = self;
129 1.6 rkujawa sc->p5baa = (struct p5bus_attach_args *) aux;
130 1.6 rkujawa
131 1.1 rkujawa pci_chipset_tag_t pc = &sc->apc;
132 1.5 rkujawa
133 1.6 rkujawa if (!p5pb_bus_map_conf(sc)) {
134 1.6 rkujawa aprint_error_dev(self,
135 1.6 rkujawa "couldn't map PCI configuration space\n");
136 1.5 rkujawa return;
137 1.5 rkujawa }
138 1.5 rkujawa
139 1.6 rkujawa if (!p5pb_identify_bridge(sc)) {
140 1.6 rkujawa return;
141 1.6 rkujawa }
142 1.5 rkujawa
143 1.6 rkujawa if (sc->bridge_type == P5PB_BRIDGE_CVPPC) {
144 1.6 rkujawa sc->pci_mem_lowest = P5BUS_PCI_MEM_BASE;
145 1.6 rkujawa sc->pci_mem_highest = P5BUS_PCI_MEM_BASE + P5BUS_PCI_MEM_SIZE;
146 1.6 rkujawa } else {
147 1.6 rkujawa p5pb_membar_grex(sc);
148 1.3 rkujawa }
149 1.1 rkujawa
150 1.6 rkujawa if (!p5pb_bus_map_memio(sc)) {
151 1.3 rkujawa aprint_error_dev(self,
152 1.6 rkujawa "couldn't map PCI I/O and memory space\n");
153 1.3 rkujawa return;
154 1.3 rkujawa }
155 1.1 rkujawa
156 1.1 rkujawa #ifdef P5PB_DEBUG
157 1.6 rkujawa aprint_normal("p5pb: map conf %x -> %x, io %x -> %x, mem %x -> %x\n",
158 1.6 rkujawa kvtop((void*) sc->pci_conf_area.base), sc->pci_conf_area.base,
159 1.6 rkujawa kvtop((void*) sc->pci_io_area.base), sc->pci_io_area.base,
160 1.6 rkujawa kvtop((void*) sc->pci_mem_area.base), sc->pci_mem_area.base );
161 1.1 rkujawa #endif
162 1.1 rkujawa
163 1.1 rkujawa /* Initialize the PCI chipset tag. */
164 1.6 rkujawa
165 1.6 rkujawa if (sc->bridge_type == P5PB_BRIDGE_GREX1200)
166 1.6 rkujawa sc->apc.pc_bus_maxdevs = p5pb_pci_bus_maxdevs_grex1200;
167 1.6 rkujawa else if (sc->bridge_type == P5PB_BRIDGE_GREX4000)
168 1.6 rkujawa sc->apc.pc_bus_maxdevs = p5pb_pci_bus_maxdevs_grex4000;
169 1.6 rkujawa else
170 1.6 rkujawa sc->apc.pc_bus_maxdevs = p5pb_pci_bus_maxdevs_cvppc;
171 1.6 rkujawa
172 1.1 rkujawa sc->apc.pc_conf_v = (void*) pc;
173 1.2 rkujawa sc->apc.pc_make_tag = amiga_pci_make_tag;
174 1.2 rkujawa sc->apc.pc_decompose_tag = amiga_pci_decompose_tag;
175 1.1 rkujawa sc->apc.pc_conf_read = p5pb_pci_conf_read;
176 1.1 rkujawa sc->apc.pc_conf_write = p5pb_pci_conf_write;
177 1.6 rkujawa sc->apc.pc_conf_hook = p5pb_pci_conf_hook;
178 1.6 rkujawa sc->apc.pc_conf_interrupt = amiga_pci_conf_interrupt;
179 1.1 rkujawa sc->apc.pc_attach_hook = p5pb_pci_attach_hook;
180 1.2 rkujawa
181 1.2 rkujawa sc->apc.pc_intr_map = p5pb_pci_intr_map;
182 1.2 rkujawa sc->apc.pc_intr_string = amiga_pci_intr_string;
183 1.2 rkujawa sc->apc.pc_intr_establish = amiga_pci_intr_establish;
184 1.2 rkujawa sc->apc.pc_intr_disestablish = amiga_pci_intr_disestablish;
185 1.6 rkujawa
186 1.6 rkujawa #ifdef PCI_NETBSD_CONFIGURE
187 1.6 rkujawa p5pb_bus_reconfigure(sc);
188 1.6 rkujawa #endif /* PCI_NETBSD_CONFIGURE */
189 1.6 rkujawa
190 1.6 rkujawa /* Initialize the bus attachment structure. */
191 1.2 rkujawa
192 1.2 rkujawa pba.pba_iot = &(sc->pci_io_area);
193 1.1 rkujawa pba.pba_memt = &(sc->pci_mem_area);
194 1.1 rkujawa pba.pba_dmat = NULL;
195 1.1 rkujawa pba.pba_dmat64 = NULL;
196 1.1 rkujawa pba.pba_pc = pc;
197 1.2 rkujawa pba.pba_flags = PCI_FLAGS_MEM_OKAY | PCI_FLAGS_IO_OKAY;
198 1.1 rkujawa pba.pba_bus = 0;
199 1.1 rkujawa pba.pba_bridgetag = NULL;
200 1.1 rkujawa
201 1.6 rkujawa /* If we are a CVPPC/BVPPC, set the properties needed for genfb. */
202 1.6 rkujawa if (sc->bridge_type == P5PB_BRIDGE_CVPPC) {
203 1.6 rkujawa p5pb_set_props(sc);
204 1.6 rkujawa }
205 1.1 rkujawa
206 1.1 rkujawa config_found_ia(self, "pcibus", &pba, pcibusprint);
207 1.1 rkujawa }
208 1.1 rkujawa
209 1.6 rkujawa /*
210 1.6 rkujawa * Try to detect what kind of bridge are we dealing with.
211 1.6 rkujawa */
212 1.6 rkujawa static bool
213 1.6 rkujawa p5pb_identify_bridge(struct p5pb_softc *sc)
214 1.6 rkujawa {
215 1.6 rkujawa int pcires_count; /* Number of AutoConfig(TM) PCI resources */
216 1.6 rkujawa
217 1.6 rkujawa pcires_count = p5pb_find_resources(sc);
218 1.6 rkujawa
219 1.6 rkujawa switch (pcires_count) {
220 1.6 rkujawa case 0:
221 1.6 rkujawa /*
222 1.6 rkujawa * Zero AutoConfig(TM) PCI resources, means that there's nothing
223 1.6 rkujawa * OR there's a CVPPC/BVPPC with a pre-44.69 firmware.
224 1.6 rkujawa */
225 1.6 rkujawa if (p5pb_cvppc_probe(sc)) {
226 1.6 rkujawa sc->bridge_type = P5PB_BRIDGE_CVPPC;
227 1.6 rkujawa aprint_normal(": Phase5 CVPPC/BVPPC PCI bridge\n");
228 1.6 rkujawa } else {
229 1.6 rkujawa aprint_normal(": no PCI bridges detected\n");
230 1.6 rkujawa return false;
231 1.6 rkujawa }
232 1.6 rkujawa break;
233 1.6 rkujawa case 6:
234 1.6 rkujawa /*
235 1.6 rkujawa * We have a slight possibility, that there's a CVPPC/BVPPC with
236 1.6 rkujawa * the new firmware. So check for it first.
237 1.6 rkujawa */
238 1.6 rkujawa if (p5pb_cvppc_probe(sc)) {
239 1.6 rkujawa /* New firmware, treat as one-slot GREX. */
240 1.6 rkujawa sc->bridge_type = P5PB_BRIDGE_CVPPC;
241 1.6 rkujawa aprint_normal(
242 1.6 rkujawa ": Phase5 CVPPC/BVPPC PCI bridge (44.69/44.71)\n");
243 1.6 rkujawa break;
244 1.6 rkujawa }
245 1.6 rkujawa default:
246 1.6 rkujawa /* We have a G-REX surely. */
247 1.6 rkujawa
248 1.6 rkujawa if (sc->p5baa->p5baa_cardtype == P5_CARDTYPE_CS) {
249 1.6 rkujawa sc->bridge_type = P5PB_BRIDGE_GREX4000;
250 1.6 rkujawa aprint_normal(": DCE G-REX 4000 PCI bridge\n");
251 1.6 rkujawa } else {
252 1.6 rkujawa sc->bridge_type = P5PB_BRIDGE_GREX1200;
253 1.6 rkujawa aprint_normal(": DCE G-REX 1200 PCI bridge\n");
254 1.6 rkujawa }
255 1.6 rkujawa break;
256 1.6 rkujawa }
257 1.6 rkujawa return true;
258 1.6 rkujawa }
259 1.6 rkujawa
260 1.5 rkujawa /*
261 1.6 rkujawa * Find AutoConfig(TM) resuorces (for boards running G-REX firmware). Return the
262 1.5 rkujawa * total number of found resources.
263 1.5 rkujawa */
264 1.5 rkujawa uint8_t
265 1.5 rkujawa p5pb_find_resources(struct p5pb_softc *sc)
266 1.5 rkujawa {
267 1.5 rkujawa uint8_t i, rv;
268 1.5 rkujawa struct p5pb_autoconf_entry *auto_entry;
269 1.5 rkujawa struct p5membar_softc *membar_sc;
270 1.5 rkujawa device_t p5membar_dev;
271 1.5 rkujawa
272 1.5 rkujawa rv = 0;
273 1.5 rkujawa
274 1.5 rkujawa TAILQ_INIT(&sc->auto_bars);
275 1.5 rkujawa
276 1.5 rkujawa /* 255 should be enough for everybody */
277 1.5 rkujawa for(i = 0; i < 255; i++) {
278 1.5 rkujawa
279 1.5 rkujawa if ((p5membar_dev =
280 1.5 rkujawa device_find_by_driver_unit("p5membar", i)) != NULL) {
281 1.5 rkujawa
282 1.5 rkujawa rv++;
283 1.5 rkujawa
284 1.5 rkujawa membar_sc = device_private(p5membar_dev);
285 1.5 rkujawa if (membar_sc->sc_type == P5MEMBAR_TYPE_INTERNAL)
286 1.5 rkujawa continue;
287 1.5 rkujawa
288 1.5 rkujawa auto_entry =
289 1.5 rkujawa kmem_alloc(sizeof(struct p5pb_autoconf_entry),
290 1.5 rkujawa KM_SLEEP);
291 1.5 rkujawa
292 1.5 rkujawa auto_entry->base = membar_sc->sc_base;
293 1.5 rkujawa auto_entry->size = membar_sc->sc_size;
294 1.5 rkujawa
295 1.5 rkujawa TAILQ_INSERT_TAIL(&sc->auto_bars, auto_entry, entries);
296 1.5 rkujawa }
297 1.5 rkujawa }
298 1.5 rkujawa return rv;
299 1.5 rkujawa }
300 1.5 rkujawa
301 1.1 rkujawa /*
302 1.1 rkujawa * Set properties needed to support fb driver. These are read later during
303 1.6 rkujawa * autoconfg in device_register(). Needed for CVPPC/BVPPC.
304 1.1 rkujawa */
305 1.1 rkujawa void
306 1.1 rkujawa p5pb_set_props(struct p5pb_softc *sc)
307 1.1 rkujawa {
308 1.1 rkujawa prop_dictionary_t dict;
309 1.1 rkujawa device_t dev;
310 1.1 rkujawa
311 1.1 rkujawa dev = sc->sc_dev;
312 1.1 rkujawa dict = device_properties(dev);
313 1.1 rkujawa
314 1.1 rkujawa prop_dictionary_set_uint32(dict, "width", P5GFX_WIDTH);
315 1.1 rkujawa prop_dictionary_set_uint32(dict, "height", P5GFX_HEIGHT);
316 1.1 rkujawa prop_dictionary_set_uint8(dict, "depth", P5GFX_DEPTH);
317 1.1 rkujawa prop_dictionary_set_uint16(dict, "linebytes", P5GFX_LINEBYTES);
318 1.6 rkujawa prop_dictionary_set_uint64(dict, "address",
319 1.6 rkujawa kvtop((void*) sc->pci_mem_area.base));
320 1.1 rkujawa #if (NGENFB > 0)
321 1.6 rkujawa /* genfb needs virtual address too */
322 1.1 rkujawa prop_dictionary_set_uint64(dict, "virtual_address",
323 1.1 rkujawa sc->pci_mem_area.base);
324 1.1 rkujawa #endif
325 1.1 rkujawa }
326 1.1 rkujawa
327 1.1 rkujawa pcireg_t
328 1.1 rkujawa p5pb_pci_conf_read(pci_chipset_tag_t pc, pcitag_t tag, int reg)
329 1.1 rkujawa {
330 1.1 rkujawa uint32_t data;
331 1.1 rkujawa uint32_t bus, dev, func;
332 1.1 rkujawa
333 1.1 rkujawa pci_decompose_tag(pc, tag, &bus, &dev, &func);
334 1.2 rkujawa
335 1.2 rkujawa data = bus_space_read_4(pc->pci_conf_datat, pc->pci_conf_datah,
336 1.6 rkujawa + reg + (dev * OFF_PCI_DEVICE));
337 1.6 rkujawa #ifdef P5PB_DEBUG_CONF
338 1.1 rkujawa aprint_normal("p5pb conf read va: %lx, bus: %d, dev: %d, "
339 1.1 rkujawa "func: %d, reg: %d -r-> data %x\n",
340 1.2 rkujawa pc->pci_conf_datah, bus, dev, func, reg, data);
341 1.1 rkujawa #endif
342 1.1 rkujawa return data;
343 1.1 rkujawa }
344 1.1 rkujawa
345 1.1 rkujawa void
346 1.1 rkujawa p5pb_pci_conf_write(pci_chipset_tag_t pc, pcitag_t tag, int reg, pcireg_t val)
347 1.1 rkujawa {
348 1.1 rkujawa uint32_t bus, dev, func;
349 1.1 rkujawa
350 1.1 rkujawa pci_decompose_tag(pc, tag, &bus, &dev, &func);
351 1.1 rkujawa
352 1.2 rkujawa bus_space_write_4(pc->pci_conf_datat, pc->pci_conf_datah,
353 1.6 rkujawa + reg + (dev * OFF_PCI_DEVICE), val);
354 1.6 rkujawa #ifdef P5PB_DEBUG_CONF
355 1.1 rkujawa aprint_normal("p5pb conf write va: %lx, bus: %d, dev: %d, "
356 1.1 rkujawa "func: %d, reg: %d -w-> data %x\n",
357 1.2 rkujawa pc->pci_conf_datah, bus, dev, func, reg, val);
358 1.1 rkujawa #endif
359 1.1 rkujawa
360 1.1 rkujawa }
361 1.1 rkujawa
362 1.1 rkujawa int
363 1.6 rkujawa p5pb_pci_bus_maxdevs_cvppc(pci_chipset_tag_t pc, int busno)
364 1.1 rkujawa {
365 1.6 rkujawa /* CVPPC/BVPPC has only 1 "slot". */
366 1.1 rkujawa return 1;
367 1.1 rkujawa }
368 1.1 rkujawa
369 1.6 rkujawa int
370 1.6 rkujawa p5pb_pci_bus_maxdevs_grex4000(pci_chipset_tag_t pc, int busno)
371 1.6 rkujawa {
372 1.6 rkujawa /* G-REX 4000 has 4 slots. */
373 1.6 rkujawa return 1; /* XXX: 4 not yet! */
374 1.6 rkujawa }
375 1.6 rkujawa
376 1.6 rkujawa int
377 1.6 rkujawa p5pb_pci_bus_maxdevs_grex1200(pci_chipset_tag_t pc, int busno)
378 1.6 rkujawa {
379 1.6 rkujawa /* G-REX 1200 has 5 slots. */
380 1.6 rkujawa return 1; /* XXX: 5 not yet! */
381 1.6 rkujawa }
382 1.6 rkujawa
383 1.1 rkujawa void
384 1.1 rkujawa p5pb_pci_attach_hook(struct device *parent, struct device *self,
385 1.1 rkujawa struct pcibus_attach_args *pba)
386 1.1 rkujawa {
387 1.1 rkujawa }
388 1.1 rkujawa
389 1.2 rkujawa int
390 1.2 rkujawa p5pb_pci_intr_map(const struct pci_attach_args *pa, pci_intr_handle_t *ihp)
391 1.2 rkujawa {
392 1.2 rkujawa /* TODO: add sanity checking */
393 1.2 rkujawa
394 1.2 rkujawa *ihp = 2;
395 1.2 rkujawa return 0;
396 1.2 rkujawa }
397 1.2 rkujawa
398 1.6 rkujawa /* Probe for CVPPC/BVPPC. */
399 1.6 rkujawa static bool
400 1.6 rkujawa p5pb_cvppc_probe(struct p5pb_softc *sc)
401 1.6 rkujawa {
402 1.6 rkujawa bus_space_handle_t probe_h;
403 1.6 rkujawa uint16_t prodid, manid;
404 1.6 rkujawa void* data;
405 1.6 rkujawa bool rv;
406 1.6 rkujawa
407 1.6 rkujawa manid = 0; prodid = 0;
408 1.6 rkujawa rv = false;
409 1.6 rkujawa
410 1.6 rkujawa if (bus_space_map(sc->apc.pci_conf_datat, 0, 4, 0, &probe_h))
411 1.6 rkujawa return rv;
412 1.6 rkujawa
413 1.6 rkujawa data = bus_space_vaddr(sc->apc.pci_conf_datat, probe_h);
414 1.6 rkujawa
415 1.6 rkujawa if (badaddr((void *)__UNVOLATILE((uint32_t) data))) {
416 1.6 rkujawa #ifdef P5PB_DEBUG_PROBE
417 1.6 rkujawa aprint_normal("p5pb: CVPPC configuration space not usable!\n");
418 1.6 rkujawa #endif /* P5PB_DEBUG_PROBE */
419 1.6 rkujawa } else {
420 1.6 rkujawa prodid = bus_space_read_2(sc->apc.pci_conf_datat, probe_h, 0);
421 1.6 rkujawa manid = bus_space_read_2(sc->apc.pci_conf_datat, probe_h, 2);
422 1.6 rkujawa
423 1.6 rkujawa if ((prodid == P5PB_PM2_PRODUCT_ID) &&
424 1.6 rkujawa (manid == P5PB_PM2_VENDOR_ID))
425 1.6 rkujawa rv = true;
426 1.6 rkujawa }
427 1.6 rkujawa
428 1.6 rkujawa #ifdef P5PB_DEBUG_PROBE
429 1.6 rkujawa aprint_normal("p5pb: CVPPC probe for PCI ID: %x, %x returns %d\n",
430 1.6 rkujawa manid, prodid, (int) rv);
431 1.6 rkujawa #endif /* P5PB_DEBUG_PROBE */
432 1.6 rkujawa
433 1.6 rkujawa bus_space_unmap(sc->apc.pci_conf_datat, probe_h, 4);
434 1.6 rkujawa return rv;
435 1.6 rkujawa }
436 1.6 rkujawa
437 1.6 rkujawa #ifdef PCI_NETBSD_CONFIGURE
438 1.6 rkujawa /* Reconfigure the bus. */
439 1.5 rkujawa bool
440 1.6 rkujawa p5pb_bus_reconfigure(struct p5pb_softc *sc)
441 1.5 rkujawa {
442 1.6 rkujawa struct extent *ioext, *memext;
443 1.6 rkujawa pci_chipset_tag_t pc;
444 1.6 rkujawa
445 1.6 rkujawa pc = &sc->apc;
446 1.6 rkujawa
447 1.6 rkujawa ioext = extent_create("p5pbio", 0, P5BUS_PCI_IO_SIZE, M_DEVBUF, NULL, 0,
448 1.6 rkujawa EX_NOWAIT);
449 1.5 rkujawa
450 1.6 rkujawa memext = extent_create("p5pbmem", sc->pci_mem_lowest,
451 1.6 rkujawa sc->pci_mem_highest, M_DEVBUF, NULL, 0, EX_NOWAIT);
452 1.6 rkujawa
453 1.6 rkujawa if ( (!ioext) || (!memext) )
454 1.6 rkujawa return false;
455 1.5 rkujawa
456 1.6 rkujawa #ifdef P5PB_DEBUG
457 1.6 rkujawa aprint_normal("p5pb: reconfiguring the bus!\n");
458 1.5 rkujawa #endif /* P5PB_DEBUG */
459 1.6 rkujawa pci_configure_bus(pc, ioext, memext, NULL, 0, CACHELINE_SIZE);
460 1.6 rkujawa
461 1.6 rkujawa extent_destroy(ioext);
462 1.6 rkujawa extent_destroy(memext);
463 1.6 rkujawa
464 1.6 rkujawa return true; /* TODO: better error handling */
465 1.6 rkujawa }
466 1.6 rkujawa #endif /* PCI_NETBSD_CONFIGURE */
467 1.5 rkujawa
468 1.6 rkujawa /* Determine the PCI memory space (done G-REX-style). */
469 1.6 rkujawa void
470 1.6 rkujawa p5pb_membar_grex(struct p5pb_softc *sc)
471 1.6 rkujawa {
472 1.6 rkujawa struct p5pb_autoconf_entry *membar_entry;
473 1.6 rkujawa uint32_t bar_address;
474 1.6 rkujawa
475 1.6 rkujawa sc->pci_mem_lowest = 0xFFFFFFFF;
476 1.6 rkujawa sc->pci_mem_highest = 0;
477 1.6 rkujawa
478 1.6 rkujawa /* Iterate over membar entries to find lowest and highest address. */
479 1.5 rkujawa TAILQ_FOREACH(membar_entry, &sc->auto_bars, entries) {
480 1.5 rkujawa
481 1.6 rkujawa bar_address = (uint32_t) membar_entry->base;
482 1.6 rkujawa if ((bar_address + membar_entry->size) > sc->pci_mem_highest)
483 1.6 rkujawa sc->pci_mem_highest = bar_address + membar_entry->size;
484 1.6 rkujawa if (bar_address < sc->pci_mem_lowest)
485 1.6 rkujawa sc->pci_mem_lowest = bar_address;
486 1.6 rkujawa
487 1.6 rkujawa #ifdef P5PB_DEBUG_BAR
488 1.6 rkujawa aprint_normal("p5pb: %d kB mem BAR at %p, hi = %x, lo = %x\n",
489 1.6 rkujawa membar_entry->size / 1024, membar_entry->base,
490 1.6 rkujawa sc->pci_mem_highest, sc->pci_mem_lowest);
491 1.6 rkujawa #endif /* P5PB_DEBUG_BAR */
492 1.5 rkujawa }
493 1.5 rkujawa
494 1.6 rkujawa aprint_normal("p5pb: %d kB PCI memory space (%8p to %8p)\n",
495 1.6 rkujawa (sc->pci_mem_highest - sc->pci_mem_lowest) / 1024,
496 1.6 rkujawa (void*) sc->pci_mem_lowest, (void*) sc->pci_mem_highest);
497 1.5 rkujawa
498 1.5 rkujawa }
499 1.5 rkujawa
500 1.5 rkujawa bool
501 1.6 rkujawa p5pb_bus_map_conf(struct p5pb_softc *sc)
502 1.3 rkujawa {
503 1.3 rkujawa sc->pci_conf_area.base = (bus_addr_t) zbusmap(
504 1.3 rkujawa (void *) P5BUS_PCI_CONF_BASE, P5BUS_PCI_CONF_SIZE);
505 1.3 rkujawa sc->pci_conf_area.absm = &amiga_bus_stride_1;
506 1.3 rkujawa
507 1.3 rkujawa sc->apc.pci_conf_datat = &(sc->pci_conf_area);
508 1.3 rkujawa
509 1.3 rkujawa if (bus_space_map(sc->apc.pci_conf_datat, OFF_PCI_CONF_DATA,
510 1.3 rkujawa 256, 0, &sc->apc.pci_conf_datah))
511 1.3 rkujawa return false;
512 1.3 rkujawa
513 1.3 rkujawa return true;
514 1.3 rkujawa }
515 1.3 rkujawa
516 1.6 rkujawa /* Map I/O and memory space. */
517 1.3 rkujawa bool
518 1.6 rkujawa p5pb_bus_map_memio(struct p5pb_softc *sc)
519 1.5 rkujawa {
520 1.6 rkujawa sc->pci_io_area.base = (bus_addr_t) zbusmap(
521 1.6 rkujawa (void *) P5BUS_PCI_IO_BASE, P5BUS_PCI_IO_SIZE);
522 1.6 rkujawa sc->pci_io_area.absm = &amiga_bus_stride_1swap;
523 1.6 rkujawa
524 1.5 rkujawa sc->pci_mem_area.base = (bus_addr_t) zbusmap(
525 1.6 rkujawa (void *) sc->pci_mem_lowest,
526 1.6 rkujawa sc->pci_mem_highest - sc->pci_mem_lowest);
527 1.5 rkujawa sc->pci_mem_area.absm = &amiga_bus_stride_1swap_abs;
528 1.3 rkujawa
529 1.3 rkujawa return true;
530 1.3 rkujawa }
531 1.3 rkujawa
532 1.6 rkujawa int
533 1.6 rkujawa p5pb_pci_conf_hook(pci_chipset_tag_t pct, int bus, int dev,
534 1.6 rkujawa int func, pcireg_t id)
535 1.6 rkujawa {
536 1.6 rkujawa /* XXX: What should we do on CVPPC/BVPPC? It breaks genfb. */
537 1.6 rkujawa
538 1.6 rkujawa return PCI_CONF_DEFAULT;
539 1.6 rkujawa }
540 1.6 rkujawa
541 1.6 rkujawa #ifdef P5PB_DEBUG
542 1.6 rkujawa /* Check which config and I/O ranges are usable. */
543 1.6 rkujawa void
544 1.6 rkujawa p5pb_usable_ranges(struct p5pb_softc *sc)
545 1.6 rkujawa {
546 1.6 rkujawa p5pb_badaddr_range(sc, &(sc->pci_conf_area), 0, P5BUS_PCI_CONF_SIZE);
547 1.6 rkujawa p5pb_badaddr_range(sc, &(sc->pci_io_area), 0, P5BUS_PCI_IO_SIZE);
548 1.6 rkujawa }
549 1.6 rkujawa
550 1.6 rkujawa void
551 1.6 rkujawa p5pb_badaddr_range(struct p5pb_softc *sc, bus_space_tag_t bust, bus_addr_t base,
552 1.6 rkujawa size_t len)
553 1.6 rkujawa {
554 1.6 rkujawa int i, state, prev_state;
555 1.6 rkujawa bus_space_handle_t bush;
556 1.6 rkujawa volatile void *data;
557 1.6 rkujawa
558 1.6 rkujawa state = -1;
559 1.6 rkujawa prev_state = -1;
560 1.6 rkujawa
561 1.6 rkujawa bus_space_map(bust, base, len, 0, &bush);
562 1.6 rkujawa
563 1.6 rkujawa aprint_normal("p5pb: badaddr range check from %x (%x) to %x (%x)\n",
564 1.6 rkujawa (bus_addr_t) bush, /* start VA */
565 1.6 rkujawa (bus_addr_t) kvtop((void*) bush), /* start PA */
566 1.6 rkujawa (bus_addr_t) bush + len, /* end VA */
567 1.6 rkujawa (bus_addr_t) kvtop((void*) (bush + len)));/* end PA */
568 1.6 rkujawa
569 1.6 rkujawa data = bus_space_vaddr(bust, bush);
570 1.6 rkujawa
571 1.6 rkujawa for(i = 0; i < len; i++) {
572 1.6 rkujawa state = badaddr((void *)__UNVOLATILE(((uint32_t) data + i)));
573 1.6 rkujawa if(state != prev_state) {
574 1.6 rkujawa aprint_normal("p5pb: badaddr %p (%x) : %d\n",
575 1.6 rkujawa (void*) ((uint32_t) data + i),
576 1.6 rkujawa (bus_addr_t) kvtop((void*) ((uint32_t) data + i)),
577 1.6 rkujawa state);
578 1.6 rkujawa prev_state = state;
579 1.6 rkujawa }
580 1.6 rkujawa
581 1.6 rkujawa }
582 1.6 rkujawa
583 1.6 rkujawa bus_space_unmap(bust, bush, len);
584 1.6 rkujawa }
585 1.6 rkujawa
586 1.6 rkujawa /* Search for 16-bit value in the configuration space. */
587 1.6 rkujawa void
588 1.6 rkujawa p5pb_conf_search(struct p5pb_softc *sc, uint16_t val)
589 1.6 rkujawa {
590 1.6 rkujawa int i, state;
591 1.6 rkujawa uint16_t readv;
592 1.6 rkujawa void *va;
593 1.6 rkujawa
594 1.6 rkujawa va = bus_space_vaddr(sc->apc.pci_conf_datat, sc->apc.pci_conf_datah);
595 1.6 rkujawa
596 1.6 rkujawa for (i = 0; i < P5BUS_PCI_CONF_SIZE; i++) {
597 1.6 rkujawa state = badaddr((void *)__UNVOLATILE(((uint32_t) va + i)));
598 1.6 rkujawa if(state == 0) {
599 1.6 rkujawa readv = bus_space_read_2(sc->apc.pci_conf_datat,
600 1.6 rkujawa sc->apc.pci_conf_datah, i);
601 1.6 rkujawa if(readv == val)
602 1.6 rkujawa aprint_normal("p5pb: found val %x @ %x (%x)\n",
603 1.6 rkujawa readv, (uint32_t) sc->apc.pci_conf_datah
604 1.6 rkujawa + i, (bus_addr_t) kvtop((void*)
605 1.6 rkujawa ((uint32_t) sc->apc.pci_conf_datah + i)));
606 1.6 rkujawa }
607 1.6 rkujawa }
608 1.6 rkujawa }
609 1.6 rkujawa
610 1.6 rkujawa #endif /* P5PB_DEBUG */
611 1.6 rkujawa
612