Home | History | Annotate | Line # | Download | only in pci
p5pbreg.h revision 1.3.6.1
      1  1.3.6.1      mrg /*	$NetBSD: p5pbreg.h,v 1.3.6.1 2012/02/18 07:31:19 mrg Exp $ */
      2      1.1  rkujawa 
      3      1.1  rkujawa /*-
      4  1.3.6.1      mrg  * Copyright (c) 2011, 2012 The NetBSD Foundation, Inc.
      5      1.1  rkujawa  * All rights reserved.
      6      1.1  rkujawa  *
      7      1.1  rkujawa  * This code is derived from software contributed to The NetBSD Foundation
      8      1.1  rkujawa  * by Radoslaw Kujawa.
      9      1.1  rkujawa  *
     10      1.1  rkujawa  * Redistribution and use in source and binary forms, with or without
     11      1.1  rkujawa  * modification, are permitted provided that the following conditions
     12      1.1  rkujawa  * are met:
     13      1.1  rkujawa  * 1. Redistributions of source code must retain the above copyright
     14      1.1  rkujawa  *    notice, this list of conditions and the following disclaimer.
     15      1.1  rkujawa  * 2. Redistributions in binary form must reproduce the above copyright
     16      1.1  rkujawa  *    notice, this list of conditions and the following disclaimer in the
     17      1.1  rkujawa  *    documentation and/or other materials provided with the distribution.
     18      1.1  rkujawa  *
     19      1.1  rkujawa  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20      1.1  rkujawa  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21      1.1  rkujawa  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22      1.1  rkujawa  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23      1.1  rkujawa  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24      1.1  rkujawa  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25      1.1  rkujawa  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26      1.1  rkujawa  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27      1.1  rkujawa  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28      1.1  rkujawa  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29      1.1  rkujawa  * POSSIBILITY OF SUCH DAMAGE.
     30      1.1  rkujawa  */
     31      1.1  rkujawa 
     32      1.1  rkujawa /*
     33      1.1  rkujawa  * Reverse engineered Phase5 PCI bridge memory map (firmware 44.71):
     34      1.1  rkujawa  *
     35      1.2  rkujawa  * 0xFFFA0000 - PCI register space, 64KB
     36      1.1  rkujawa  * 0xFFFC0000 - PCI configuration mechanism #1 data, 128KB
     37  1.3.6.1      mrg  * 0xFFFE0000 - (unknown, probably PCI bridge configuration registers, 4KB)
     38      1.1  rkujawa  *
     39      1.1  rkujawa  * 0xE0000000 - Permedia RAM on CVPPC/BVPPC (1st aperture), 8MB
     40      1.1  rkujawa  * 0xE0800000 - Permedia RAM on CVPPC/BVPPC (2nd aperture), 8MB
     41  1.3.6.1      mrg  * 0xE1000000 - Permedia registers on CVPPC/BVPPC, 128KB
     42  1.3.6.1      mrg  *
     43  1.3.6.1      mrg  * 0x80000000 - PCI cards memory space on G-REX, variable size
     44      1.1  rkujawa  *
     45      1.1  rkujawa  * Note: this map may not look the same for every firmware revision.
     46      1.1  rkujawa  *
     47  1.3.6.1      mrg  * The bridge is certainly capable of DMA, but this needs further reverse
     48  1.3.6.1      mrg  * engineering.
     49      1.1  rkujawa  */
     50      1.1  rkujawa #ifndef _AMIGA_P5PBREG_H_
     51      1.1  rkujawa 
     52      1.2  rkujawa #define P5BUS_PCI_CONF_BASE	0xFFFC0000
     53  1.3.6.1      mrg #define P5BUS_PCI_CONF_SIZE	0x00020000	/* up to 128kB */
     54      1.1  rkujawa 
     55  1.3.6.1      mrg #define OFF_PCI_CONF_DATA	0x00001000	/* also 0 on CVPPC */
     56  1.3.6.1      mrg #define OFF_PCI_DEVICE		0x00002000
     57  1.3.6.1      mrg #define OFF_PCI_FUNCTION	0x00000100
     58      1.1  rkujawa 
     59      1.2  rkujawa #define P5BUS_PCI_IO_BASE	0xFFFA0000
     60  1.3.6.1      mrg #define P5BUS_PCI_IO_SIZE	0x00010000	/* 64kB */
     61      1.2  rkujawa 
     62  1.3.6.1      mrg /* Bridge configuration */
     63  1.3.6.1      mrg #define P5BUS_BRIDGE_BASE	0xFFFE0000
     64  1.3.6.1      mrg #define P5BUS_BRIDGE_SIZE	0x00001000	/* 64kB, 4kB on some fw revs */
     65  1.3.6.1      mrg 
     66  1.3.6.1      mrg #define OFF_BRIDGE_ENDIAN	0x0000          /* PCI_BRIDGE_BASE + offset */
     67  1.3.6.1      mrg #define P5BUS_BRIDGE_ENDIAN_BIG	0x02            /* to switch into BE mode */
     68  1.3.6.1      mrg #define OFF_BRIDGE_INTR		0x0010          /* ? XXX interrupt enable? */
     69  1.3.6.1      mrg #define P5BUS_BRIDGE_INTR_INT2	0x01            /* ? XXX INT2? */
     70      1.1  rkujawa 
     71  1.3.6.1      mrg /* CVPPC/BVPPC defaults. */
     72  1.3.6.1      mrg #define P5BUS_PCI_MEM_BASE	0xE0000000
     73  1.3.6.1      mrg /* #define P5BUS_PCI_MEM_BASE	0x80000000 */	/* default on G-REX */
     74  1.3.6.1      mrg #define P5BUS_PCI_MEM_SIZE	0x01020000
     75      1.1  rkujawa 
     76      1.1  rkujawa /* typical configuration of Permedia 2 on CVPPC/BVPPC */
     77      1.1  rkujawa #define OFF_P2_APERTURE_1	0x0
     78      1.1  rkujawa #define OFF_P2_APERTURE_2	0x00800000
     79      1.1  rkujawa #define OFF_P2_REGS		0x01000000
     80      1.1  rkujawa /* #define OFF_P2_REGS		0x0F000000 */   /* ? alt. Permedia regs */
     81      1.1  rkujawa 
     82  1.3.6.1      mrg /* Permedia 2 vendor and product IDs, for CVPPC/BVPPC probe. */
     83  1.3.6.1      mrg #define P5PB_PM2_VENDOR_ID	0x104C
     84  1.3.6.1      mrg #define P5PB_PM2_PRODUCT_ID	0x3D07
     85      1.3  rkujawa 
     86      1.1  rkujawa #endif /* _AMIGA_P5PBREG_H_ */
     87  1.3.6.1      mrg 
     88