intr.h revision 1.21.16.1 1 1.21.16.1 yamt /* $NetBSD: intr.h,v 1.21.16.1 2008/05/18 12:31:32 yamt Exp $ */
2 1.1 soda
3 1.11 tsutsui /*-
4 1.11 tsutsui * Copyright (c) 2000, 2001 The NetBSD Foundation, Inc.
5 1.11 tsutsui * All rights reserved.
6 1.11 tsutsui *
7 1.11 tsutsui * This code is derived from software contributed to The NetBSD Foundation
8 1.11 tsutsui * by Jason R. Thorpe.
9 1.1 soda *
10 1.1 soda * Redistribution and use in source and binary forms, with or without
11 1.1 soda * modification, are permitted provided that the following conditions
12 1.1 soda * are met:
13 1.1 soda * 1. Redistributions of source code must retain the above copyright
14 1.1 soda * notice, this list of conditions and the following disclaimer.
15 1.1 soda * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 soda * notice, this list of conditions and the following disclaimer in the
17 1.1 soda * documentation and/or other materials provided with the distribution.
18 1.1 soda *
19 1.11 tsutsui * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.11 tsutsui * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.11 tsutsui * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.11 tsutsui * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.11 tsutsui * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.11 tsutsui * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.11 tsutsui * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.11 tsutsui * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.11 tsutsui * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.11 tsutsui * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.11 tsutsui * POSSIBILITY OF SUCH DAMAGE.
30 1.1 soda */
31 1.1 soda
32 1.1 soda #ifndef _ARC_INTR_H_
33 1.1 soda #define _ARC_INTR_H_
34 1.1 soda
35 1.3 soda #define IPL_NONE 0 /* disable only this interrupt */
36 1.21 ad #define IPL_SOFTCLOCK 1 /* generic software interrupts (SI 0) */
37 1.21 ad #define IPL_SOFTBIO 1 /* clock software interrupts (SI 0) */
38 1.21 ad #define IPL_SOFTNET 2 /* network software interrupts (SI 1) */
39 1.21 ad #define IPL_SOFTSERIAL 2 /* serial software interrupts (SI 1) */
40 1.21 ad #define IPL_VM 3
41 1.21 ad #define IPL_SCHED 4
42 1.21 ad #define IPL_HIGH 4
43 1.11 tsutsui
44 1.21 ad #define _IPL_N 5
45 1.11 tsutsui
46 1.21 ad #define _IPL_SI0_FIRST IPL_SOFTCLOCK
47 1.21 ad #define _IPL_SI0_LAST IPL_SOFTBIO
48 1.11 tsutsui
49 1.11 tsutsui #define _IPL_SI1_FIRST IPL_SOFTNET
50 1.11 tsutsui #define _IPL_SI1_LAST IPL_SOFTSERIAL
51 1.11 tsutsui
52 1.1 soda /* Interrupt sharing types. */
53 1.3 soda #define IST_NONE 0 /* none */
54 1.3 soda #define IST_PULSE 1 /* pulsed */
55 1.3 soda #define IST_EDGE 2 /* edge-triggered */
56 1.3 soda #define IST_LEVEL 3 /* level-triggered */
57 1.1 soda
58 1.2 soda #ifdef _KERNEL
59 1.1 soda #ifndef _LOCORE
60 1.1 soda
61 1.19 tsutsui #include <mips/locore.h>
62 1.19 tsutsui
63 1.12 tsutsui extern const uint32_t *ipl_sr_bits;
64 1.3 soda
65 1.2 soda #define spl0() (void)_spllower(0)
66 1.2 soda #define splx(s) (void)_splset(s)
67 1.2 soda
68 1.17 yamt typedef int ipl_t;
69 1.17 yamt typedef struct {
70 1.17 yamt ipl_t _sr;
71 1.17 yamt } ipl_cookie_t;
72 1.17 yamt
73 1.17 yamt static inline ipl_cookie_t
74 1.17 yamt makeiplcookie(ipl_t ipl)
75 1.17 yamt {
76 1.17 yamt
77 1.17 yamt return (ipl_cookie_t){._sr = ipl_sr_bits[ipl]};
78 1.17 yamt }
79 1.17 yamt
80 1.17 yamt static inline int
81 1.17 yamt splraiseipl(ipl_cookie_t icookie)
82 1.17 yamt {
83 1.17 yamt
84 1.17 yamt return _splraise(icookie._sr);
85 1.17 yamt }
86 1.17 yamt
87 1.17 yamt #include <sys/spl.h>
88 1.17 yamt
89 1.11 tsutsui #include <mips/softintr.h>
90 1.1 soda
91 1.1 soda struct clockframe;
92 1.13 tsutsui void arc_set_intr(uint32_t, uint32_t (*)(uint32_t, struct clockframe *), int);
93 1.13 tsutsui extern uint32_t cpu_int_mask;
94 1.1 soda
95 1.16 tsutsui /* priority order to handle each CPU INT line specified via set_intr() */
96 1.16 tsutsui #define ARC_INTPRI_TIMER_INT 0 /* independent CPU INT for timer */
97 1.16 tsutsui #define ARC_INTPRI_JAZZ 1 /* CPU INT for JAZZ local bus */
98 1.16 tsutsui #define ARC_INTPRI_PCIISA 2 /* CPU INT for PCI/EISA/ISA */
99 1.16 tsutsui #define ARC_NINTPRI 3 /* number of total used CPU INTs */
100 1.16 tsutsui
101 1.2 soda #endif /* !_LOCORE */
102 1.2 soda #endif /* _KERNEL */
103 1.1 soda
104 1.1 soda #endif /* _ARC_INTR_H_ */
105