Home | History | Annotate | Line # | Download | only in jazz
asc.c revision 1.12
      1  1.12  tsutsui /*	$NetBSD: asc.c,v 1.12 2003/05/04 10:01:20 tsutsui Exp $	*/
      2  1.12  tsutsui 
      3  1.12  tsutsui /*
      4  1.12  tsutsui  * Copyright (c) 2003 Izumi Tsutsui.
      5  1.12  tsutsui  * All rights reserved.
      6   1.1       ur  *
      7   1.1       ur  * Redistribution and use in source and binary forms, with or without
      8   1.1       ur  * modification, are permitted provided that the following conditions
      9   1.1       ur  * are met:
     10   1.1       ur  * 1. Redistributions of source code must retain the above copyright
     11   1.1       ur  *    notice, this list of conditions and the following disclaimer.
     12   1.1       ur  * 2. Redistributions in binary form must reproduce the above copyright
     13   1.1       ur  *    notice, this list of conditions and the following disclaimer in the
     14   1.1       ur  *    documentation and/or other materials provided with the distribution.
     15  1.12  tsutsui  * 3. The name of the author may not be used to endorse or promote products
     16  1.12  tsutsui  *    derived from this software without specific prior written permission.
     17   1.1       ur  *
     18  1.12  tsutsui  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     19  1.12  tsutsui  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     20  1.12  tsutsui  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     21  1.12  tsutsui  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     22  1.12  tsutsui  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     23  1.12  tsutsui  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     24  1.12  tsutsui  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     25  1.12  tsutsui  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     26  1.12  tsutsui  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     27  1.12  tsutsui  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     28   1.1       ur  */
     29   1.1       ur 
     30   1.1       ur #include <sys/param.h>
     31   1.1       ur #include <sys/systm.h>
     32  1.12  tsutsui #include <sys/device.h>
     33   1.1       ur #include <sys/buf.h>
     34  1.12  tsutsui 
     35  1.12  tsutsui #include <machine/autoconf.h>
     36  1.12  tsutsui #include <machine/bus.h>
     37  1.12  tsutsui 
     38   1.1       ur #include <uvm/uvm_extern.h>
     39   1.1       ur 
     40  1.12  tsutsui #include <dev/scsipi/scsipi_all.h>
     41   1.1       ur #include <dev/scsipi/scsi_all.h>
     42   1.1       ur #include <dev/scsipi/scsiconf.h>
     43   1.1       ur 
     44   1.1       ur #include <arc/jazz/jazziovar.h>
     45   1.1       ur #include <arc/jazz/dma.h>
     46   1.1       ur #include <arc/jazz/pica.h>
     47   1.1       ur 
     48  1.12  tsutsui #include <dev/ic/ncr53c9xreg.h>
     49  1.12  tsutsui #include <dev/ic/ncr53c9xvar.h>
     50   1.1       ur 
     51  1.12  tsutsui #define ASC_NPORTS	0x10
     52  1.12  tsutsui #define ASC_ID_53CF94	0xa2	/* XXX should be in MI ncr53c9xreg.h? */
     53   1.1       ur 
     54   1.1       ur struct asc_softc {
     55  1.12  tsutsui 	struct ncr53c9x_softc sc_ncr53c9x;	/* glue to MI code */
     56   1.1       ur 
     57  1.12  tsutsui 	bus_space_tag_t sc_iot;		/* bus space tag */
     58  1.12  tsutsui 	bus_space_handle_t sc_ioh;	/* bus space handle */
     59  1.12  tsutsui 	bus_space_handle_t sc_dmaioh;	/* bus space handle for DMAC */
     60  1.12  tsutsui 
     61  1.12  tsutsui 	bus_dma_tag_t sc_dmat;		/* DMA tag */
     62  1.12  tsutsui 	bus_dmamap_t sc_dmamap;		/* DMA map for transfers */
     63  1.12  tsutsui 
     64  1.12  tsutsui 	int     sc_active;              /* DMA state */
     65  1.12  tsutsui 	int     sc_datain;              /* DMA Data Direction */
     66  1.12  tsutsui 	size_t  sc_dmasize;             /* DMA size */
     67  1.12  tsutsui 	char    **sc_dmaaddr;           /* DMA address */
     68  1.12  tsutsui 	size_t  *sc_dmalen;             /* DMA length */
     69   1.3     soda };
     70   1.3     soda 
     71   1.1       ur /*
     72   1.1       ur  * Autoconfiguration data for config.
     73   1.1       ur  */
     74  1.12  tsutsui int asc_match(struct device *, struct cfdata *, void *);
     75  1.12  tsutsui void asc_attach(struct device *, struct device *, void *);
     76   1.1       ur 
     77   1.8  thorpej CFATTACH_DECL(asc, sizeof(struct asc_softc),
     78  1.12  tsutsui     asc_match, asc_attach, NULL, NULL);
     79   1.1       ur 
     80   1.1       ur /*
     81  1.12  tsutsui  *  Functions and the switch for the MI code.
     82   1.1       ur  */
     83  1.12  tsutsui u_char asc_read_reg(struct ncr53c9x_softc *, int);
     84  1.12  tsutsui void asc_write_reg(struct ncr53c9x_softc *, int, u_char);
     85  1.12  tsutsui int asc_dma_isintr(struct ncr53c9x_softc *);
     86  1.12  tsutsui void asc_dma_reset(struct ncr53c9x_softc *);
     87  1.12  tsutsui int asc_dma_intr(struct ncr53c9x_softc *);
     88  1.12  tsutsui int asc_dma_setup(struct ncr53c9x_softc *, caddr_t *, size_t *, int, size_t *);
     89  1.12  tsutsui void asc_dma_go(struct ncr53c9x_softc *);
     90  1.12  tsutsui void asc_dma_stop(struct ncr53c9x_softc *);
     91  1.12  tsutsui int asc_dma_isactive(struct ncr53c9x_softc *);
     92  1.12  tsutsui 
     93  1.12  tsutsui struct ncr53c9x_glue asc_glue = {
     94  1.12  tsutsui 	asc_read_reg,
     95  1.12  tsutsui 	asc_write_reg,
     96  1.12  tsutsui 	asc_dma_isintr,
     97  1.12  tsutsui 	asc_dma_reset,
     98  1.12  tsutsui 	asc_dma_intr,
     99  1.12  tsutsui 	asc_dma_setup,
    100  1.12  tsutsui 	asc_dma_go,
    101  1.12  tsutsui 	asc_dma_stop,
    102  1.12  tsutsui 	asc_dma_isactive,
    103  1.12  tsutsui 	NULL			/* gl_clear_latched_intr */
    104  1.12  tsutsui };
    105   1.1       ur 
    106   1.1       ur /*
    107   1.1       ur  * Match driver based on name
    108   1.1       ur  */
    109   1.1       ur int
    110  1.12  tsutsui asc_match(parent, match, aux)
    111   1.1       ur 	struct device *parent;
    112   1.1       ur 	struct cfdata *match;
    113   1.1       ur 	void *aux;
    114   1.1       ur {
    115   1.1       ur 	struct jazzio_attach_args *ja = aux;
    116   1.1       ur 
    117   1.9  tsutsui 	if (strcmp(ja->ja_name, "ESP216") != 0)
    118  1.12  tsutsui 		return 0;
    119  1.12  tsutsui 	return 1;
    120   1.1       ur }
    121   1.1       ur 
    122   1.1       ur void
    123  1.12  tsutsui asc_attach(parent, self, aux)
    124   1.1       ur 	struct device *parent;
    125   1.1       ur 	struct device *self;
    126   1.1       ur 	void *aux;
    127   1.1       ur {
    128   1.1       ur 	struct jazzio_attach_args *ja = aux;
    129  1.12  tsutsui 	struct asc_softc *asc = (void *)self;
    130  1.12  tsutsui 	struct ncr53c9x_softc *sc = &asc->sc_ncr53c9x;
    131  1.12  tsutsui 	bus_space_tag_t iot;
    132   1.1       ur 
    133  1.12  tsutsui #if 0
    134  1.12  tsutsui 	/* Need info from platform dependent config?? */
    135   1.3     soda 	if (asc_conf == NULL)
    136   1.3     soda 		panic("asc_conf isn't initialized");
    137  1.12  tsutsui #endif
    138   1.3     soda 
    139  1.12  tsutsui 	sc->sc_glue = &asc_glue;
    140   1.1       ur 
    141  1.12  tsutsui 	asc->sc_iot = iot = ja->ja_bust;
    142  1.12  tsutsui 	asc->sc_dmat = ja->ja_dmat;
    143   1.3     soda 
    144  1.12  tsutsui 	if (bus_space_map(iot, ja->ja_addr, ASC_NPORTS, 0, &asc->sc_ioh)) {
    145  1.12  tsutsui 		printf(": unable to map I/O space\n");
    146  1.12  tsutsui 		return;
    147  1.12  tsutsui 	}
    148   1.1       ur 
    149  1.12  tsutsui 	if (bus_space_map(iot, R4030_SYS_DMA0_REGS, R4030_DMA_RANGE,
    150  1.12  tsutsui 	    0, &asc->sc_dmaioh)) {
    151  1.12  tsutsui 		printf(": unable to map DMA I/O space\n");
    152  1.12  tsutsui 		goto out1;
    153  1.12  tsutsui 	}
    154   1.1       ur 
    155  1.12  tsutsui 	if (bus_dmamap_create(asc->sc_dmat, MAXPHYS, 1, MAXPHYS, 0,
    156  1.12  tsutsui 	    BUS_DMA_ALLOCNOW|BUS_DMA_NOWAIT, &asc->sc_dmamap)) {
    157  1.12  tsutsui 		printf(": unable to create DMA map\n");
    158  1.12  tsutsui 		goto out2;
    159  1.12  tsutsui 	}
    160   1.1       ur 
    161   1.1       ur 	/*
    162  1.12  tsutsui 	 * XXX More of this should be in ncr53c9x_attach(), but
    163  1.12  tsutsui 	 * XXX should we really poke around the chip that much in
    164  1.12  tsutsui 	 * XXX the MI code?  Think about this more...
    165   1.1       ur 	 */
    166   1.1       ur 
    167  1.12  tsutsui 	/*
    168  1.12  tsutsui 	 * Set up static configuration info.
    169  1.12  tsutsui 	 */
    170  1.12  tsutsui 	sc->sc_id = 7; /* XXX should be taken from ARC BIOS */
    171  1.12  tsutsui 	sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
    172   1.1       ur 
    173   1.1       ur 	/* identify 53CF9x-2 or not */
    174  1.12  tsutsui 	asc_write_reg(sc, NCR_CMD, NCRCMD_RSTCHIP);
    175  1.12  tsutsui 	DELAY(25);
    176  1.12  tsutsui 	asc_write_reg(sc, NCR_CMD, NCRCMD_DMA | NCRCMD_NOP);
    177  1.12  tsutsui 	DELAY(25);
    178  1.12  tsutsui 	asc_write_reg(sc, NCR_CFG2, NCRCFG2_FE);
    179  1.12  tsutsui 	DELAY(25);
    180  1.12  tsutsui 	asc_write_reg(sc, NCR_CMD, NCRCMD_DMA | NCRCMD_NOP);
    181  1.12  tsutsui 	DELAY(25);
    182  1.12  tsutsui 	if (asc_read_reg(sc, NCR_TCH) == ASC_ID_53CF94) {
    183  1.12  tsutsui 		/* XXX should be have NCR_VARIANT_NCR53CF94? */
    184  1.12  tsutsui 		sc->sc_rev = NCR_VARIANT_NCR53C94;
    185  1.12  tsutsui 		sc->sc_cfg2 = NCRCFG2_SCSI2 | NCRCFG2_FE;
    186  1.12  tsutsui 		sc->sc_cfg3 = NCRF9XCFG3_IDM | NCRF9XCFG3_FCLK;
    187  1.12  tsutsui 		sc->sc_features = NCR_F_FASTSCSI;
    188  1.12  tsutsui 		sc->sc_cfg3_fscsi = NCRF9XCFG3_FSCSI;
    189  1.12  tsutsui 		sc->sc_freq = 40; /* MHz */
    190  1.12  tsutsui 		sc->sc_maxxfer = 16 * 1024 * 1024;
    191  1.12  tsutsui 	} else {
    192  1.12  tsutsui 		sc->sc_rev = NCR_VARIANT_NCR53C94;
    193  1.12  tsutsui 		sc->sc_freq = 25; /* MHz */
    194  1.12  tsutsui 		sc->sc_maxxfer = 64 * 1024;
    195  1.12  tsutsui 	}
    196   1.1       ur 
    197   1.1       ur 	/*
    198  1.12  tsutsui 	 * XXX minsync and maxxfer _should_ be set up in MI code,
    199  1.12  tsutsui 	 * XXX but it appears to have some dependency on what sort
    200  1.12  tsutsui 	 * XXX of DMA we're hooked up to, etc.
    201   1.1       ur 	 */
    202   1.1       ur 
    203   1.1       ur 	/*
    204  1.12  tsutsui 	 * This is the value used to start sync negotiations
    205  1.12  tsutsui 	 * Note that the NCR register "SYNCTP" is programmed
    206  1.12  tsutsui 	 * in "clocks per byte", and has a minimum value of 4.
    207  1.12  tsutsui 	 * The SCSI period used in negotiation is one-fourth
    208  1.12  tsutsui 	 * of the time (in nanoseconds) needed to transfer one byte.
    209  1.12  tsutsui 	 * Since the chip's clock is given in MHz, we have the following
    210  1.12  tsutsui 	 * formula: 4 * period = (1000 / freq) * 4
    211   1.1       ur 	 */
    212  1.12  tsutsui 	sc->sc_minsync = 1000 / sc->sc_freq;
    213  1.12  tsutsui 
    214  1.12  tsutsui 	/* establish interrupt */
    215  1.12  tsutsui 	jazzio_intr_establish(ja->ja_intr, ncr53c9x_intr, asc);
    216  1.12  tsutsui 
    217  1.12  tsutsui 	/* Do the common parts of attachment. */
    218  1.12  tsutsui 	sc->sc_adapter.adapt_minphys = minphys;
    219  1.12  tsutsui 	sc->sc_adapter.adapt_request = ncr53c9x_scsipi_request;
    220  1.12  tsutsui 	ncr53c9x_attach(sc);
    221   1.1       ur 
    222  1.12  tsutsui 	/* Turn on target selection using the `DMA' method */
    223  1.12  tsutsui 	sc->sc_features |= NCR_F_DMASELECT;
    224  1.12  tsutsui 	return;
    225   1.1       ur 
    226  1.12  tsutsui  out2:
    227  1.12  tsutsui 	bus_space_unmap(iot, asc->sc_dmaioh, R4030_DMA_RANGE);
    228  1.12  tsutsui  out1:
    229  1.12  tsutsui 	bus_space_unmap(iot, asc->sc_ioh, ASC_NPORTS);
    230   1.1       ur }
    231   1.1       ur 
    232   1.1       ur /*
    233  1.12  tsutsui  * Glue functions.
    234   1.1       ur  */
    235  1.12  tsutsui 
    236  1.12  tsutsui u_char
    237  1.12  tsutsui asc_read_reg(sc, reg)
    238  1.12  tsutsui 	struct ncr53c9x_softc *sc;
    239  1.12  tsutsui 	int reg;
    240   1.2   bouyer {
    241  1.12  tsutsui 	struct asc_softc *asc = (struct asc_softc *)sc;
    242   1.1       ur 
    243  1.12  tsutsui 	return bus_space_read_1(asc->sc_iot, asc->sc_ioh, reg);
    244   1.1       ur }
    245   1.1       ur 
    246   1.2   bouyer void
    247  1.12  tsutsui asc_write_reg(sc, reg, val)
    248  1.12  tsutsui 	struct ncr53c9x_softc *sc;
    249  1.12  tsutsui 	int reg;
    250  1.12  tsutsui 	u_char val;
    251   1.1       ur {
    252  1.12  tsutsui 	struct asc_softc *asc = (struct asc_softc *)sc;
    253   1.1       ur 
    254  1.12  tsutsui 	bus_space_write_1(asc->sc_iot, asc->sc_ioh, reg, val);
    255   1.1       ur }
    256   1.1       ur 
    257  1.12  tsutsui int
    258  1.12  tsutsui asc_dma_isintr(sc)
    259  1.12  tsutsui 	struct ncr53c9x_softc *sc;
    260   1.1       ur {
    261   1.1       ur 
    262  1.12  tsutsui 	return asc_read_reg(sc, NCR_STAT) & NCRSTAT_INT;
    263   1.1       ur }
    264   1.1       ur 
    265  1.12  tsutsui void
    266  1.12  tsutsui asc_dma_reset(sc)
    267  1.12  tsutsui 	struct ncr53c9x_softc *sc;
    268   1.1       ur {
    269  1.12  tsutsui 	struct asc_softc *asc = (struct asc_softc *)sc;
    270   1.1       ur 
    271  1.12  tsutsui 	/* halt DMA */
    272  1.12  tsutsui 	bus_space_write_4(asc->sc_iot, asc->sc_dmaioh, R4030_DMA_ENAB, 0);
    273  1.12  tsutsui 	bus_space_write_4(asc->sc_iot, asc->sc_dmaioh, R4030_DMA_MODE, 0);
    274   1.1       ur }
    275   1.1       ur 
    276   1.1       ur int
    277  1.12  tsutsui asc_dma_intr(sc)
    278  1.12  tsutsui 	struct ncr53c9x_softc *sc;
    279   1.1       ur {
    280  1.12  tsutsui 	struct asc_softc *asc = (struct asc_softc *)sc;
    281  1.12  tsutsui 	int datain, resid, trans;
    282   1.1       ur 
    283  1.12  tsutsui 	datain = asc->sc_datain;
    284   1.1       ur 
    285  1.12  tsutsui #ifdef DIAGNOSTIC
    286  1.12  tsutsui 	/* This is an "assertion" :) */
    287  1.12  tsutsui 	if (asc->sc_active == 0)
    288  1.12  tsutsui 		panic("asc_dma_intr: DMA wasn't active");
    289   1.1       ur #endif
    290   1.1       ur 
    291  1.12  tsutsui 	/* DMA has stopped */
    292   1.1       ur 
    293  1.12  tsutsui 	asc->sc_active = 0;
    294   1.1       ur 
    295  1.12  tsutsui 	if (asc->sc_dmasize == 0) {
    296  1.12  tsutsui 		/* A "Transfer Pad" operation complete */
    297  1.12  tsutsui 		NCR_DMA(("dmaintr: discarded %d bytes (tcl=%d, tcm=%d)\n",
    298  1.12  tsutsui 		    NCR_READ_REG(sc, NCR_TCL) |
    299  1.12  tsutsui 		    (NCR_READ_REG(sc, NCR_TCM) << 8),
    300  1.12  tsutsui 		    NCR_READ_REG(sc, NCR_TCL),
    301  1.12  tsutsui 		    NCR_READ_REG(sc, NCR_TCM)));
    302   1.1       ur 
    303  1.12  tsutsui 		return 0;
    304   1.1       ur 	}
    305   1.1       ur 
    306  1.12  tsutsui 	resid = 0;
    307   1.1       ur 
    308   1.1       ur 	/*
    309  1.12  tsutsui 	 * If a transfer onto the SCSI bus gets interrupted by the device
    310  1.12  tsutsui 	 * (e.g. for a SAVEPOINTER message), the data in the FIFO counts
    311  1.12  tsutsui 	 * as residual since the ESP counter registers get decremented as
    312  1.12  tsutsui 	 * bytes are clocked into the FIFO.
    313   1.1       ur 	 */
    314  1.12  tsutsui 	if (!datain &&
    315  1.12  tsutsui 	    (resid = (asc_read_reg(sc, NCR_FFLAG) & NCRFIFO_FF)) != 0) {
    316  1.12  tsutsui 		NCR_DMA(("asc_dma_intr: empty asc FIFO of %d ", resid));
    317   1.1       ur 	}
    318   1.1       ur 
    319  1.12  tsutsui 	if ((sc->sc_espstat & NCRSTAT_TC) == 0) {
    320  1.12  tsutsui 		/*
    321  1.12  tsutsui 		 * `Terminal count' is off, so read the residue
    322  1.12  tsutsui 		 * out of the ASC counter registers.
    323  1.12  tsutsui 		 */
    324  1.12  tsutsui 		resid += (NCR_READ_REG(sc, NCR_TCL) |
    325  1.12  tsutsui 		    (NCR_READ_REG(sc, NCR_TCM) << 8) |
    326  1.12  tsutsui 		    ((sc->sc_cfg2 & NCRCFG2_FE)
    327  1.12  tsutsui 		    ? (NCR_READ_REG(sc, NCR_TCH) << 16) : 0));
    328  1.12  tsutsui 
    329  1.12  tsutsui 		if (resid == 0 && asc->sc_dmasize == 65536 &&
    330  1.12  tsutsui 		    (sc->sc_cfg2 & NCRCFG2_FE) == 0)
    331  1.12  tsutsui 			/* A transfer of 64K is encoded as `TCL=TCM=0' */
    332  1.12  tsutsui 			resid = 65536;
    333  1.12  tsutsui 	}
    334  1.12  tsutsui 
    335  1.12  tsutsui 	/* halt DMA */
    336  1.12  tsutsui 	bus_space_write_4(asc->sc_iot, asc->sc_dmaioh, R4030_DMA_COUNT, 0);
    337  1.12  tsutsui 	bus_space_write_4(asc->sc_iot, asc->sc_dmaioh, R4030_DMA_ENAB, 0);
    338  1.12  tsutsui 	bus_space_write_4(asc->sc_iot, asc->sc_dmaioh, R4030_DMA_MODE, 0);
    339  1.12  tsutsui 
    340  1.12  tsutsui 	bus_dmamap_sync(asc->sc_dmat, asc->sc_dmamap,
    341  1.12  tsutsui 	    0, asc->sc_dmamap->dm_mapsize,
    342  1.12  tsutsui 	    datain ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
    343  1.12  tsutsui 	bus_dmamap_unload(asc->sc_dmat, asc->sc_dmamap);
    344   1.1       ur 
    345  1.12  tsutsui 	trans = asc->sc_dmasize - resid;
    346   1.1       ur 
    347  1.12  tsutsui 	if (trans < 0) {		/* transfered < 0 ? */
    348  1.12  tsutsui #if 0
    349   1.1       ur 		/*
    350  1.12  tsutsui 		 * This situation can happen in perfectly normal operation
    351  1.12  tsutsui 		 * if the ESP is reselected while using DMA to select
    352  1.12  tsutsui 		 * another target.  As such, don't print the warning.
    353   1.1       ur 		 */
    354  1.12  tsutsui 		printf("%s: xfer (%d) > req (%d)\n",
    355  1.12  tsutsui 		    sc->sc_dev.dv_xname, trans, asc->sc_dmasize);
    356   1.1       ur #endif
    357  1.12  tsutsui 		trans = asc->sc_dmasize;
    358   1.1       ur 	}
    359  1.12  tsutsui 	NCR_DMA(("dmaintr: tcl=%d, tcm=%d, tch=%d; trans=%d, resid=%d\n",
    360  1.12  tsutsui 	    NCR_READ_REG(sc, NCR_TCL),
    361  1.12  tsutsui 	    NCR_READ_REG(sc, NCR_TCM),
    362  1.12  tsutsui 	    (sc->sc_cfg2 & NCRCFG2_FE) ? NCR_READ_REG(sc, NCR_TCH) : 0,
    363  1.12  tsutsui 	    trans, resid));
    364   1.1       ur 
    365  1.12  tsutsui 	*asc->sc_dmalen -= trans;
    366  1.12  tsutsui 	*asc->sc_dmaaddr += trans;
    367   1.1       ur 
    368  1.12  tsutsui 	return 0;
    369   1.1       ur }
    370   1.1       ur 
    371  1.12  tsutsui int
    372  1.12  tsutsui asc_dma_setup(sc, addr, len, datain, dmasize)
    373  1.12  tsutsui 	struct ncr53c9x_softc *sc;
    374  1.12  tsutsui 	caddr_t *addr;
    375  1.12  tsutsui 	size_t *len;
    376  1.12  tsutsui 	int datain;
    377  1.12  tsutsui 	size_t *dmasize;
    378  1.12  tsutsui {
    379  1.12  tsutsui 	struct asc_softc *asc = (struct asc_softc *)sc;
    380  1.12  tsutsui 
    381  1.12  tsutsui 	/* halt DMA */
    382  1.12  tsutsui 	bus_space_write_4(asc->sc_iot, asc->sc_dmaioh, R4030_DMA_ENAB, 0);
    383  1.12  tsutsui 	bus_space_write_4(asc->sc_iot, asc->sc_dmaioh, R4030_DMA_MODE, 0);
    384  1.12  tsutsui 
    385  1.12  tsutsui 	asc->sc_dmaaddr = addr;
    386  1.12  tsutsui 	asc->sc_dmalen = len;
    387  1.12  tsutsui 	asc->sc_dmasize = *dmasize;
    388  1.12  tsutsui 	asc->sc_datain = datain;
    389  1.12  tsutsui 
    390  1.12  tsutsui 	/*
    391  1.12  tsutsui 	 * No need to set up DMA in `Transfer Pad' operation.
    392  1.12  tsutsui 	 */
    393  1.12  tsutsui 	if (*dmasize == 0)
    394  1.12  tsutsui 		return 0;
    395  1.12  tsutsui 
    396  1.12  tsutsui 	bus_dmamap_load(asc->sc_dmat, asc->sc_dmamap, *addr, *len, NULL,
    397  1.12  tsutsui 	    ((sc->sc_nexus->xs->xs_control & XS_CTL_NOSLEEP) ?
    398  1.12  tsutsui 	    BUS_DMA_NOWAIT : BUS_DMA_WAITOK) | BUS_DMA_STREAMING |
    399  1.12  tsutsui 	    (datain ? BUS_DMA_READ : BUS_DMA_WRITE));
    400  1.12  tsutsui 	bus_dmamap_sync(asc->sc_dmat, asc->sc_dmamap,
    401  1.12  tsutsui 	    0, asc->sc_dmamap->dm_mapsize,
    402  1.12  tsutsui 	    datain ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
    403   1.1       ur 
    404  1.12  tsutsui 	return 0;
    405   1.1       ur }
    406   1.1       ur 
    407  1.12  tsutsui void
    408  1.12  tsutsui asc_dma_go(sc)
    409  1.12  tsutsui 	struct ncr53c9x_softc *sc;
    410   1.1       ur {
    411  1.12  tsutsui 	struct asc_softc *asc = (struct asc_softc *)sc;
    412   1.1       ur 
    413  1.12  tsutsui 	/* No DMA transfer in Transfer Pad operation */
    414  1.12  tsutsui 	if (asc->sc_dmasize == 0)
    415  1.12  tsutsui 		return;
    416   1.1       ur 
    417  1.12  tsutsui 	/* load transfer parameters */
    418  1.12  tsutsui 	bus_space_write_4(asc->sc_iot, asc->sc_dmaioh,
    419  1.12  tsutsui 	    R4030_DMA_ADDR, asc->sc_dmamap->dm_segs[0].ds_addr);
    420  1.12  tsutsui 	bus_space_write_4(asc->sc_iot, asc->sc_dmaioh,
    421  1.12  tsutsui 	    R4030_DMA_COUNT, asc->sc_dmamap->dm_segs[0].ds_len);
    422  1.12  tsutsui 	bus_space_write_4(asc->sc_iot, asc->sc_dmaioh,
    423  1.12  tsutsui 	    R4030_DMA_MODE, R4030_DMA_MODE_160NS | R4030_DMA_MODE_16);
    424  1.12  tsutsui 
    425  1.12  tsutsui 	/* start DMA */
    426  1.12  tsutsui 	bus_space_write_4(asc->sc_iot, asc->sc_dmaioh,
    427  1.12  tsutsui 	    R4030_DMA_ENAB, R4030_DMA_ENAB_RUN |
    428  1.12  tsutsui 	    (asc->sc_datain ? R4030_DMA_ENAB_READ : R4030_DMA_ENAB_WRITE));
    429   1.1       ur 
    430  1.12  tsutsui 	asc->sc_active = 1;
    431   1.1       ur }
    432   1.1       ur 
    433  1.12  tsutsui void
    434  1.12  tsutsui asc_dma_stop(sc)
    435  1.12  tsutsui 	struct ncr53c9x_softc *sc;
    436   1.1       ur {
    437  1.12  tsutsui 	struct asc_softc *asc = (struct asc_softc *)sc;
    438   1.1       ur 
    439  1.12  tsutsui 	/* halt DMA */
    440  1.12  tsutsui 	bus_space_write_4(asc->sc_iot, asc->sc_dmaioh, R4030_DMA_ENAB, 0);
    441  1.12  tsutsui 	bus_space_write_4(asc->sc_iot, asc->sc_dmaioh, R4030_DMA_MODE, 0);
    442   1.1       ur 
    443  1.12  tsutsui 	asc->sc_active = 0;
    444   1.1       ur }
    445   1.1       ur 
    446  1.12  tsutsui int
    447  1.12  tsutsui asc_dma_isactive(sc)
    448  1.12  tsutsui 	struct ncr53c9x_softc *sc;
    449   1.1       ur {
    450  1.12  tsutsui 	struct asc_softc *asc = (struct asc_softc *)sc;
    451   1.1       ur 
    452  1.12  tsutsui 	return asc->sc_active;
    453   1.1       ur }
    454