Home | History | Annotate | Line # | Download | only in jazz
asc.c revision 1.12.2.5
      1  1.12.2.5    skrll /*	$NetBSD: asc.c,v 1.12.2.5 2005/11/10 13:55:09 skrll Exp $	*/
      2      1.12  tsutsui 
      3      1.12  tsutsui /*
      4      1.12  tsutsui  * Copyright (c) 2003 Izumi Tsutsui.
      5      1.12  tsutsui  * All rights reserved.
      6       1.1       ur  *
      7       1.1       ur  * Redistribution and use in source and binary forms, with or without
      8       1.1       ur  * modification, are permitted provided that the following conditions
      9       1.1       ur  * are met:
     10       1.1       ur  * 1. Redistributions of source code must retain the above copyright
     11       1.1       ur  *    notice, this list of conditions and the following disclaimer.
     12       1.1       ur  * 2. Redistributions in binary form must reproduce the above copyright
     13       1.1       ur  *    notice, this list of conditions and the following disclaimer in the
     14       1.1       ur  *    documentation and/or other materials provided with the distribution.
     15      1.12  tsutsui  * 3. The name of the author may not be used to endorse or promote products
     16      1.12  tsutsui  *    derived from this software without specific prior written permission.
     17       1.1       ur  *
     18      1.12  tsutsui  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     19      1.12  tsutsui  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     20      1.12  tsutsui  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     21      1.12  tsutsui  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     22      1.12  tsutsui  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     23      1.12  tsutsui  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     24      1.12  tsutsui  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     25      1.12  tsutsui  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     26      1.12  tsutsui  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     27      1.12  tsutsui  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     28       1.1       ur  */
     29       1.1       ur 
     30  1.12.2.1    skrll #include <sys/cdefs.h>
     31  1.12.2.5    skrll __KERNEL_RCSID(0, "$NetBSD: asc.c,v 1.12.2.5 2005/11/10 13:55:09 skrll Exp $");
     32  1.12.2.1    skrll 
     33       1.1       ur #include <sys/param.h>
     34       1.1       ur #include <sys/systm.h>
     35      1.12  tsutsui #include <sys/device.h>
     36       1.1       ur #include <sys/buf.h>
     37      1.12  tsutsui 
     38      1.12  tsutsui #include <machine/autoconf.h>
     39      1.12  tsutsui #include <machine/bus.h>
     40      1.12  tsutsui 
     41       1.1       ur #include <uvm/uvm_extern.h>
     42       1.1       ur 
     43      1.12  tsutsui #include <dev/scsipi/scsipi_all.h>
     44       1.1       ur #include <dev/scsipi/scsi_all.h>
     45       1.1       ur #include <dev/scsipi/scsiconf.h>
     46       1.1       ur 
     47       1.1       ur #include <arc/jazz/jazziovar.h>
     48       1.1       ur #include <arc/jazz/dma.h>
     49       1.1       ur #include <arc/jazz/pica.h>
     50       1.1       ur 
     51      1.12  tsutsui #include <dev/ic/ncr53c9xreg.h>
     52      1.12  tsutsui #include <dev/ic/ncr53c9xvar.h>
     53       1.1       ur 
     54      1.12  tsutsui #define ASC_NPORTS	0x10
     55      1.12  tsutsui #define ASC_ID_53CF94	0xa2	/* XXX should be in MI ncr53c9xreg.h? */
     56       1.1       ur 
     57       1.1       ur struct asc_softc {
     58      1.12  tsutsui 	struct ncr53c9x_softc sc_ncr53c9x;	/* glue to MI code */
     59       1.1       ur 
     60      1.12  tsutsui 	bus_space_tag_t sc_iot;		/* bus space tag */
     61      1.12  tsutsui 	bus_space_handle_t sc_ioh;	/* bus space handle */
     62      1.12  tsutsui 	bus_space_handle_t sc_dmaioh;	/* bus space handle for DMAC */
     63      1.12  tsutsui 
     64      1.12  tsutsui 	bus_dma_tag_t sc_dmat;		/* DMA tag */
     65      1.12  tsutsui 	bus_dmamap_t sc_dmamap;		/* DMA map for transfers */
     66      1.12  tsutsui 
     67      1.12  tsutsui 	int     sc_active;              /* DMA state */
     68      1.12  tsutsui 	int     sc_datain;              /* DMA Data Direction */
     69      1.12  tsutsui 	size_t  sc_dmasize;             /* DMA size */
     70      1.12  tsutsui 	char    **sc_dmaaddr;           /* DMA address */
     71      1.12  tsutsui 	size_t  *sc_dmalen;             /* DMA length */
     72       1.3     soda };
     73       1.3     soda 
     74       1.1       ur /*
     75       1.1       ur  * Autoconfiguration data for config.
     76       1.1       ur  */
     77      1.12  tsutsui int asc_match(struct device *, struct cfdata *, void *);
     78      1.12  tsutsui void asc_attach(struct device *, struct device *, void *);
     79       1.1       ur 
     80       1.8  thorpej CFATTACH_DECL(asc, sizeof(struct asc_softc),
     81      1.12  tsutsui     asc_match, asc_attach, NULL, NULL);
     82       1.1       ur 
     83  1.12.2.5    skrll static void asc_minphys(struct buf *);
     84  1.12.2.5    skrll 
     85       1.1       ur /*
     86      1.12  tsutsui  *  Functions and the switch for the MI code.
     87       1.1       ur  */
     88      1.12  tsutsui u_char asc_read_reg(struct ncr53c9x_softc *, int);
     89      1.12  tsutsui void asc_write_reg(struct ncr53c9x_softc *, int, u_char);
     90      1.12  tsutsui int asc_dma_isintr(struct ncr53c9x_softc *);
     91      1.12  tsutsui void asc_dma_reset(struct ncr53c9x_softc *);
     92      1.12  tsutsui int asc_dma_intr(struct ncr53c9x_softc *);
     93      1.12  tsutsui int asc_dma_setup(struct ncr53c9x_softc *, caddr_t *, size_t *, int, size_t *);
     94      1.12  tsutsui void asc_dma_go(struct ncr53c9x_softc *);
     95      1.12  tsutsui void asc_dma_stop(struct ncr53c9x_softc *);
     96      1.12  tsutsui int asc_dma_isactive(struct ncr53c9x_softc *);
     97      1.12  tsutsui 
     98      1.12  tsutsui struct ncr53c9x_glue asc_glue = {
     99      1.12  tsutsui 	asc_read_reg,
    100      1.12  tsutsui 	asc_write_reg,
    101      1.12  tsutsui 	asc_dma_isintr,
    102      1.12  tsutsui 	asc_dma_reset,
    103      1.12  tsutsui 	asc_dma_intr,
    104      1.12  tsutsui 	asc_dma_setup,
    105      1.12  tsutsui 	asc_dma_go,
    106      1.12  tsutsui 	asc_dma_stop,
    107      1.12  tsutsui 	asc_dma_isactive,
    108      1.12  tsutsui 	NULL			/* gl_clear_latched_intr */
    109      1.12  tsutsui };
    110       1.1       ur 
    111       1.1       ur /*
    112       1.1       ur  * Match driver based on name
    113       1.1       ur  */
    114       1.1       ur int
    115  1.12.2.4    skrll asc_match(struct device *parent, struct cfdata *match, void *aux)
    116       1.1       ur {
    117       1.1       ur 	struct jazzio_attach_args *ja = aux;
    118       1.1       ur 
    119       1.9  tsutsui 	if (strcmp(ja->ja_name, "ESP216") != 0)
    120      1.12  tsutsui 		return 0;
    121      1.12  tsutsui 	return 1;
    122       1.1       ur }
    123       1.1       ur 
    124       1.1       ur void
    125  1.12.2.4    skrll asc_attach(struct device *parent, struct device *self, void *aux)
    126       1.1       ur {
    127       1.1       ur 	struct jazzio_attach_args *ja = aux;
    128      1.12  tsutsui 	struct asc_softc *asc = (void *)self;
    129      1.12  tsutsui 	struct ncr53c9x_softc *sc = &asc->sc_ncr53c9x;
    130      1.12  tsutsui 	bus_space_tag_t iot;
    131       1.1       ur 
    132      1.12  tsutsui #if 0
    133      1.12  tsutsui 	/* Need info from platform dependent config?? */
    134       1.3     soda 	if (asc_conf == NULL)
    135       1.3     soda 		panic("asc_conf isn't initialized");
    136      1.12  tsutsui #endif
    137       1.3     soda 
    138      1.12  tsutsui 	sc->sc_glue = &asc_glue;
    139       1.1       ur 
    140      1.12  tsutsui 	asc->sc_iot = iot = ja->ja_bust;
    141      1.12  tsutsui 	asc->sc_dmat = ja->ja_dmat;
    142       1.3     soda 
    143      1.12  tsutsui 	if (bus_space_map(iot, ja->ja_addr, ASC_NPORTS, 0, &asc->sc_ioh)) {
    144      1.12  tsutsui 		printf(": unable to map I/O space\n");
    145      1.12  tsutsui 		return;
    146      1.12  tsutsui 	}
    147       1.1       ur 
    148      1.12  tsutsui 	if (bus_space_map(iot, R4030_SYS_DMA0_REGS, R4030_DMA_RANGE,
    149      1.12  tsutsui 	    0, &asc->sc_dmaioh)) {
    150      1.12  tsutsui 		printf(": unable to map DMA I/O space\n");
    151      1.12  tsutsui 		goto out1;
    152      1.12  tsutsui 	}
    153       1.1       ur 
    154      1.12  tsutsui 	if (bus_dmamap_create(asc->sc_dmat, MAXPHYS, 1, MAXPHYS, 0,
    155      1.12  tsutsui 	    BUS_DMA_ALLOCNOW|BUS_DMA_NOWAIT, &asc->sc_dmamap)) {
    156      1.12  tsutsui 		printf(": unable to create DMA map\n");
    157      1.12  tsutsui 		goto out2;
    158      1.12  tsutsui 	}
    159       1.1       ur 
    160       1.1       ur 	/*
    161      1.12  tsutsui 	 * XXX More of this should be in ncr53c9x_attach(), but
    162      1.12  tsutsui 	 * XXX should we really poke around the chip that much in
    163      1.12  tsutsui 	 * XXX the MI code?  Think about this more...
    164       1.1       ur 	 */
    165       1.1       ur 
    166      1.12  tsutsui 	/*
    167      1.12  tsutsui 	 * Set up static configuration info.
    168      1.12  tsutsui 	 */
    169      1.12  tsutsui 	sc->sc_id = 7; /* XXX should be taken from ARC BIOS */
    170      1.12  tsutsui 	sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
    171       1.1       ur 
    172       1.1       ur 	/* identify 53CF9x-2 or not */
    173      1.12  tsutsui 	asc_write_reg(sc, NCR_CMD, NCRCMD_RSTCHIP);
    174      1.12  tsutsui 	DELAY(25);
    175      1.12  tsutsui 	asc_write_reg(sc, NCR_CMD, NCRCMD_DMA | NCRCMD_NOP);
    176      1.12  tsutsui 	DELAY(25);
    177      1.12  tsutsui 	asc_write_reg(sc, NCR_CFG2, NCRCFG2_FE);
    178      1.12  tsutsui 	DELAY(25);
    179      1.12  tsutsui 	asc_write_reg(sc, NCR_CMD, NCRCMD_DMA | NCRCMD_NOP);
    180      1.12  tsutsui 	DELAY(25);
    181      1.12  tsutsui 	if (asc_read_reg(sc, NCR_TCH) == ASC_ID_53CF94) {
    182      1.12  tsutsui 		/* XXX should be have NCR_VARIANT_NCR53CF94? */
    183      1.12  tsutsui 		sc->sc_rev = NCR_VARIANT_NCR53C94;
    184      1.12  tsutsui 		sc->sc_cfg2 = NCRCFG2_SCSI2 | NCRCFG2_FE;
    185      1.12  tsutsui 		sc->sc_cfg3 = NCRF9XCFG3_IDM | NCRF9XCFG3_FCLK;
    186      1.12  tsutsui 		sc->sc_features = NCR_F_FASTSCSI;
    187      1.12  tsutsui 		sc->sc_cfg3_fscsi = NCRF9XCFG3_FSCSI;
    188      1.12  tsutsui 		sc->sc_freq = 40; /* MHz */
    189      1.12  tsutsui 		sc->sc_maxxfer = 16 * 1024 * 1024;
    190      1.12  tsutsui 	} else {
    191      1.12  tsutsui 		sc->sc_rev = NCR_VARIANT_NCR53C94;
    192      1.12  tsutsui 		sc->sc_freq = 25; /* MHz */
    193      1.12  tsutsui 		sc->sc_maxxfer = 64 * 1024;
    194      1.12  tsutsui 	}
    195       1.1       ur 
    196       1.1       ur 	/*
    197      1.12  tsutsui 	 * XXX minsync and maxxfer _should_ be set up in MI code,
    198      1.12  tsutsui 	 * XXX but it appears to have some dependency on what sort
    199      1.12  tsutsui 	 * XXX of DMA we're hooked up to, etc.
    200       1.1       ur 	 */
    201       1.1       ur 
    202       1.1       ur 	/*
    203      1.12  tsutsui 	 * This is the value used to start sync negotiations
    204      1.12  tsutsui 	 * Note that the NCR register "SYNCTP" is programmed
    205      1.12  tsutsui 	 * in "clocks per byte", and has a minimum value of 4.
    206      1.12  tsutsui 	 * The SCSI period used in negotiation is one-fourth
    207      1.12  tsutsui 	 * of the time (in nanoseconds) needed to transfer one byte.
    208      1.12  tsutsui 	 * Since the chip's clock is given in MHz, we have the following
    209      1.12  tsutsui 	 * formula: 4 * period = (1000 / freq) * 4
    210       1.1       ur 	 */
    211      1.12  tsutsui 	sc->sc_minsync = 1000 / sc->sc_freq;
    212      1.12  tsutsui 
    213      1.12  tsutsui 	/* establish interrupt */
    214      1.12  tsutsui 	jazzio_intr_establish(ja->ja_intr, ncr53c9x_intr, asc);
    215      1.12  tsutsui 
    216      1.12  tsutsui 	/* Do the common parts of attachment. */
    217  1.12.2.5    skrll 	sc->sc_adapter.adapt_minphys = asc_minphys;
    218      1.12  tsutsui 	sc->sc_adapter.adapt_request = ncr53c9x_scsipi_request;
    219      1.12  tsutsui 	ncr53c9x_attach(sc);
    220       1.1       ur 
    221  1.12.2.5    skrll #if 0
    222      1.12  tsutsui 	/* Turn on target selection using the `DMA' method */
    223      1.12  tsutsui 	sc->sc_features |= NCR_F_DMASELECT;
    224  1.12.2.5    skrll #endif
    225      1.12  tsutsui 	return;
    226       1.1       ur 
    227      1.12  tsutsui  out2:
    228      1.12  tsutsui 	bus_space_unmap(iot, asc->sc_dmaioh, R4030_DMA_RANGE);
    229      1.12  tsutsui  out1:
    230      1.12  tsutsui 	bus_space_unmap(iot, asc->sc_ioh, ASC_NPORTS);
    231       1.1       ur }
    232       1.1       ur 
    233  1.12.2.5    skrll 
    234  1.12.2.5    skrll static void
    235  1.12.2.5    skrll asc_minphys(struct buf *bp)
    236  1.12.2.5    skrll {
    237  1.12.2.5    skrll 
    238  1.12.2.5    skrll #define ASC_MAX_XFER	(32 * 1024)	/* XXX can't xfer 64kbytes? */
    239  1.12.2.5    skrll 
    240  1.12.2.5    skrll 	if (bp->b_bcount > ASC_MAX_XFER)
    241  1.12.2.5    skrll 		bp->b_bcount = ASC_MAX_XFER;
    242  1.12.2.5    skrll 	minphys(bp);
    243  1.12.2.5    skrll }
    244  1.12.2.5    skrll 
    245       1.1       ur /*
    246      1.12  tsutsui  * Glue functions.
    247       1.1       ur  */
    248      1.12  tsutsui 
    249      1.12  tsutsui u_char
    250  1.12.2.4    skrll asc_read_reg(struct ncr53c9x_softc *sc, int reg)
    251       1.2   bouyer {
    252      1.12  tsutsui 	struct asc_softc *asc = (struct asc_softc *)sc;
    253       1.1       ur 
    254      1.12  tsutsui 	return bus_space_read_1(asc->sc_iot, asc->sc_ioh, reg);
    255       1.1       ur }
    256       1.1       ur 
    257       1.2   bouyer void
    258  1.12.2.4    skrll asc_write_reg(struct ncr53c9x_softc *sc, int reg, u_char val)
    259       1.1       ur {
    260      1.12  tsutsui 	struct asc_softc *asc = (struct asc_softc *)sc;
    261       1.1       ur 
    262      1.12  tsutsui 	bus_space_write_1(asc->sc_iot, asc->sc_ioh, reg, val);
    263       1.1       ur }
    264       1.1       ur 
    265      1.12  tsutsui int
    266  1.12.2.4    skrll asc_dma_isintr(struct ncr53c9x_softc *sc)
    267       1.1       ur {
    268       1.1       ur 
    269      1.12  tsutsui 	return asc_read_reg(sc, NCR_STAT) & NCRSTAT_INT;
    270       1.1       ur }
    271       1.1       ur 
    272      1.12  tsutsui void
    273  1.12.2.4    skrll asc_dma_reset(struct ncr53c9x_softc *sc)
    274       1.1       ur {
    275      1.12  tsutsui 	struct asc_softc *asc = (struct asc_softc *)sc;
    276       1.1       ur 
    277      1.12  tsutsui 	/* halt DMA */
    278      1.12  tsutsui 	bus_space_write_4(asc->sc_iot, asc->sc_dmaioh, R4030_DMA_ENAB, 0);
    279      1.12  tsutsui 	bus_space_write_4(asc->sc_iot, asc->sc_dmaioh, R4030_DMA_MODE, 0);
    280       1.1       ur }
    281       1.1       ur 
    282       1.1       ur int
    283  1.12.2.4    skrll asc_dma_intr(struct ncr53c9x_softc *sc)
    284       1.1       ur {
    285      1.12  tsutsui 	struct asc_softc *asc = (struct asc_softc *)sc;
    286      1.12  tsutsui 	int datain, resid, trans;
    287       1.1       ur 
    288      1.12  tsutsui 	datain = asc->sc_datain;
    289       1.1       ur 
    290      1.12  tsutsui #ifdef DIAGNOSTIC
    291      1.12  tsutsui 	/* This is an "assertion" :) */
    292      1.12  tsutsui 	if (asc->sc_active == 0)
    293      1.12  tsutsui 		panic("asc_dma_intr: DMA wasn't active");
    294       1.1       ur #endif
    295       1.1       ur 
    296      1.12  tsutsui 	/* DMA has stopped */
    297       1.1       ur 
    298      1.12  tsutsui 	asc->sc_active = 0;
    299       1.1       ur 
    300      1.12  tsutsui 	if (asc->sc_dmasize == 0) {
    301      1.12  tsutsui 		/* A "Transfer Pad" operation complete */
    302      1.12  tsutsui 		NCR_DMA(("dmaintr: discarded %d bytes (tcl=%d, tcm=%d)\n",
    303      1.12  tsutsui 		    NCR_READ_REG(sc, NCR_TCL) |
    304      1.12  tsutsui 		    (NCR_READ_REG(sc, NCR_TCM) << 8),
    305      1.12  tsutsui 		    NCR_READ_REG(sc, NCR_TCL),
    306      1.12  tsutsui 		    NCR_READ_REG(sc, NCR_TCM)));
    307       1.1       ur 
    308      1.12  tsutsui 		return 0;
    309       1.1       ur 	}
    310       1.1       ur 
    311      1.12  tsutsui 	resid = 0;
    312       1.1       ur 
    313       1.1       ur 	/*
    314      1.12  tsutsui 	 * If a transfer onto the SCSI bus gets interrupted by the device
    315      1.12  tsutsui 	 * (e.g. for a SAVEPOINTER message), the data in the FIFO counts
    316      1.12  tsutsui 	 * as residual since the ESP counter registers get decremented as
    317      1.12  tsutsui 	 * bytes are clocked into the FIFO.
    318       1.1       ur 	 */
    319      1.12  tsutsui 	if (!datain &&
    320      1.12  tsutsui 	    (resid = (asc_read_reg(sc, NCR_FFLAG) & NCRFIFO_FF)) != 0) {
    321      1.12  tsutsui 		NCR_DMA(("asc_dma_intr: empty asc FIFO of %d ", resid));
    322       1.1       ur 	}
    323       1.1       ur 
    324      1.12  tsutsui 	if ((sc->sc_espstat & NCRSTAT_TC) == 0) {
    325      1.12  tsutsui 		/*
    326      1.12  tsutsui 		 * `Terminal count' is off, so read the residue
    327      1.12  tsutsui 		 * out of the ASC counter registers.
    328      1.12  tsutsui 		 */
    329      1.12  tsutsui 		resid += (NCR_READ_REG(sc, NCR_TCL) |
    330      1.12  tsutsui 		    (NCR_READ_REG(sc, NCR_TCM) << 8) |
    331      1.12  tsutsui 		    ((sc->sc_cfg2 & NCRCFG2_FE)
    332      1.12  tsutsui 		    ? (NCR_READ_REG(sc, NCR_TCH) << 16) : 0));
    333      1.12  tsutsui 
    334      1.12  tsutsui 		if (resid == 0 && asc->sc_dmasize == 65536 &&
    335      1.12  tsutsui 		    (sc->sc_cfg2 & NCRCFG2_FE) == 0)
    336      1.12  tsutsui 			/* A transfer of 64K is encoded as `TCL=TCM=0' */
    337      1.12  tsutsui 			resid = 65536;
    338      1.12  tsutsui 	}
    339      1.12  tsutsui 
    340      1.12  tsutsui 	/* halt DMA */
    341      1.12  tsutsui 	bus_space_write_4(asc->sc_iot, asc->sc_dmaioh, R4030_DMA_COUNT, 0);
    342      1.12  tsutsui 	bus_space_write_4(asc->sc_iot, asc->sc_dmaioh, R4030_DMA_ENAB, 0);
    343      1.12  tsutsui 	bus_space_write_4(asc->sc_iot, asc->sc_dmaioh, R4030_DMA_MODE, 0);
    344      1.12  tsutsui 
    345      1.12  tsutsui 	bus_dmamap_sync(asc->sc_dmat, asc->sc_dmamap,
    346      1.12  tsutsui 	    0, asc->sc_dmamap->dm_mapsize,
    347      1.12  tsutsui 	    datain ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
    348      1.12  tsutsui 	bus_dmamap_unload(asc->sc_dmat, asc->sc_dmamap);
    349       1.1       ur 
    350      1.12  tsutsui 	trans = asc->sc_dmasize - resid;
    351       1.1       ur 
    352      1.12  tsutsui 	if (trans < 0) {		/* transfered < 0 ? */
    353      1.12  tsutsui #if 0
    354       1.1       ur 		/*
    355      1.12  tsutsui 		 * This situation can happen in perfectly normal operation
    356      1.12  tsutsui 		 * if the ESP is reselected while using DMA to select
    357      1.12  tsutsui 		 * another target.  As such, don't print the warning.
    358       1.1       ur 		 */
    359      1.12  tsutsui 		printf("%s: xfer (%d) > req (%d)\n",
    360      1.12  tsutsui 		    sc->sc_dev.dv_xname, trans, asc->sc_dmasize);
    361       1.1       ur #endif
    362      1.12  tsutsui 		trans = asc->sc_dmasize;
    363       1.1       ur 	}
    364      1.12  tsutsui 	NCR_DMA(("dmaintr: tcl=%d, tcm=%d, tch=%d; trans=%d, resid=%d\n",
    365      1.12  tsutsui 	    NCR_READ_REG(sc, NCR_TCL),
    366      1.12  tsutsui 	    NCR_READ_REG(sc, NCR_TCM),
    367      1.12  tsutsui 	    (sc->sc_cfg2 & NCRCFG2_FE) ? NCR_READ_REG(sc, NCR_TCH) : 0,
    368      1.12  tsutsui 	    trans, resid));
    369       1.1       ur 
    370      1.12  tsutsui 	*asc->sc_dmalen -= trans;
    371      1.12  tsutsui 	*asc->sc_dmaaddr += trans;
    372       1.1       ur 
    373      1.12  tsutsui 	return 0;
    374       1.1       ur }
    375       1.1       ur 
    376      1.12  tsutsui int
    377  1.12.2.4    skrll asc_dma_setup(struct ncr53c9x_softc *sc, caddr_t *addr, size_t *len,
    378  1.12.2.4    skrll     int datain, size_t *dmasize)
    379      1.12  tsutsui {
    380      1.12  tsutsui 	struct asc_softc *asc = (struct asc_softc *)sc;
    381      1.12  tsutsui 
    382      1.12  tsutsui 	/* halt DMA */
    383      1.12  tsutsui 	bus_space_write_4(asc->sc_iot, asc->sc_dmaioh, R4030_DMA_ENAB, 0);
    384      1.12  tsutsui 	bus_space_write_4(asc->sc_iot, asc->sc_dmaioh, R4030_DMA_MODE, 0);
    385      1.12  tsutsui 
    386      1.12  tsutsui 	asc->sc_dmaaddr = addr;
    387      1.12  tsutsui 	asc->sc_dmalen = len;
    388      1.12  tsutsui 	asc->sc_dmasize = *dmasize;
    389      1.12  tsutsui 	asc->sc_datain = datain;
    390      1.12  tsutsui 
    391      1.12  tsutsui 	/*
    392      1.12  tsutsui 	 * No need to set up DMA in `Transfer Pad' operation.
    393      1.12  tsutsui 	 */
    394      1.12  tsutsui 	if (*dmasize == 0)
    395      1.12  tsutsui 		return 0;
    396      1.12  tsutsui 
    397      1.12  tsutsui 	bus_dmamap_load(asc->sc_dmat, asc->sc_dmamap, *addr, *len, NULL,
    398      1.12  tsutsui 	    ((sc->sc_nexus->xs->xs_control & XS_CTL_NOSLEEP) ?
    399      1.12  tsutsui 	    BUS_DMA_NOWAIT : BUS_DMA_WAITOK) | BUS_DMA_STREAMING |
    400      1.12  tsutsui 	    (datain ? BUS_DMA_READ : BUS_DMA_WRITE));
    401      1.12  tsutsui 	bus_dmamap_sync(asc->sc_dmat, asc->sc_dmamap,
    402      1.12  tsutsui 	    0, asc->sc_dmamap->dm_mapsize,
    403      1.12  tsutsui 	    datain ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
    404       1.1       ur 
    405      1.12  tsutsui 	/* load transfer parameters */
    406      1.12  tsutsui 	bus_space_write_4(asc->sc_iot, asc->sc_dmaioh,
    407      1.12  tsutsui 	    R4030_DMA_ADDR, asc->sc_dmamap->dm_segs[0].ds_addr);
    408      1.12  tsutsui 	bus_space_write_4(asc->sc_iot, asc->sc_dmaioh,
    409      1.12  tsutsui 	    R4030_DMA_COUNT, asc->sc_dmamap->dm_segs[0].ds_len);
    410      1.12  tsutsui 	bus_space_write_4(asc->sc_iot, asc->sc_dmaioh,
    411      1.12  tsutsui 	    R4030_DMA_MODE, R4030_DMA_MODE_160NS | R4030_DMA_MODE_16);
    412      1.12  tsutsui 
    413      1.12  tsutsui 	/* start DMA */
    414      1.12  tsutsui 	bus_space_write_4(asc->sc_iot, asc->sc_dmaioh,
    415      1.12  tsutsui 	    R4030_DMA_ENAB, R4030_DMA_ENAB_RUN |
    416      1.12  tsutsui 	    (asc->sc_datain ? R4030_DMA_ENAB_READ : R4030_DMA_ENAB_WRITE));
    417       1.1       ur 
    418  1.12.2.5    skrll 	return 0;
    419  1.12.2.5    skrll }
    420  1.12.2.5    skrll 
    421  1.12.2.5    skrll void
    422  1.12.2.5    skrll asc_dma_go(struct ncr53c9x_softc *sc)
    423  1.12.2.5    skrll {
    424  1.12.2.5    skrll 	struct asc_softc *asc = (struct asc_softc *)sc;
    425  1.12.2.5    skrll 
    426  1.12.2.5    skrll 	/* No DMA transfer in Transfer Pad operation */
    427  1.12.2.5    skrll 	if (asc->sc_dmasize == 0)
    428  1.12.2.5    skrll 		return;
    429  1.12.2.5    skrll 
    430      1.12  tsutsui 	asc->sc_active = 1;
    431       1.1       ur }
    432       1.1       ur 
    433      1.12  tsutsui void
    434  1.12.2.4    skrll asc_dma_stop(struct ncr53c9x_softc *sc)
    435       1.1       ur {
    436      1.12  tsutsui 	struct asc_softc *asc = (struct asc_softc *)sc;
    437       1.1       ur 
    438      1.12  tsutsui 	/* halt DMA */
    439      1.12  tsutsui 	bus_space_write_4(asc->sc_iot, asc->sc_dmaioh, R4030_DMA_ENAB, 0);
    440      1.12  tsutsui 	bus_space_write_4(asc->sc_iot, asc->sc_dmaioh, R4030_DMA_MODE, 0);
    441       1.1       ur 
    442  1.12.2.4    skrll 	bus_dmamap_unload(asc->sc_dmat, asc->sc_dmamap);
    443  1.12.2.4    skrll 
    444      1.12  tsutsui 	asc->sc_active = 0;
    445       1.1       ur }
    446       1.1       ur 
    447      1.12  tsutsui int
    448  1.12.2.4    skrll asc_dma_isactive(struct ncr53c9x_softc *sc)
    449       1.1       ur {
    450      1.12  tsutsui 	struct asc_softc *asc = (struct asc_softc *)sc;
    451       1.1       ur 
    452      1.12  tsutsui 	return asc->sc_active;
    453       1.1       ur }
    454