asc.c revision 1.18 1 1.18 tsutsui /* $NetBSD: asc.c,v 1.18 2006/04/15 12:41:45 tsutsui Exp $ */
2 1.12 tsutsui
3 1.12 tsutsui /*
4 1.12 tsutsui * Copyright (c) 2003 Izumi Tsutsui.
5 1.12 tsutsui * All rights reserved.
6 1.1 ur *
7 1.1 ur * Redistribution and use in source and binary forms, with or without
8 1.1 ur * modification, are permitted provided that the following conditions
9 1.1 ur * are met:
10 1.1 ur * 1. Redistributions of source code must retain the above copyright
11 1.1 ur * notice, this list of conditions and the following disclaimer.
12 1.1 ur * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 ur * notice, this list of conditions and the following disclaimer in the
14 1.1 ur * documentation and/or other materials provided with the distribution.
15 1.12 tsutsui * 3. The name of the author may not be used to endorse or promote products
16 1.12 tsutsui * derived from this software without specific prior written permission.
17 1.1 ur *
18 1.12 tsutsui * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
19 1.12 tsutsui * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
20 1.12 tsutsui * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
21 1.12 tsutsui * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
22 1.12 tsutsui * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
23 1.12 tsutsui * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
24 1.12 tsutsui * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
25 1.12 tsutsui * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
26 1.12 tsutsui * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
27 1.12 tsutsui * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
28 1.1 ur */
29 1.13 lukem
30 1.13 lukem #include <sys/cdefs.h>
31 1.18 tsutsui __KERNEL_RCSID(0, "$NetBSD: asc.c,v 1.18 2006/04/15 12:41:45 tsutsui Exp $");
32 1.1 ur
33 1.1 ur #include <sys/param.h>
34 1.1 ur #include <sys/systm.h>
35 1.12 tsutsui #include <sys/device.h>
36 1.1 ur #include <sys/buf.h>
37 1.12 tsutsui
38 1.12 tsutsui #include <machine/autoconf.h>
39 1.12 tsutsui #include <machine/bus.h>
40 1.12 tsutsui
41 1.1 ur #include <uvm/uvm_extern.h>
42 1.1 ur
43 1.12 tsutsui #include <dev/scsipi/scsipi_all.h>
44 1.1 ur #include <dev/scsipi/scsi_all.h>
45 1.1 ur #include <dev/scsipi/scsiconf.h>
46 1.1 ur
47 1.1 ur #include <arc/jazz/jazziovar.h>
48 1.1 ur #include <arc/jazz/dma.h>
49 1.1 ur #include <arc/jazz/pica.h>
50 1.1 ur
51 1.12 tsutsui #include <dev/ic/ncr53c9xreg.h>
52 1.12 tsutsui #include <dev/ic/ncr53c9xvar.h>
53 1.1 ur
54 1.12 tsutsui #define ASC_NPORTS 0x10
55 1.12 tsutsui #define ASC_ID_53CF94 0xa2 /* XXX should be in MI ncr53c9xreg.h? */
56 1.18 tsutsui #define ASC_ID_FAS216 0x12 /* XXX should be in MI ncr53c9xreg.h? */
57 1.1 ur
58 1.1 ur struct asc_softc {
59 1.12 tsutsui struct ncr53c9x_softc sc_ncr53c9x; /* glue to MI code */
60 1.1 ur
61 1.12 tsutsui bus_space_tag_t sc_iot; /* bus space tag */
62 1.12 tsutsui bus_space_handle_t sc_ioh; /* bus space handle */
63 1.12 tsutsui bus_space_handle_t sc_dmaioh; /* bus space handle for DMAC */
64 1.12 tsutsui
65 1.12 tsutsui bus_dma_tag_t sc_dmat; /* DMA tag */
66 1.12 tsutsui bus_dmamap_t sc_dmamap; /* DMA map for transfers */
67 1.12 tsutsui
68 1.12 tsutsui int sc_active; /* DMA state */
69 1.12 tsutsui int sc_datain; /* DMA Data Direction */
70 1.12 tsutsui size_t sc_dmasize; /* DMA size */
71 1.12 tsutsui char **sc_dmaaddr; /* DMA address */
72 1.12 tsutsui size_t *sc_dmalen; /* DMA length */
73 1.3 soda };
74 1.3 soda
75 1.1 ur /*
76 1.1 ur * Autoconfiguration data for config.
77 1.1 ur */
78 1.12 tsutsui int asc_match(struct device *, struct cfdata *, void *);
79 1.12 tsutsui void asc_attach(struct device *, struct device *, void *);
80 1.1 ur
81 1.8 thorpej CFATTACH_DECL(asc, sizeof(struct asc_softc),
82 1.12 tsutsui asc_match, asc_attach, NULL, NULL);
83 1.1 ur
84 1.16 tsutsui static void asc_minphys(struct buf *);
85 1.16 tsutsui
86 1.1 ur /*
87 1.12 tsutsui * Functions and the switch for the MI code.
88 1.1 ur */
89 1.12 tsutsui u_char asc_read_reg(struct ncr53c9x_softc *, int);
90 1.12 tsutsui void asc_write_reg(struct ncr53c9x_softc *, int, u_char);
91 1.12 tsutsui int asc_dma_isintr(struct ncr53c9x_softc *);
92 1.12 tsutsui void asc_dma_reset(struct ncr53c9x_softc *);
93 1.12 tsutsui int asc_dma_intr(struct ncr53c9x_softc *);
94 1.12 tsutsui int asc_dma_setup(struct ncr53c9x_softc *, caddr_t *, size_t *, int, size_t *);
95 1.12 tsutsui void asc_dma_go(struct ncr53c9x_softc *);
96 1.12 tsutsui void asc_dma_stop(struct ncr53c9x_softc *);
97 1.12 tsutsui int asc_dma_isactive(struct ncr53c9x_softc *);
98 1.12 tsutsui
99 1.12 tsutsui struct ncr53c9x_glue asc_glue = {
100 1.12 tsutsui asc_read_reg,
101 1.12 tsutsui asc_write_reg,
102 1.12 tsutsui asc_dma_isintr,
103 1.12 tsutsui asc_dma_reset,
104 1.12 tsutsui asc_dma_intr,
105 1.12 tsutsui asc_dma_setup,
106 1.12 tsutsui asc_dma_go,
107 1.12 tsutsui asc_dma_stop,
108 1.12 tsutsui asc_dma_isactive,
109 1.12 tsutsui NULL /* gl_clear_latched_intr */
110 1.12 tsutsui };
111 1.1 ur
112 1.1 ur /*
113 1.1 ur * Match driver based on name
114 1.1 ur */
115 1.1 ur int
116 1.15 tsutsui asc_match(struct device *parent, struct cfdata *match, void *aux)
117 1.1 ur {
118 1.1 ur struct jazzio_attach_args *ja = aux;
119 1.1 ur
120 1.9 tsutsui if (strcmp(ja->ja_name, "ESP216") != 0)
121 1.12 tsutsui return 0;
122 1.12 tsutsui return 1;
123 1.1 ur }
124 1.1 ur
125 1.1 ur void
126 1.15 tsutsui asc_attach(struct device *parent, struct device *self, void *aux)
127 1.1 ur {
128 1.1 ur struct jazzio_attach_args *ja = aux;
129 1.12 tsutsui struct asc_softc *asc = (void *)self;
130 1.12 tsutsui struct ncr53c9x_softc *sc = &asc->sc_ncr53c9x;
131 1.12 tsutsui bus_space_tag_t iot;
132 1.18 tsutsui uint8_t asc_id;
133 1.1 ur
134 1.12 tsutsui #if 0
135 1.12 tsutsui /* Need info from platform dependent config?? */
136 1.3 soda if (asc_conf == NULL)
137 1.3 soda panic("asc_conf isn't initialized");
138 1.12 tsutsui #endif
139 1.3 soda
140 1.12 tsutsui sc->sc_glue = &asc_glue;
141 1.1 ur
142 1.12 tsutsui asc->sc_iot = iot = ja->ja_bust;
143 1.12 tsutsui asc->sc_dmat = ja->ja_dmat;
144 1.3 soda
145 1.12 tsutsui if (bus_space_map(iot, ja->ja_addr, ASC_NPORTS, 0, &asc->sc_ioh)) {
146 1.12 tsutsui printf(": unable to map I/O space\n");
147 1.12 tsutsui return;
148 1.12 tsutsui }
149 1.1 ur
150 1.12 tsutsui if (bus_space_map(iot, R4030_SYS_DMA0_REGS, R4030_DMA_RANGE,
151 1.12 tsutsui 0, &asc->sc_dmaioh)) {
152 1.12 tsutsui printf(": unable to map DMA I/O space\n");
153 1.12 tsutsui goto out1;
154 1.12 tsutsui }
155 1.1 ur
156 1.12 tsutsui if (bus_dmamap_create(asc->sc_dmat, MAXPHYS, 1, MAXPHYS, 0,
157 1.12 tsutsui BUS_DMA_ALLOCNOW|BUS_DMA_NOWAIT, &asc->sc_dmamap)) {
158 1.12 tsutsui printf(": unable to create DMA map\n");
159 1.12 tsutsui goto out2;
160 1.12 tsutsui }
161 1.1 ur
162 1.1 ur /*
163 1.12 tsutsui * XXX More of this should be in ncr53c9x_attach(), but
164 1.12 tsutsui * XXX should we really poke around the chip that much in
165 1.12 tsutsui * XXX the MI code? Think about this more...
166 1.1 ur */
167 1.1 ur
168 1.12 tsutsui /*
169 1.12 tsutsui * Set up static configuration info.
170 1.12 tsutsui */
171 1.12 tsutsui sc->sc_id = 7; /* XXX should be taken from ARC BIOS */
172 1.12 tsutsui sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
173 1.1 ur
174 1.1 ur /* identify 53CF9x-2 or not */
175 1.12 tsutsui asc_write_reg(sc, NCR_CMD, NCRCMD_RSTCHIP);
176 1.12 tsutsui DELAY(25);
177 1.12 tsutsui asc_write_reg(sc, NCR_CMD, NCRCMD_DMA | NCRCMD_NOP);
178 1.12 tsutsui DELAY(25);
179 1.12 tsutsui asc_write_reg(sc, NCR_CFG2, NCRCFG2_FE);
180 1.12 tsutsui DELAY(25);
181 1.12 tsutsui asc_write_reg(sc, NCR_CMD, NCRCMD_DMA | NCRCMD_NOP);
182 1.12 tsutsui DELAY(25);
183 1.18 tsutsui asc_id = asc_read_reg(sc, NCR_TCH);
184 1.18 tsutsui if (asc_id == ASC_ID_53CF94 || asc_id == ASC_ID_FAS216) {
185 1.12 tsutsui /* XXX should be have NCR_VARIANT_NCR53CF94? */
186 1.12 tsutsui sc->sc_rev = NCR_VARIANT_NCR53C94;
187 1.12 tsutsui sc->sc_cfg2 = NCRCFG2_SCSI2 | NCRCFG2_FE;
188 1.12 tsutsui sc->sc_cfg3 = NCRF9XCFG3_IDM | NCRF9XCFG3_FCLK;
189 1.12 tsutsui sc->sc_features = NCR_F_FASTSCSI;
190 1.12 tsutsui sc->sc_cfg3_fscsi = NCRF9XCFG3_FSCSI;
191 1.12 tsutsui sc->sc_freq = 40; /* MHz */
192 1.12 tsutsui sc->sc_maxxfer = 16 * 1024 * 1024;
193 1.12 tsutsui } else {
194 1.12 tsutsui sc->sc_rev = NCR_VARIANT_NCR53C94;
195 1.12 tsutsui sc->sc_freq = 25; /* MHz */
196 1.12 tsutsui sc->sc_maxxfer = 64 * 1024;
197 1.12 tsutsui }
198 1.1 ur
199 1.1 ur /*
200 1.12 tsutsui * XXX minsync and maxxfer _should_ be set up in MI code,
201 1.12 tsutsui * XXX but it appears to have some dependency on what sort
202 1.12 tsutsui * XXX of DMA we're hooked up to, etc.
203 1.1 ur */
204 1.1 ur
205 1.1 ur /*
206 1.12 tsutsui * This is the value used to start sync negotiations
207 1.12 tsutsui * Note that the NCR register "SYNCTP" is programmed
208 1.12 tsutsui * in "clocks per byte", and has a minimum value of 4.
209 1.12 tsutsui * The SCSI period used in negotiation is one-fourth
210 1.12 tsutsui * of the time (in nanoseconds) needed to transfer one byte.
211 1.12 tsutsui * Since the chip's clock is given in MHz, we have the following
212 1.12 tsutsui * formula: 4 * period = (1000 / freq) * 4
213 1.1 ur */
214 1.12 tsutsui sc->sc_minsync = 1000 / sc->sc_freq;
215 1.12 tsutsui
216 1.12 tsutsui /* establish interrupt */
217 1.12 tsutsui jazzio_intr_establish(ja->ja_intr, ncr53c9x_intr, asc);
218 1.12 tsutsui
219 1.12 tsutsui /* Do the common parts of attachment. */
220 1.16 tsutsui sc->sc_adapter.adapt_minphys = asc_minphys;
221 1.12 tsutsui sc->sc_adapter.adapt_request = ncr53c9x_scsipi_request;
222 1.12 tsutsui ncr53c9x_attach(sc);
223 1.1 ur
224 1.16 tsutsui #if 0
225 1.12 tsutsui /* Turn on target selection using the `DMA' method */
226 1.12 tsutsui sc->sc_features |= NCR_F_DMASELECT;
227 1.16 tsutsui #endif
228 1.12 tsutsui return;
229 1.1 ur
230 1.12 tsutsui out2:
231 1.12 tsutsui bus_space_unmap(iot, asc->sc_dmaioh, R4030_DMA_RANGE);
232 1.12 tsutsui out1:
233 1.12 tsutsui bus_space_unmap(iot, asc->sc_ioh, ASC_NPORTS);
234 1.1 ur }
235 1.1 ur
236 1.16 tsutsui
237 1.16 tsutsui static void
238 1.16 tsutsui asc_minphys(struct buf *bp)
239 1.16 tsutsui {
240 1.16 tsutsui
241 1.16 tsutsui #define ASC_MAX_XFER (32 * 1024) /* XXX can't xfer 64kbytes? */
242 1.16 tsutsui
243 1.16 tsutsui if (bp->b_bcount > ASC_MAX_XFER)
244 1.16 tsutsui bp->b_bcount = ASC_MAX_XFER;
245 1.16 tsutsui minphys(bp);
246 1.16 tsutsui }
247 1.16 tsutsui
248 1.1 ur /*
249 1.12 tsutsui * Glue functions.
250 1.1 ur */
251 1.12 tsutsui
252 1.12 tsutsui u_char
253 1.15 tsutsui asc_read_reg(struct ncr53c9x_softc *sc, int reg)
254 1.2 bouyer {
255 1.12 tsutsui struct asc_softc *asc = (struct asc_softc *)sc;
256 1.1 ur
257 1.12 tsutsui return bus_space_read_1(asc->sc_iot, asc->sc_ioh, reg);
258 1.1 ur }
259 1.1 ur
260 1.2 bouyer void
261 1.15 tsutsui asc_write_reg(struct ncr53c9x_softc *sc, int reg, u_char val)
262 1.1 ur {
263 1.12 tsutsui struct asc_softc *asc = (struct asc_softc *)sc;
264 1.1 ur
265 1.12 tsutsui bus_space_write_1(asc->sc_iot, asc->sc_ioh, reg, val);
266 1.1 ur }
267 1.1 ur
268 1.12 tsutsui int
269 1.15 tsutsui asc_dma_isintr(struct ncr53c9x_softc *sc)
270 1.1 ur {
271 1.1 ur
272 1.12 tsutsui return asc_read_reg(sc, NCR_STAT) & NCRSTAT_INT;
273 1.1 ur }
274 1.1 ur
275 1.12 tsutsui void
276 1.15 tsutsui asc_dma_reset(struct ncr53c9x_softc *sc)
277 1.1 ur {
278 1.12 tsutsui struct asc_softc *asc = (struct asc_softc *)sc;
279 1.1 ur
280 1.12 tsutsui /* halt DMA */
281 1.12 tsutsui bus_space_write_4(asc->sc_iot, asc->sc_dmaioh, R4030_DMA_ENAB, 0);
282 1.12 tsutsui bus_space_write_4(asc->sc_iot, asc->sc_dmaioh, R4030_DMA_MODE, 0);
283 1.1 ur }
284 1.1 ur
285 1.1 ur int
286 1.15 tsutsui asc_dma_intr(struct ncr53c9x_softc *sc)
287 1.1 ur {
288 1.12 tsutsui struct asc_softc *asc = (struct asc_softc *)sc;
289 1.12 tsutsui int datain, resid, trans;
290 1.1 ur
291 1.12 tsutsui datain = asc->sc_datain;
292 1.1 ur
293 1.12 tsutsui #ifdef DIAGNOSTIC
294 1.12 tsutsui /* This is an "assertion" :) */
295 1.12 tsutsui if (asc->sc_active == 0)
296 1.12 tsutsui panic("asc_dma_intr: DMA wasn't active");
297 1.1 ur #endif
298 1.1 ur
299 1.12 tsutsui /* DMA has stopped */
300 1.1 ur
301 1.12 tsutsui asc->sc_active = 0;
302 1.1 ur
303 1.12 tsutsui if (asc->sc_dmasize == 0) {
304 1.12 tsutsui /* A "Transfer Pad" operation complete */
305 1.12 tsutsui NCR_DMA(("dmaintr: discarded %d bytes (tcl=%d, tcm=%d)\n",
306 1.12 tsutsui NCR_READ_REG(sc, NCR_TCL) |
307 1.12 tsutsui (NCR_READ_REG(sc, NCR_TCM) << 8),
308 1.12 tsutsui NCR_READ_REG(sc, NCR_TCL),
309 1.12 tsutsui NCR_READ_REG(sc, NCR_TCM)));
310 1.1 ur
311 1.12 tsutsui return 0;
312 1.1 ur }
313 1.1 ur
314 1.12 tsutsui resid = 0;
315 1.1 ur
316 1.1 ur /*
317 1.12 tsutsui * If a transfer onto the SCSI bus gets interrupted by the device
318 1.12 tsutsui * (e.g. for a SAVEPOINTER message), the data in the FIFO counts
319 1.12 tsutsui * as residual since the ESP counter registers get decremented as
320 1.12 tsutsui * bytes are clocked into the FIFO.
321 1.1 ur */
322 1.12 tsutsui if (!datain &&
323 1.12 tsutsui (resid = (asc_read_reg(sc, NCR_FFLAG) & NCRFIFO_FF)) != 0) {
324 1.12 tsutsui NCR_DMA(("asc_dma_intr: empty asc FIFO of %d ", resid));
325 1.1 ur }
326 1.1 ur
327 1.12 tsutsui if ((sc->sc_espstat & NCRSTAT_TC) == 0) {
328 1.12 tsutsui /*
329 1.12 tsutsui * `Terminal count' is off, so read the residue
330 1.12 tsutsui * out of the ASC counter registers.
331 1.12 tsutsui */
332 1.12 tsutsui resid += (NCR_READ_REG(sc, NCR_TCL) |
333 1.12 tsutsui (NCR_READ_REG(sc, NCR_TCM) << 8) |
334 1.12 tsutsui ((sc->sc_cfg2 & NCRCFG2_FE)
335 1.12 tsutsui ? (NCR_READ_REG(sc, NCR_TCH) << 16) : 0));
336 1.12 tsutsui
337 1.12 tsutsui if (resid == 0 && asc->sc_dmasize == 65536 &&
338 1.12 tsutsui (sc->sc_cfg2 & NCRCFG2_FE) == 0)
339 1.12 tsutsui /* A transfer of 64K is encoded as `TCL=TCM=0' */
340 1.12 tsutsui resid = 65536;
341 1.12 tsutsui }
342 1.12 tsutsui
343 1.12 tsutsui /* halt DMA */
344 1.12 tsutsui bus_space_write_4(asc->sc_iot, asc->sc_dmaioh, R4030_DMA_COUNT, 0);
345 1.12 tsutsui bus_space_write_4(asc->sc_iot, asc->sc_dmaioh, R4030_DMA_ENAB, 0);
346 1.12 tsutsui bus_space_write_4(asc->sc_iot, asc->sc_dmaioh, R4030_DMA_MODE, 0);
347 1.12 tsutsui
348 1.12 tsutsui bus_dmamap_sync(asc->sc_dmat, asc->sc_dmamap,
349 1.12 tsutsui 0, asc->sc_dmamap->dm_mapsize,
350 1.12 tsutsui datain ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
351 1.12 tsutsui bus_dmamap_unload(asc->sc_dmat, asc->sc_dmamap);
352 1.1 ur
353 1.12 tsutsui trans = asc->sc_dmasize - resid;
354 1.1 ur
355 1.12 tsutsui if (trans < 0) { /* transfered < 0 ? */
356 1.12 tsutsui #if 0
357 1.1 ur /*
358 1.12 tsutsui * This situation can happen in perfectly normal operation
359 1.12 tsutsui * if the ESP is reselected while using DMA to select
360 1.12 tsutsui * another target. As such, don't print the warning.
361 1.1 ur */
362 1.12 tsutsui printf("%s: xfer (%d) > req (%d)\n",
363 1.12 tsutsui sc->sc_dev.dv_xname, trans, asc->sc_dmasize);
364 1.1 ur #endif
365 1.12 tsutsui trans = asc->sc_dmasize;
366 1.1 ur }
367 1.12 tsutsui NCR_DMA(("dmaintr: tcl=%d, tcm=%d, tch=%d; trans=%d, resid=%d\n",
368 1.12 tsutsui NCR_READ_REG(sc, NCR_TCL),
369 1.12 tsutsui NCR_READ_REG(sc, NCR_TCM),
370 1.12 tsutsui (sc->sc_cfg2 & NCRCFG2_FE) ? NCR_READ_REG(sc, NCR_TCH) : 0,
371 1.12 tsutsui trans, resid));
372 1.1 ur
373 1.12 tsutsui *asc->sc_dmalen -= trans;
374 1.12 tsutsui *asc->sc_dmaaddr += trans;
375 1.1 ur
376 1.12 tsutsui return 0;
377 1.1 ur }
378 1.1 ur
379 1.12 tsutsui int
380 1.15 tsutsui asc_dma_setup(struct ncr53c9x_softc *sc, caddr_t *addr, size_t *len,
381 1.15 tsutsui int datain, size_t *dmasize)
382 1.12 tsutsui {
383 1.12 tsutsui struct asc_softc *asc = (struct asc_softc *)sc;
384 1.12 tsutsui
385 1.12 tsutsui /* halt DMA */
386 1.12 tsutsui bus_space_write_4(asc->sc_iot, asc->sc_dmaioh, R4030_DMA_ENAB, 0);
387 1.12 tsutsui bus_space_write_4(asc->sc_iot, asc->sc_dmaioh, R4030_DMA_MODE, 0);
388 1.12 tsutsui
389 1.12 tsutsui asc->sc_dmaaddr = addr;
390 1.12 tsutsui asc->sc_dmalen = len;
391 1.12 tsutsui asc->sc_dmasize = *dmasize;
392 1.12 tsutsui asc->sc_datain = datain;
393 1.12 tsutsui
394 1.12 tsutsui /*
395 1.12 tsutsui * No need to set up DMA in `Transfer Pad' operation.
396 1.12 tsutsui */
397 1.12 tsutsui if (*dmasize == 0)
398 1.12 tsutsui return 0;
399 1.12 tsutsui
400 1.12 tsutsui bus_dmamap_load(asc->sc_dmat, asc->sc_dmamap, *addr, *len, NULL,
401 1.12 tsutsui ((sc->sc_nexus->xs->xs_control & XS_CTL_NOSLEEP) ?
402 1.12 tsutsui BUS_DMA_NOWAIT : BUS_DMA_WAITOK) | BUS_DMA_STREAMING |
403 1.12 tsutsui (datain ? BUS_DMA_READ : BUS_DMA_WRITE));
404 1.12 tsutsui bus_dmamap_sync(asc->sc_dmat, asc->sc_dmamap,
405 1.12 tsutsui 0, asc->sc_dmamap->dm_mapsize,
406 1.12 tsutsui datain ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
407 1.1 ur
408 1.12 tsutsui /* load transfer parameters */
409 1.12 tsutsui bus_space_write_4(asc->sc_iot, asc->sc_dmaioh,
410 1.12 tsutsui R4030_DMA_ADDR, asc->sc_dmamap->dm_segs[0].ds_addr);
411 1.12 tsutsui bus_space_write_4(asc->sc_iot, asc->sc_dmaioh,
412 1.12 tsutsui R4030_DMA_COUNT, asc->sc_dmamap->dm_segs[0].ds_len);
413 1.12 tsutsui bus_space_write_4(asc->sc_iot, asc->sc_dmaioh,
414 1.12 tsutsui R4030_DMA_MODE, R4030_DMA_MODE_160NS | R4030_DMA_MODE_16);
415 1.12 tsutsui
416 1.12 tsutsui /* start DMA */
417 1.12 tsutsui bus_space_write_4(asc->sc_iot, asc->sc_dmaioh,
418 1.12 tsutsui R4030_DMA_ENAB, R4030_DMA_ENAB_RUN |
419 1.12 tsutsui (asc->sc_datain ? R4030_DMA_ENAB_READ : R4030_DMA_ENAB_WRITE));
420 1.1 ur
421 1.16 tsutsui return 0;
422 1.16 tsutsui }
423 1.16 tsutsui
424 1.16 tsutsui void
425 1.16 tsutsui asc_dma_go(struct ncr53c9x_softc *sc)
426 1.16 tsutsui {
427 1.16 tsutsui struct asc_softc *asc = (struct asc_softc *)sc;
428 1.16 tsutsui
429 1.16 tsutsui /* No DMA transfer in Transfer Pad operation */
430 1.16 tsutsui if (asc->sc_dmasize == 0)
431 1.16 tsutsui return;
432 1.16 tsutsui
433 1.12 tsutsui asc->sc_active = 1;
434 1.1 ur }
435 1.1 ur
436 1.12 tsutsui void
437 1.15 tsutsui asc_dma_stop(struct ncr53c9x_softc *sc)
438 1.1 ur {
439 1.12 tsutsui struct asc_softc *asc = (struct asc_softc *)sc;
440 1.1 ur
441 1.12 tsutsui /* halt DMA */
442 1.12 tsutsui bus_space_write_4(asc->sc_iot, asc->sc_dmaioh, R4030_DMA_ENAB, 0);
443 1.12 tsutsui bus_space_write_4(asc->sc_iot, asc->sc_dmaioh, R4030_DMA_MODE, 0);
444 1.1 ur
445 1.14 tsutsui bus_dmamap_unload(asc->sc_dmat, asc->sc_dmamap);
446 1.14 tsutsui
447 1.12 tsutsui asc->sc_active = 0;
448 1.1 ur }
449 1.1 ur
450 1.12 tsutsui int
451 1.15 tsutsui asc_dma_isactive(struct ncr53c9x_softc *sc)
452 1.1 ur {
453 1.12 tsutsui struct asc_softc *asc = (struct asc_softc *)sc;
454 1.1 ur
455 1.12 tsutsui return asc->sc_active;
456 1.1 ur }
457