Home | History | Annotate | Line # | Download | only in jazz
asc.c revision 1.24.2.1
      1  1.24.2.1     yamt /*	$NetBSD: asc.c,v 1.24.2.1 2012/10/30 17:18:54 yamt Exp $	*/
      2      1.12  tsutsui 
      3      1.23  tsutsui /*-
      4      1.23  tsutsui  * Copyright (c) 2003 Izumi Tsutsui.  All rights reserved.
      5       1.1       ur  *
      6       1.1       ur  * Redistribution and use in source and binary forms, with or without
      7       1.1       ur  * modification, are permitted provided that the following conditions
      8       1.1       ur  * are met:
      9       1.1       ur  * 1. Redistributions of source code must retain the above copyright
     10       1.1       ur  *    notice, this list of conditions and the following disclaimer.
     11       1.1       ur  * 2. Redistributions in binary form must reproduce the above copyright
     12       1.1       ur  *    notice, this list of conditions and the following disclaimer in the
     13       1.1       ur  *    documentation and/or other materials provided with the distribution.
     14       1.1       ur  *
     15      1.12  tsutsui  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     16      1.12  tsutsui  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     17      1.12  tsutsui  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     18      1.12  tsutsui  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     19      1.12  tsutsui  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     20      1.12  tsutsui  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     21      1.12  tsutsui  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     22      1.12  tsutsui  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     23      1.12  tsutsui  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     24      1.12  tsutsui  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     25       1.1       ur  */
     26      1.13    lukem 
     27      1.13    lukem #include <sys/cdefs.h>
     28  1.24.2.1     yamt __KERNEL_RCSID(0, "$NetBSD: asc.c,v 1.24.2.1 2012/10/30 17:18:54 yamt Exp $");
     29       1.1       ur 
     30       1.1       ur #include <sys/param.h>
     31       1.1       ur #include <sys/systm.h>
     32      1.12  tsutsui #include <sys/device.h>
     33       1.1       ur #include <sys/buf.h>
     34      1.12  tsutsui 
     35      1.12  tsutsui #include <machine/autoconf.h>
     36      1.24   dyoung #include <sys/bus.h>
     37      1.12  tsutsui 
     38       1.1       ur #include <uvm/uvm_extern.h>
     39       1.1       ur 
     40      1.12  tsutsui #include <dev/scsipi/scsipi_all.h>
     41       1.1       ur #include <dev/scsipi/scsi_all.h>
     42       1.1       ur #include <dev/scsipi/scsiconf.h>
     43       1.1       ur 
     44       1.1       ur #include <arc/jazz/jazziovar.h>
     45       1.1       ur #include <arc/jazz/dma.h>
     46       1.1       ur #include <arc/jazz/pica.h>
     47       1.1       ur 
     48      1.12  tsutsui #include <dev/ic/ncr53c9xreg.h>
     49      1.12  tsutsui #include <dev/ic/ncr53c9xvar.h>
     50       1.1       ur 
     51      1.12  tsutsui #define ASC_NPORTS	0x10
     52      1.12  tsutsui #define ASC_ID_53CF94	0xa2	/* XXX should be in MI ncr53c9xreg.h? */
     53      1.18  tsutsui #define ASC_ID_FAS216	0x12	/* XXX should be in MI ncr53c9xreg.h? */
     54       1.1       ur 
     55       1.1       ur struct asc_softc {
     56      1.12  tsutsui 	struct ncr53c9x_softc sc_ncr53c9x;	/* glue to MI code */
     57       1.1       ur 
     58      1.12  tsutsui 	bus_space_tag_t sc_iot;		/* bus space tag */
     59      1.12  tsutsui 	bus_space_handle_t sc_ioh;	/* bus space handle */
     60      1.12  tsutsui 	bus_space_handle_t sc_dmaioh;	/* bus space handle for DMAC */
     61      1.12  tsutsui 
     62      1.12  tsutsui 	bus_dma_tag_t sc_dmat;		/* DMA tag */
     63      1.12  tsutsui 	bus_dmamap_t sc_dmamap;		/* DMA map for transfers */
     64      1.12  tsutsui 
     65      1.12  tsutsui 	int     sc_active;              /* DMA state */
     66      1.12  tsutsui 	int     sc_datain;              /* DMA Data Direction */
     67      1.12  tsutsui 	size_t  sc_dmasize;             /* DMA size */
     68      1.22  tsutsui 	uint8_t **sc_dmaaddr;           /* DMA address */
     69      1.12  tsutsui 	size_t  *sc_dmalen;             /* DMA length */
     70       1.3     soda };
     71       1.3     soda 
     72       1.1       ur /*
     73       1.1       ur  * Autoconfiguration data for config.
     74       1.1       ur  */
     75      1.22  tsutsui int asc_match(device_t, cfdata_t, void *);
     76      1.22  tsutsui void asc_attach(device_t, device_t, void *);
     77       1.1       ur 
     78      1.22  tsutsui CFATTACH_DECL_NEW(asc, sizeof(struct asc_softc),
     79      1.12  tsutsui     asc_match, asc_attach, NULL, NULL);
     80       1.1       ur 
     81      1.16  tsutsui static void asc_minphys(struct buf *);
     82      1.16  tsutsui 
     83       1.1       ur /*
     84      1.12  tsutsui  *  Functions and the switch for the MI code.
     85       1.1       ur  */
     86      1.22  tsutsui uint8_t asc_read_reg(struct ncr53c9x_softc *, int);
     87      1.22  tsutsui void asc_write_reg(struct ncr53c9x_softc *, int, uint8_t);
     88      1.12  tsutsui int asc_dma_isintr(struct ncr53c9x_softc *);
     89      1.12  tsutsui void asc_dma_reset(struct ncr53c9x_softc *);
     90      1.12  tsutsui int asc_dma_intr(struct ncr53c9x_softc *);
     91      1.22  tsutsui int asc_dma_setup(struct ncr53c9x_softc *, uint8_t **, size_t *, int, size_t *);
     92      1.12  tsutsui void asc_dma_go(struct ncr53c9x_softc *);
     93      1.12  tsutsui void asc_dma_stop(struct ncr53c9x_softc *);
     94      1.12  tsutsui int asc_dma_isactive(struct ncr53c9x_softc *);
     95      1.12  tsutsui 
     96      1.12  tsutsui struct ncr53c9x_glue asc_glue = {
     97      1.12  tsutsui 	asc_read_reg,
     98      1.12  tsutsui 	asc_write_reg,
     99      1.12  tsutsui 	asc_dma_isintr,
    100      1.12  tsutsui 	asc_dma_reset,
    101      1.12  tsutsui 	asc_dma_intr,
    102      1.12  tsutsui 	asc_dma_setup,
    103      1.12  tsutsui 	asc_dma_go,
    104      1.12  tsutsui 	asc_dma_stop,
    105      1.12  tsutsui 	asc_dma_isactive,
    106      1.12  tsutsui 	NULL			/* gl_clear_latched_intr */
    107      1.12  tsutsui };
    108       1.1       ur 
    109       1.1       ur /*
    110       1.1       ur  * Match driver based on name
    111       1.1       ur  */
    112       1.1       ur int
    113      1.22  tsutsui asc_match(device_t parent, cfdata_t cf, void *aux)
    114       1.1       ur {
    115       1.1       ur 	struct jazzio_attach_args *ja = aux;
    116       1.1       ur 
    117       1.9  tsutsui 	if (strcmp(ja->ja_name, "ESP216") != 0)
    118      1.12  tsutsui 		return 0;
    119      1.12  tsutsui 	return 1;
    120       1.1       ur }
    121       1.1       ur 
    122       1.1       ur void
    123      1.22  tsutsui asc_attach(device_t parent, device_t self, void *aux)
    124       1.1       ur {
    125      1.22  tsutsui 	struct asc_softc *asc = device_private(self);
    126      1.22  tsutsui 	struct ncr53c9x_softc *sc = &asc->sc_ncr53c9x;
    127       1.1       ur 	struct jazzio_attach_args *ja = aux;
    128      1.12  tsutsui 	bus_space_tag_t iot;
    129      1.18  tsutsui 	uint8_t asc_id;
    130       1.1       ur 
    131      1.12  tsutsui #if 0
    132      1.12  tsutsui 	/* Need info from platform dependent config?? */
    133       1.3     soda 	if (asc_conf == NULL)
    134       1.3     soda 		panic("asc_conf isn't initialized");
    135      1.12  tsutsui #endif
    136       1.3     soda 
    137      1.22  tsutsui 	sc->sc_dev = self;
    138      1.12  tsutsui 	sc->sc_glue = &asc_glue;
    139       1.1       ur 
    140      1.12  tsutsui 	asc->sc_iot = iot = ja->ja_bust;
    141      1.12  tsutsui 	asc->sc_dmat = ja->ja_dmat;
    142       1.3     soda 
    143      1.12  tsutsui 	if (bus_space_map(iot, ja->ja_addr, ASC_NPORTS, 0, &asc->sc_ioh)) {
    144      1.22  tsutsui 		aprint_error(": unable to map I/O space\n");
    145      1.12  tsutsui 		return;
    146      1.12  tsutsui 	}
    147       1.1       ur 
    148      1.12  tsutsui 	if (bus_space_map(iot, R4030_SYS_DMA0_REGS, R4030_DMA_RANGE,
    149      1.12  tsutsui 	    0, &asc->sc_dmaioh)) {
    150      1.22  tsutsui 		aprint_error(": unable to map DMA I/O space\n");
    151      1.12  tsutsui 		goto out1;
    152      1.12  tsutsui 	}
    153       1.1       ur 
    154      1.12  tsutsui 	if (bus_dmamap_create(asc->sc_dmat, MAXPHYS, 1, MAXPHYS, 0,
    155      1.22  tsutsui 	    BUS_DMA_ALLOCNOW | BUS_DMA_NOWAIT, &asc->sc_dmamap)) {
    156      1.22  tsutsui 		aprint_error(": unable to create DMA map\n");
    157      1.12  tsutsui 		goto out2;
    158      1.12  tsutsui 	}
    159       1.1       ur 
    160       1.1       ur 	/*
    161      1.12  tsutsui 	 * XXX More of this should be in ncr53c9x_attach(), but
    162      1.12  tsutsui 	 * XXX should we really poke around the chip that much in
    163      1.12  tsutsui 	 * XXX the MI code?  Think about this more...
    164       1.1       ur 	 */
    165       1.1       ur 
    166      1.12  tsutsui 	/*
    167      1.12  tsutsui 	 * Set up static configuration info.
    168      1.12  tsutsui 	 */
    169      1.12  tsutsui 	sc->sc_id = 7; /* XXX should be taken from ARC BIOS */
    170      1.12  tsutsui 	sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
    171       1.1       ur 
    172       1.1       ur 	/* identify 53CF9x-2 or not */
    173      1.12  tsutsui 	asc_write_reg(sc, NCR_CMD, NCRCMD_RSTCHIP);
    174      1.12  tsutsui 	DELAY(25);
    175      1.12  tsutsui 	asc_write_reg(sc, NCR_CMD, NCRCMD_DMA | NCRCMD_NOP);
    176      1.12  tsutsui 	DELAY(25);
    177      1.12  tsutsui 	asc_write_reg(sc, NCR_CFG2, NCRCFG2_FE);
    178      1.12  tsutsui 	DELAY(25);
    179      1.12  tsutsui 	asc_write_reg(sc, NCR_CMD, NCRCMD_DMA | NCRCMD_NOP);
    180      1.12  tsutsui 	DELAY(25);
    181      1.18  tsutsui 	asc_id = asc_read_reg(sc, NCR_TCH);
    182      1.18  tsutsui 	if (asc_id == ASC_ID_53CF94 || asc_id == ASC_ID_FAS216) {
    183      1.12  tsutsui 		/* XXX should be have NCR_VARIANT_NCR53CF94? */
    184      1.12  tsutsui 		sc->sc_rev = NCR_VARIANT_NCR53C94;
    185      1.12  tsutsui 		sc->sc_cfg2 = NCRCFG2_SCSI2 | NCRCFG2_FE;
    186      1.12  tsutsui 		sc->sc_cfg3 = NCRF9XCFG3_IDM | NCRF9XCFG3_FCLK;
    187      1.12  tsutsui 		sc->sc_features = NCR_F_FASTSCSI;
    188      1.12  tsutsui 		sc->sc_cfg3_fscsi = NCRF9XCFG3_FSCSI;
    189      1.12  tsutsui 		sc->sc_freq = 40; /* MHz */
    190      1.12  tsutsui 		sc->sc_maxxfer = 16 * 1024 * 1024;
    191      1.12  tsutsui 	} else {
    192      1.12  tsutsui 		sc->sc_rev = NCR_VARIANT_NCR53C94;
    193      1.12  tsutsui 		sc->sc_freq = 25; /* MHz */
    194      1.12  tsutsui 		sc->sc_maxxfer = 64 * 1024;
    195      1.12  tsutsui 	}
    196       1.1       ur 
    197       1.1       ur 	/*
    198      1.12  tsutsui 	 * XXX minsync and maxxfer _should_ be set up in MI code,
    199      1.12  tsutsui 	 * XXX but it appears to have some dependency on what sort
    200      1.12  tsutsui 	 * XXX of DMA we're hooked up to, etc.
    201       1.1       ur 	 */
    202       1.1       ur 
    203       1.1       ur 	/*
    204      1.12  tsutsui 	 * This is the value used to start sync negotiations
    205      1.12  tsutsui 	 * Note that the NCR register "SYNCTP" is programmed
    206      1.12  tsutsui 	 * in "clocks per byte", and has a minimum value of 4.
    207      1.12  tsutsui 	 * The SCSI period used in negotiation is one-fourth
    208      1.12  tsutsui 	 * of the time (in nanoseconds) needed to transfer one byte.
    209      1.12  tsutsui 	 * Since the chip's clock is given in MHz, we have the following
    210      1.12  tsutsui 	 * formula: 4 * period = (1000 / freq) * 4
    211       1.1       ur 	 */
    212      1.12  tsutsui 	sc->sc_minsync = 1000 / sc->sc_freq;
    213      1.12  tsutsui 
    214      1.12  tsutsui 	/* establish interrupt */
    215      1.12  tsutsui 	jazzio_intr_establish(ja->ja_intr, ncr53c9x_intr, asc);
    216      1.12  tsutsui 
    217      1.12  tsutsui 	/* Do the common parts of attachment. */
    218      1.16  tsutsui 	sc->sc_adapter.adapt_minphys = asc_minphys;
    219      1.12  tsutsui 	sc->sc_adapter.adapt_request = ncr53c9x_scsipi_request;
    220      1.12  tsutsui 	ncr53c9x_attach(sc);
    221       1.1       ur 
    222      1.16  tsutsui #if 0
    223      1.12  tsutsui 	/* Turn on target selection using the `DMA' method */
    224      1.12  tsutsui 	sc->sc_features |= NCR_F_DMASELECT;
    225      1.16  tsutsui #endif
    226      1.12  tsutsui 	return;
    227       1.1       ur 
    228      1.12  tsutsui  out2:
    229      1.12  tsutsui 	bus_space_unmap(iot, asc->sc_dmaioh, R4030_DMA_RANGE);
    230      1.12  tsutsui  out1:
    231      1.12  tsutsui 	bus_space_unmap(iot, asc->sc_ioh, ASC_NPORTS);
    232       1.1       ur }
    233       1.1       ur 
    234      1.16  tsutsui 
    235      1.16  tsutsui static void
    236      1.16  tsutsui asc_minphys(struct buf *bp)
    237      1.16  tsutsui {
    238      1.16  tsutsui 
    239      1.16  tsutsui #define ASC_MAX_XFER	(32 * 1024)	/* XXX can't xfer 64kbytes? */
    240      1.16  tsutsui 
    241      1.16  tsutsui 	if (bp->b_bcount > ASC_MAX_XFER)
    242      1.16  tsutsui 		bp->b_bcount = ASC_MAX_XFER;
    243      1.16  tsutsui 	minphys(bp);
    244      1.16  tsutsui }
    245      1.16  tsutsui 
    246       1.1       ur /*
    247      1.12  tsutsui  * Glue functions.
    248       1.1       ur  */
    249      1.12  tsutsui 
    250      1.22  tsutsui uint8_t
    251      1.15  tsutsui asc_read_reg(struct ncr53c9x_softc *sc, int reg)
    252       1.2   bouyer {
    253      1.12  tsutsui 	struct asc_softc *asc = (struct asc_softc *)sc;
    254       1.1       ur 
    255      1.12  tsutsui 	return bus_space_read_1(asc->sc_iot, asc->sc_ioh, reg);
    256       1.1       ur }
    257       1.1       ur 
    258       1.2   bouyer void
    259      1.22  tsutsui asc_write_reg(struct ncr53c9x_softc *sc, int reg, uint8_t val)
    260       1.1       ur {
    261      1.12  tsutsui 	struct asc_softc *asc = (struct asc_softc *)sc;
    262       1.1       ur 
    263      1.12  tsutsui 	bus_space_write_1(asc->sc_iot, asc->sc_ioh, reg, val);
    264       1.1       ur }
    265       1.1       ur 
    266      1.12  tsutsui int
    267      1.15  tsutsui asc_dma_isintr(struct ncr53c9x_softc *sc)
    268       1.1       ur {
    269       1.1       ur 
    270      1.12  tsutsui 	return asc_read_reg(sc, NCR_STAT) & NCRSTAT_INT;
    271       1.1       ur }
    272       1.1       ur 
    273      1.12  tsutsui void
    274      1.15  tsutsui asc_dma_reset(struct ncr53c9x_softc *sc)
    275       1.1       ur {
    276      1.12  tsutsui 	struct asc_softc *asc = (struct asc_softc *)sc;
    277       1.1       ur 
    278      1.12  tsutsui 	/* halt DMA */
    279      1.12  tsutsui 	bus_space_write_4(asc->sc_iot, asc->sc_dmaioh, R4030_DMA_ENAB, 0);
    280      1.12  tsutsui 	bus_space_write_4(asc->sc_iot, asc->sc_dmaioh, R4030_DMA_MODE, 0);
    281       1.1       ur }
    282       1.1       ur 
    283       1.1       ur int
    284      1.15  tsutsui asc_dma_intr(struct ncr53c9x_softc *sc)
    285       1.1       ur {
    286      1.12  tsutsui 	struct asc_softc *asc = (struct asc_softc *)sc;
    287      1.12  tsutsui 	int datain, resid, trans;
    288       1.1       ur 
    289      1.12  tsutsui 	datain = asc->sc_datain;
    290       1.1       ur 
    291      1.12  tsutsui #ifdef DIAGNOSTIC
    292      1.12  tsutsui 	/* This is an "assertion" :) */
    293      1.12  tsutsui 	if (asc->sc_active == 0)
    294      1.22  tsutsui 		panic("%s: DMA wasn't active", __func__);
    295       1.1       ur #endif
    296       1.1       ur 
    297      1.12  tsutsui 	/* DMA has stopped */
    298       1.1       ur 
    299      1.12  tsutsui 	asc->sc_active = 0;
    300       1.1       ur 
    301      1.12  tsutsui 	if (asc->sc_dmasize == 0) {
    302      1.12  tsutsui 		/* A "Transfer Pad" operation complete */
    303      1.12  tsutsui 		NCR_DMA(("dmaintr: discarded %d bytes (tcl=%d, tcm=%d)\n",
    304      1.12  tsutsui 		    NCR_READ_REG(sc, NCR_TCL) |
    305      1.12  tsutsui 		    (NCR_READ_REG(sc, NCR_TCM) << 8),
    306      1.12  tsutsui 		    NCR_READ_REG(sc, NCR_TCL),
    307      1.12  tsutsui 		    NCR_READ_REG(sc, NCR_TCM)));
    308       1.1       ur 
    309      1.12  tsutsui 		return 0;
    310       1.1       ur 	}
    311       1.1       ur 
    312      1.12  tsutsui 	resid = 0;
    313       1.1       ur 
    314       1.1       ur 	/*
    315      1.12  tsutsui 	 * If a transfer onto the SCSI bus gets interrupted by the device
    316      1.12  tsutsui 	 * (e.g. for a SAVEPOINTER message), the data in the FIFO counts
    317      1.12  tsutsui 	 * as residual since the ESP counter registers get decremented as
    318      1.12  tsutsui 	 * bytes are clocked into the FIFO.
    319       1.1       ur 	 */
    320      1.12  tsutsui 	if (!datain &&
    321      1.12  tsutsui 	    (resid = (asc_read_reg(sc, NCR_FFLAG) & NCRFIFO_FF)) != 0) {
    322      1.12  tsutsui 		NCR_DMA(("asc_dma_intr: empty asc FIFO of %d ", resid));
    323       1.1       ur 	}
    324       1.1       ur 
    325      1.12  tsutsui 	if ((sc->sc_espstat & NCRSTAT_TC) == 0) {
    326      1.12  tsutsui 		/*
    327      1.12  tsutsui 		 * `Terminal count' is off, so read the residue
    328      1.12  tsutsui 		 * out of the ASC counter registers.
    329      1.12  tsutsui 		 */
    330      1.12  tsutsui 		resid += (NCR_READ_REG(sc, NCR_TCL) |
    331      1.12  tsutsui 		    (NCR_READ_REG(sc, NCR_TCM) << 8) |
    332      1.12  tsutsui 		    ((sc->sc_cfg2 & NCRCFG2_FE)
    333      1.12  tsutsui 		    ? (NCR_READ_REG(sc, NCR_TCH) << 16) : 0));
    334      1.12  tsutsui 
    335      1.12  tsutsui 		if (resid == 0 && asc->sc_dmasize == 65536 &&
    336      1.12  tsutsui 		    (sc->sc_cfg2 & NCRCFG2_FE) == 0)
    337      1.12  tsutsui 			/* A transfer of 64K is encoded as `TCL=TCM=0' */
    338      1.12  tsutsui 			resid = 65536;
    339      1.12  tsutsui 	}
    340      1.12  tsutsui 
    341      1.12  tsutsui 	/* halt DMA */
    342      1.12  tsutsui 	bus_space_write_4(asc->sc_iot, asc->sc_dmaioh, R4030_DMA_COUNT, 0);
    343      1.12  tsutsui 	bus_space_write_4(asc->sc_iot, asc->sc_dmaioh, R4030_DMA_ENAB, 0);
    344      1.12  tsutsui 	bus_space_write_4(asc->sc_iot, asc->sc_dmaioh, R4030_DMA_MODE, 0);
    345      1.12  tsutsui 
    346      1.12  tsutsui 	bus_dmamap_sync(asc->sc_dmat, asc->sc_dmamap,
    347      1.12  tsutsui 	    0, asc->sc_dmamap->dm_mapsize,
    348      1.12  tsutsui 	    datain ? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
    349      1.12  tsutsui 	bus_dmamap_unload(asc->sc_dmat, asc->sc_dmamap);
    350       1.1       ur 
    351      1.12  tsutsui 	trans = asc->sc_dmasize - resid;
    352       1.1       ur 
    353      1.12  tsutsui 	if (trans < 0) {		/* transfered < 0 ? */
    354      1.12  tsutsui #if 0
    355       1.1       ur 		/*
    356      1.12  tsutsui 		 * This situation can happen in perfectly normal operation
    357      1.12  tsutsui 		 * if the ESP is reselected while using DMA to select
    358      1.12  tsutsui 		 * another target.  As such, don't print the warning.
    359       1.1       ur 		 */
    360      1.12  tsutsui 		printf("%s: xfer (%d) > req (%d)\n",
    361  1.24.2.1     yamt 		    device_xname(sc->sc_dev), trans, asc->sc_dmasize);
    362       1.1       ur #endif
    363      1.12  tsutsui 		trans = asc->sc_dmasize;
    364       1.1       ur 	}
    365      1.12  tsutsui 	NCR_DMA(("dmaintr: tcl=%d, tcm=%d, tch=%d; trans=%d, resid=%d\n",
    366      1.12  tsutsui 	    NCR_READ_REG(sc, NCR_TCL),
    367      1.12  tsutsui 	    NCR_READ_REG(sc, NCR_TCM),
    368      1.12  tsutsui 	    (sc->sc_cfg2 & NCRCFG2_FE) ? NCR_READ_REG(sc, NCR_TCH) : 0,
    369      1.12  tsutsui 	    trans, resid));
    370       1.1       ur 
    371      1.12  tsutsui 	*asc->sc_dmalen -= trans;
    372      1.12  tsutsui 	*asc->sc_dmaaddr += trans;
    373       1.1       ur 
    374      1.12  tsutsui 	return 0;
    375       1.1       ur }
    376       1.1       ur 
    377      1.12  tsutsui int
    378      1.22  tsutsui asc_dma_setup(struct ncr53c9x_softc *sc, uint8_t **addr, size_t *len,
    379      1.15  tsutsui     int datain, size_t *dmasize)
    380      1.12  tsutsui {
    381      1.12  tsutsui 	struct asc_softc *asc = (struct asc_softc *)sc;
    382      1.12  tsutsui 
    383      1.12  tsutsui 	/* halt DMA */
    384      1.12  tsutsui 	bus_space_write_4(asc->sc_iot, asc->sc_dmaioh, R4030_DMA_ENAB, 0);
    385      1.12  tsutsui 	bus_space_write_4(asc->sc_iot, asc->sc_dmaioh, R4030_DMA_MODE, 0);
    386      1.12  tsutsui 
    387      1.22  tsutsui 	asc->sc_dmaaddr = addr;
    388      1.12  tsutsui 	asc->sc_dmalen = len;
    389      1.12  tsutsui 	asc->sc_dmasize = *dmasize;
    390      1.12  tsutsui 	asc->sc_datain = datain;
    391      1.12  tsutsui 
    392      1.12  tsutsui 	/*
    393      1.12  tsutsui 	 * No need to set up DMA in `Transfer Pad' operation.
    394      1.12  tsutsui 	 */
    395      1.12  tsutsui 	if (*dmasize == 0)
    396      1.12  tsutsui 		return 0;
    397      1.12  tsutsui 
    398      1.12  tsutsui 	bus_dmamap_load(asc->sc_dmat, asc->sc_dmamap, *addr, *len, NULL,
    399      1.12  tsutsui 	    ((sc->sc_nexus->xs->xs_control & XS_CTL_NOSLEEP) ?
    400      1.12  tsutsui 	    BUS_DMA_NOWAIT : BUS_DMA_WAITOK) | BUS_DMA_STREAMING |
    401      1.12  tsutsui 	    (datain ? BUS_DMA_READ : BUS_DMA_WRITE));
    402      1.12  tsutsui 	bus_dmamap_sync(asc->sc_dmat, asc->sc_dmamap,
    403      1.12  tsutsui 	    0, asc->sc_dmamap->dm_mapsize,
    404      1.12  tsutsui 	    datain ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
    405       1.1       ur 
    406      1.12  tsutsui 	/* load transfer parameters */
    407      1.12  tsutsui 	bus_space_write_4(asc->sc_iot, asc->sc_dmaioh,
    408      1.12  tsutsui 	    R4030_DMA_ADDR, asc->sc_dmamap->dm_segs[0].ds_addr);
    409      1.12  tsutsui 	bus_space_write_4(asc->sc_iot, asc->sc_dmaioh,
    410      1.12  tsutsui 	    R4030_DMA_COUNT, asc->sc_dmamap->dm_segs[0].ds_len);
    411      1.12  tsutsui 	bus_space_write_4(asc->sc_iot, asc->sc_dmaioh,
    412      1.12  tsutsui 	    R4030_DMA_MODE, R4030_DMA_MODE_160NS | R4030_DMA_MODE_16);
    413      1.12  tsutsui 
    414      1.12  tsutsui 	/* start DMA */
    415      1.12  tsutsui 	bus_space_write_4(asc->sc_iot, asc->sc_dmaioh,
    416      1.12  tsutsui 	    R4030_DMA_ENAB, R4030_DMA_ENAB_RUN |
    417      1.12  tsutsui 	    (asc->sc_datain ? R4030_DMA_ENAB_READ : R4030_DMA_ENAB_WRITE));
    418       1.1       ur 
    419      1.16  tsutsui 	return 0;
    420      1.16  tsutsui }
    421      1.16  tsutsui 
    422      1.16  tsutsui void
    423      1.16  tsutsui asc_dma_go(struct ncr53c9x_softc *sc)
    424      1.16  tsutsui {
    425      1.16  tsutsui 	struct asc_softc *asc = (struct asc_softc *)sc;
    426      1.16  tsutsui 
    427      1.16  tsutsui 	/* No DMA transfer in Transfer Pad operation */
    428      1.16  tsutsui 	if (asc->sc_dmasize == 0)
    429      1.16  tsutsui 		return;
    430      1.16  tsutsui 
    431      1.12  tsutsui 	asc->sc_active = 1;
    432       1.1       ur }
    433       1.1       ur 
    434      1.12  tsutsui void
    435      1.15  tsutsui asc_dma_stop(struct ncr53c9x_softc *sc)
    436       1.1       ur {
    437      1.12  tsutsui 	struct asc_softc *asc = (struct asc_softc *)sc;
    438       1.1       ur 
    439      1.12  tsutsui 	/* halt DMA */
    440      1.12  tsutsui 	bus_space_write_4(asc->sc_iot, asc->sc_dmaioh, R4030_DMA_ENAB, 0);
    441      1.12  tsutsui 	bus_space_write_4(asc->sc_iot, asc->sc_dmaioh, R4030_DMA_MODE, 0);
    442       1.1       ur 
    443      1.14  tsutsui 	bus_dmamap_unload(asc->sc_dmat, asc->sc_dmamap);
    444      1.14  tsutsui 
    445      1.12  tsutsui 	asc->sc_active = 0;
    446       1.1       ur }
    447       1.1       ur 
    448      1.12  tsutsui int
    449      1.15  tsutsui asc_dma_isactive(struct ncr53c9x_softc *sc)
    450       1.1       ur {
    451      1.12  tsutsui 	struct asc_softc *asc = (struct asc_softc *)sc;
    452       1.1       ur 
    453      1.12  tsutsui 	return asc->sc_active;
    454       1.1       ur }
    455