Home | History | Annotate | Line # | Download | only in jazz
dma.h revision 1.5
      1  1.5  tsutsui /*	$NetBSD: dma.h,v 1.5 2003/05/04 10:07:51 tsutsui Exp $	*/
      2  1.1       ur /*	$OpenBSD: dma.h,v 1.3 1997/04/19 17:19:51 pefo Exp $	*/
      3  1.1       ur 
      4  1.1       ur /*
      5  1.1       ur  * Copyright (c) 1996 Per Fogelstrom
      6  1.1       ur  * All rights reserved.
      7  1.1       ur  *
      8  1.1       ur  * Redistribution and use in source and binary forms, with or without
      9  1.1       ur  * modification, are permitted provided that the following conditions
     10  1.1       ur  * are met:
     11  1.1       ur  * 1. Redistributions of source code must retain the above copyright
     12  1.1       ur  *    notice, this list of conditions and the following disclaimer.
     13  1.1       ur  * 2. Redistributions in binary form must reproduce the above copyright
     14  1.1       ur  *    notice, this list of conditions and the following disclaimer in the
     15  1.1       ur  *    documentation and/or other materials provided with the distribution.
     16  1.1       ur  * 3. All advertising materials mentioning features or use of this software
     17  1.1       ur  *    must display the following acknowledgement:
     18  1.1       ur  *      This product includes software developed by Per Fogelstrom.
     19  1.1       ur  * 4. The name of the author may not be used to endorse or promote products
     20  1.1       ur  *    derived from this software without specific prior written permission
     21  1.1       ur  *
     22  1.1       ur  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     23  1.1       ur  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     24  1.1       ur  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     25  1.1       ur  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     26  1.1       ur  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     27  1.1       ur  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     28  1.1       ur  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     29  1.1       ur  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     30  1.1       ur  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     31  1.1       ur  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     32  1.1       ur  */
     33  1.1       ur 
     34  1.1       ur /*
     35  1.1       ur  *  Hardware dma registers.
     36  1.1       ur  */
     37  1.1       ur 
     38  1.4  tsutsui #define R4030_DMA_MODE		0x00
     39  1.4  tsutsui #define  R4030_DMA_MODE_40NS	0x00	/* Device dma timing */
     40  1.4  tsutsui #define  R4030_DMA_MODE_80NS	0x01	/* Device dma timing */
     41  1.4  tsutsui #define  R4030_DMA_MODE_120NS	0x02	/* Device dma timing */
     42  1.4  tsutsui #define  R4030_DMA_MODE_160NS	0x03	/* Device dma timing */
     43  1.4  tsutsui #define  R4030_DMA_MODE_200NS	0x04	/* Device dma timing */
     44  1.4  tsutsui #define  R4030_DMA_MODE_240NS	0x05	/* Device dma timing */
     45  1.4  tsutsui #define  R4030_DMA_MODE_280NS	0x06	/* Device dma timing */
     46  1.4  tsutsui #define  R4030_DMA_MODE_320NS	0x07	/* Device dma timing */
     47  1.4  tsutsui #define  R4030_DMA_MODE_8	0x08	/* Device 8 bit  */
     48  1.4  tsutsui #define  R4030_DMA_MODE_16	0x10	/* Device 16 bit */
     49  1.4  tsutsui #define  R4030_DMA_MODE_32	0x18	/* Device 32 bit */
     50  1.4  tsutsui #define  R4030_DMA_MODE_INT	0x20	/* Interrupt when done */
     51  1.4  tsutsui #define  R4030_DMA_MODE_BURST	0x40	/* Burst mode (Rev 2 only) */
     52  1.4  tsutsui #define  R4030_DMA_MODE_FAST	0x80	/* Fast dma cycle (Rev 2 only) */
     53  1.4  tsutsui 
     54  1.4  tsutsui #define R4030_DMA_ENAB		0x08
     55  1.4  tsutsui #define  R4030_DMA_ENAB_RUN	0x0001	/* Enable dma */
     56  1.4  tsutsui #define  R4030_DMA_ENAB_READ	0x0000	/* Read from device */
     57  1.4  tsutsui #define  R4030_DMA_ENAB_WRITE	0x0002	/* Write to device */
     58  1.4  tsutsui #define  R4030_DMA_ENAB_TC_IE	0x0100	/* Terminal count int enable */
     59  1.4  tsutsui #define  R4030_DMA_ENAB_ME_IE	0x0200	/* Memory error int enable */
     60  1.4  tsutsui #define  R4030_DMA_ENAB_TL_IE	0x0400	/* Translation limit int enable */
     61  1.1       ur 
     62  1.4  tsutsui #define R4030_DMA_COUNT		0x10
     63  1.4  tsutsui #define  R4030_DMA_COUNT_MASK	0x000fffff /* Byte count mask */
     64  1.4  tsutsui 
     65  1.5  tsutsui #define	R4030_DMA_ADDR		0x18
     66  1.4  tsutsui 
     67  1.4  tsutsui #define R4030_DMA_RANGE		0x20
     68