Home | History | Annotate | Line # | Download | only in jazz
rd94.h revision 1.7.136.1
      1  1.7.136.1   jruoho /*	$NetBSD: rd94.h,v 1.7.136.1 2011/06/06 09:05:00 jruoho Exp $	*/
      2        1.1       ur /*	$OpenBSD: pica.h,v 1.4 1996/09/14 15:58:28 pefo Exp $ */
      3        1.1       ur 
      4        1.1       ur /*
      5        1.1       ur  * Copyright (c) 1994, 1995, 1996 Per Fogelstrom
      6  1.7.136.1   jruoho  *
      7        1.1       ur  * Redistribution and use in source and binary forms, with or without
      8        1.1       ur  * modification, are permitted provided that the following conditions
      9        1.1       ur  * are met:
     10        1.1       ur  * 1. Redistributions of source code must retain the above copyright
     11        1.1       ur  *    notice, this list of conditions and the following disclaimer.
     12        1.1       ur  * 2. Redistributions in binary form must reproduce the above copyright
     13        1.1       ur  *    notice, this list of conditions and the following disclaimer in the
     14        1.1       ur  *    documentation and/or other materials provided with the distribution.
     15        1.1       ur  * 3. All advertising materials mentioning features or use of this software
     16        1.1       ur  *    must display the following acknowledgement:
     17        1.1       ur  *	This product includes software developed under OpenBSD by
     18        1.1       ur  *	Per Fogelstrom.
     19        1.1       ur  * 4. The name of the author may not be used to endorse or promote products
     20        1.1       ur  *    derived from this software without specific prior written permission.
     21        1.1       ur  *
     22        1.1       ur  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS
     23        1.1       ur  * OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
     24        1.1       ur  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     25        1.1       ur  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
     26        1.1       ur  * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     27        1.1       ur  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     28        1.1       ur  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     29        1.1       ur  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     30        1.1       ur  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     31        1.1       ur  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     32        1.1       ur  * SUCH DAMAGE.
     33        1.1       ur  *
     34        1.1       ur  */
     35        1.1       ur #ifndef	_RD94_H_
     36        1.1       ur #define	_RD94_H_ 1
     37        1.1       ur 
     38        1.1       ur /*
     39        1.1       ur  * I/O map
     40        1.1       ur  */
     41        1.1       ur 
     42        1.1       ur #define	RD94_P_LOCAL_IO_BASE	0x80000000	/* I/O Base address */
     43        1.1       ur #define	RD94_V_LOCAL_IO_BASE	0xe0000000
     44        1.1       ur #define	RD94_S_LOCAL_IO_BASE	0x00040000	/* Size */
     45        1.1       ur #define RD94SYS RD94_V_LOCAL_IO_BASE
     46        1.1       ur 
     47        1.1       ur #define	RD94_SYS_CONFIG		(RD94SYS+0x000)	/* Global config register */
     48        1.1       ur #define	RD94_SYS_RFAILADDR	(RD94SYS+0x010)	/* Remote failed address */
     49        1.1       ur #define	RD94_SYS_MFAILADDR	(RD94SYS+0x018)	/* Memory failed address */
     50        1.1       ur #define	RD94_SYS_INVALIDADDR	(RD94SYS+0x020)	/* Invalid address */
     51        1.1       ur #define	RD94_SYS_TL_BASE	(RD94SYS+0x028)	/* DMA transl. table base */
     52        1.1       ur #define	RD94_SYS_TL_LIMIT	(RD94SYS+0x030)	/* DMA transl. table limit */
     53        1.1       ur #define	RD94_SYS_TL_IVALID	(RD94SYS+0x038)	/* DMA transl. cache inval */
     54        1.1       ur #define	RD94_SYS_INTSTAT0	(RD94SYS+0x040)	/* Int0 status (DMA?) */
     55        1.1       ur #define	RD94_SYS_INTSTAT1	(RD94SYS+0x048)	/* Int1 status (LB) */
     56        1.1       ur #define	RD94_SYS_INTSTAT2	(RD94SYS+0x050)	/* Int2 status (PCI/EISA) */
     57        1.1       ur #define	RD94_SYS_INTSTAT3	(RD94SYS+0x058)	/* Int3 status (Timer) */
     58        1.1       ur #define	RD94_SYS_INTSTAT4	(RD94SYS+0x060)	/* Int4 status (IPI) */
     59        1.1       ur #define	RD94_SYS_CPUID		(RD94SYS+0x070)	/* CPU number */
     60        1.1       ur #define	RD94_SYS_NMISRC		(RD94SYS+0x078)	/* NMI source */
     61        1.1       ur #define	RD94_SYS_EXT_IMASK	(RD94SYS+0x0f8)	/* External int enable mask */
     62        1.1       ur #define	RD94_SYS_DMA0_REGS	(RD94SYS+0x100)	/* DMA ch0 base address */
     63        1.1       ur #define	RD94_SYS_DMA1_REGS	(RD94SYS+0x120)	/* DMA ch0 base address */
     64        1.1       ur #define	RD94_SYS_DMA2_REGS	(RD94SYS+0x140)	/* DMA ch0 base address */
     65        1.1       ur #define	RD94_SYS_DMA3_REGS	(RD94SYS+0x160)	/* DMA ch0 base address */
     66        1.1       ur #define	RD94_SYS_IT_VALUE	(RD94SYS+0x1a8)	/* Interval timer reload */
     67        1.1       ur #define	RD94_SYS_IPI		(RD94SYS+0x1b8)	/* IPI register */
     68        1.1       ur #define	RD94_SYS_ECCDIAG	(RD94SYS+0x1c8)	/* ECC diagnostics */
     69        1.1       ur #define	RD94_SYS_PCI_CONFADDR	(RD94SYS+0x518)	/* PCI configuration address */
     70        1.1       ur #define	RD94_SYS_PCI_CONFDATA	(RD94SYS+0x520)	/* PCI configuration data */
     71        1.1       ur #define	RD94_SYS_PCI_INTMASK	(RD94SYS+0x530)	/* PCI interrupt mask */
     72        1.1       ur #define	RD94_SYS_PCI_INTSTAT	(RD94SYS+0x538)	/* PCI interrupt status */
     73        1.1       ur #define	RD94_SYS_BEEP_DIVISOR	(RD94SYS+0x5A8)	/* Beep frequency divisor */
     74        1.1       ur #define	RD94_SYS_BEEP_CNTL	(RD94SYS+0x5AC)	/* Beep control */
     75        1.1       ur #define	RD94_SYS_ERR_STAT	(RD94SYS+0x5BC)	/* System error status */
     76        1.1       ur 
     77        1.1       ur #define RD94LB RD94_V_LOCAL_IO_BASE
     78        1.1       ur #define	RD94_SYS_SONIC		(RD94LB+0x1000)	/* SONIC base address */
     79        1.3  tsutsui #define	RD94_SYS_SCSI0		(RD94LB+0x2000)	/* SCSI0 base address */
     80        1.3  tsutsui #define	RD94_SYS_SCSI1		(RD94LB+0x3000)	/* SCSI1 base address */
     81        1.1       ur #define	RD94_SYS_CLOCK		(RD94LB+0x4000)	/* Clock base address */
     82        1.1       ur #define	RD94_SYS_KBD		(RD94LB+0x5000)	/* Keybrd/mouse base address */
     83        1.1       ur #define	RD94_SYS_COM1		(RD94LB+0x6000)	/* Com port 1 */
     84        1.1       ur #define	RD94_SYS_COM2		(RD94LB+0x7000)	/* Com port 2 */
     85        1.1       ur #define	RD94_SYS_PAR1		(RD94LB+0x8000)	/* Parallel port 1 */
     86        1.1       ur #define	RD94_SYS_NVRAM		(RD94LB+0x9000)	/* Unprotected NV-ram */
     87        1.1       ur #define	RD94_SYS_PNVRAM		(RD94LB+0xa000)	/* Protected NV-ram */
     88        1.1       ur #define	RD94_SYS_NVPROM		(RD94LB+0xb000)	/* Read only NV-ram */
     89        1.1       ur #define	RD94_SYS_FLOPPY		(RD94LB+0xC000)	/* Floppy base address */
     90        1.1       ur #define	RD94_SYS_SOUND		(RD94LB+0x10000)/* Sound port */
     91        1.1       ur #define	RD94_SYS_THERMOMETER	(RD94LB+0x12000)/* DS1620 thermometer */
     92        1.5  tsutsui 
     93        1.1       ur #define	RD94_SYS_LB_LED		(RD94LB+0xE000)	/* LED/self-test register */
     94        1.2       ur #define	RD94_SYS_LB_IE1		(RD94LB+0xF000)	/* Local bus int enable */
     95        1.2       ur #define	RD94_SYS_LB_IE2		(RD94LB+0xF002)	/* Local bus int enable */
     96        1.1       ur 
     97        1.1       ur #define	RD94_P_PCI_IO		0x90000000	/* PCI I/O control */
     98        1.1       ur #define	RD94_V_PCI_IO		0xe2000000
     99        1.1       ur #define	RD94_S_PCI_IO		0x01000000
    100        1.1       ur 
    101        1.1       ur #define	RD94_P_PCI_MEM		0x100000000LL	/* PCI Memory control */
    102        1.1       ur #define	RD94_V_PCI_MEM		0xe3000000
    103        1.1       ur #define	RD94_S_PCI_MEM		0x40000000
    104        1.5  tsutsui 
    105        1.7  tsutsui #define	RD94_P_EISA_IO		0x90000000	/* EISA I/O control */
    106        1.5  tsutsui #define	RD94_V_EISA_IO		0xe2000000
    107        1.5  tsutsui #define	RD94_S_EISA_IO		0x01000000
    108        1.5  tsutsui 
    109        1.7  tsutsui #define	RD94_P_EISA_MEM		0x100000000LL	/* EISA Memory control */
    110        1.5  tsutsui #define	RD94_V_EISA_MEM		0xe3000000
    111        1.5  tsutsui #define	RD94_S_EISA_MEM		0x40000000
    112        1.1       ur 
    113        1.1       ur #endif	/* _RD94_H_ */
    114