Home | History | Annotate | Line # | Download | only in amlogic
meson8b_clkc.c revision 1.1
      1  1.1  jmcneill /* $NetBSD: meson8b_clkc.c,v 1.1 2019/01/19 20:56:03 jmcneill Exp $ */
      2  1.1  jmcneill 
      3  1.1  jmcneill /*-
      4  1.1  jmcneill  * Copyright (c) 2019 Jared McNeill <jmcneill (at) invisible.ca>
      5  1.1  jmcneill  * All rights reserved.
      6  1.1  jmcneill  *
      7  1.1  jmcneill  * Redistribution and use in source and binary forms, with or without
      8  1.1  jmcneill  * modification, are permitted provided that the following conditions
      9  1.1  jmcneill  * are met:
     10  1.1  jmcneill  * 1. Redistributions of source code must retain the above copyright
     11  1.1  jmcneill  *    notice, this list of conditions and the following disclaimer.
     12  1.1  jmcneill  * 2. Redistributions in binary form must reproduce the above copyright
     13  1.1  jmcneill  *    notice, this list of conditions and the following disclaimer in the
     14  1.1  jmcneill  *    documentation and/or other materials provided with the distribution.
     15  1.1  jmcneill  *
     16  1.1  jmcneill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17  1.1  jmcneill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18  1.1  jmcneill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19  1.1  jmcneill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20  1.1  jmcneill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     21  1.1  jmcneill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     22  1.1  jmcneill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     23  1.1  jmcneill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     24  1.1  jmcneill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25  1.1  jmcneill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26  1.1  jmcneill  * SUCH DAMAGE.
     27  1.1  jmcneill  */
     28  1.1  jmcneill 
     29  1.1  jmcneill #include <sys/cdefs.h>
     30  1.1  jmcneill 
     31  1.1  jmcneill __KERNEL_RCSID(1, "$NetBSD: meson8b_clkc.c,v 1.1 2019/01/19 20:56:03 jmcneill Exp $");
     32  1.1  jmcneill 
     33  1.1  jmcneill #include <sys/param.h>
     34  1.1  jmcneill #include <sys/bus.h>
     35  1.1  jmcneill #include <sys/device.h>
     36  1.1  jmcneill #include <sys/systm.h>
     37  1.1  jmcneill 
     38  1.1  jmcneill #include <dev/fdt/fdtvar.h>
     39  1.1  jmcneill 
     40  1.1  jmcneill #include <arm/amlogic/meson_clk.h>
     41  1.1  jmcneill #include <arm/amlogic/meson8b_clkc.h>
     42  1.1  jmcneill 
     43  1.1  jmcneill /*
     44  1.1  jmcneill  * The DT for amlogic,meson8b-clkc defines two reg resources. The first
     45  1.1  jmcneill  * is not used by this driver.
     46  1.1  jmcneill  */
     47  1.1  jmcneill #define	MESON8B_CLKC_REG_INDEX	1
     48  1.1  jmcneill 
     49  1.1  jmcneill #define	CBUS_REG(x)	((x) << 2)
     50  1.1  jmcneill 
     51  1.1  jmcneill #define	HHI_GCLK_MPEG0		CBUS_REG(0x50)
     52  1.1  jmcneill #define	HHI_GCLK_MPEG1		CBUS_REG(0x51)
     53  1.1  jmcneill #define	HHI_GCLK_MPEG2		CBUS_REG(0x52)
     54  1.1  jmcneill #define	HHI_SYS_CPU_CLK_CNTL1	CBUS_REG(0x57)
     55  1.1  jmcneill #define	HHI_MPEG_CLK_CNTL	CBUS_REG(0x5d)
     56  1.1  jmcneill #define	HHI_SYS_CPU_CLK_CNTL0	CBUS_REG(0x67)
     57  1.1  jmcneill #define	HHI_MPLL_CNTL		CBUS_REG(0xa0)
     58  1.1  jmcneill #define	HHI_MPLL_CNTL2		CBUS_REG(0xa1)
     59  1.1  jmcneill #define	HHI_MPLL_CNTL5		CBUS_REG(0xa4)
     60  1.1  jmcneill #define	HHI_MPLL_CNTL6		CBUS_REG(0xa5)
     61  1.1  jmcneill #define	HHI_MPLL_CNTL7		CBUS_REG(0xa6)
     62  1.1  jmcneill #define	HHI_MPLL_CNTL8		CBUS_REG(0xa7)
     63  1.1  jmcneill #define	HHI_MPLL_CNTL9		CBUS_REG(0xa8)
     64  1.1  jmcneill #define	HHI_SYS_PLL_CNTL	CBUS_REG(0xc0)
     65  1.1  jmcneill 
     66  1.1  jmcneill static int meson8b_clkc_match(device_t, cfdata_t, void *);
     67  1.1  jmcneill static void meson8b_clkc_attach(device_t, device_t, void *);
     68  1.1  jmcneill 
     69  1.1  jmcneill static const char * const compatible[] = {
     70  1.1  jmcneill 	"amlogic,meson8b-clkc",
     71  1.1  jmcneill 	NULL
     72  1.1  jmcneill };
     73  1.1  jmcneill 
     74  1.1  jmcneill CFATTACH_DECL_NEW(meson8b_clkc, sizeof(struct meson_clk_softc),
     75  1.1  jmcneill 	meson8b_clkc_match, meson8b_clkc_attach, NULL, NULL);
     76  1.1  jmcneill 
     77  1.1  jmcneill static struct meson_clk_reset meson8b_clkc_resets[] = {
     78  1.1  jmcneill 	MESON_CLK_RESET(MESON8B_RESET_CPU0_SOFT_RESET, HHI_SYS_CPU_CLK_CNTL0, 24),
     79  1.1  jmcneill 	MESON_CLK_RESET(MESON8B_RESET_CPU1_SOFT_RESET, HHI_SYS_CPU_CLK_CNTL0, 25),
     80  1.1  jmcneill 	MESON_CLK_RESET(MESON8B_RESET_CPU2_SOFT_RESET, HHI_SYS_CPU_CLK_CNTL0, 26),
     81  1.1  jmcneill 	MESON_CLK_RESET(MESON8B_RESET_CPU3_SOFT_RESET, HHI_SYS_CPU_CLK_CNTL0, 27),
     82  1.1  jmcneill };
     83  1.1  jmcneill 
     84  1.1  jmcneill static const char *mpeg_sel_parents[] = { "xtal", NULL, "fclk_div7", "mpll_clkout1", "mpll_clkout2", "fclk_div4", "fclk_div3", "fclk_div5" };
     85  1.1  jmcneill static const char *cpu_in_sel_parents[] = { "xtal", "sys_pll" };
     86  1.1  jmcneill static const char *cpu_scale_out_sel_parents[] = { "cpu_in_sel", "cpu_in_div2", "cpu_in_div3", "cpu_scale_div" };
     87  1.1  jmcneill static const char *cpu_clk_parents[] = { "xtal", "cpu_scale_out_sel" };
     88  1.1  jmcneill static const char *periph_clk_sel_parents[] = { "cpu_clk_div2", "cpu_clk_div3", "cpu_clk_div4", "cpu_clk_div5", "cpu_clk_div6", "cpu_clk_div7", "cpu_clk_div8" };
     89  1.1  jmcneill 
     90  1.1  jmcneill static struct meson_clk_clk meson8b_clkc_clks[] = {
     91  1.1  jmcneill 
     92  1.1  jmcneill 	MESON_CLK_FIXED(MESON8B_CLOCK_XTAL, "xtal", 24000000),
     93  1.1  jmcneill 
     94  1.1  jmcneill 	MESON_CLK_PLL(MESON8B_CLOCK_PLL_SYS_DCO, "pll_sys_dco", "xtal",
     95  1.1  jmcneill 	    MESON_CLK_PLL_REG(HHI_SYS_PLL_CNTL, __BIT(30)),	/* enable */
     96  1.1  jmcneill 	    MESON_CLK_PLL_REG(HHI_SYS_PLL_CNTL, __BITS(8,0)),	/* m */
     97  1.1  jmcneill 	    MESON_CLK_PLL_REG(HHI_SYS_PLL_CNTL, __BITS(13,9)),	/* n */
     98  1.1  jmcneill 	    MESON_CLK_PLL_REG_INVALID,				/* frac */
     99  1.1  jmcneill 	    MESON_CLK_PLL_REG(HHI_SYS_PLL_CNTL, __BIT(31)),	/* l */
    100  1.1  jmcneill 	    MESON_CLK_PLL_REG(HHI_SYS_PLL_CNTL, __BIT(29)),	/* reset */
    101  1.1  jmcneill 	    0),
    102  1.1  jmcneill 
    103  1.1  jmcneill 	MESON_CLK_DIV(MESON8B_CLOCK_PLL_SYS, "sys_pll", "pll_sys_dco",
    104  1.1  jmcneill 	    HHI_SYS_PLL_CNTL,		/* reg */
    105  1.1  jmcneill 	    __BITS(17,16),		/* div */
    106  1.1  jmcneill 	    MESON_CLK_DIV_POWER_OF_TWO),
    107  1.1  jmcneill 
    108  1.1  jmcneill 	MESON_CLK_MUX(MESON8B_CLOCK_CPU_IN_SEL, "cpu_in_sel", cpu_in_sel_parents,
    109  1.1  jmcneill 	    HHI_SYS_CPU_CLK_CNTL0,	/* reg */
    110  1.1  jmcneill 	    __BIT(0),			/* sel */
    111  1.1  jmcneill 	    0),
    112  1.1  jmcneill 
    113  1.1  jmcneill 	MESON_CLK_FIXED_FACTOR(MESON8B_CLOCK_CPU_IN_DIV2, "cpu_in_div2", "cpu_in_sel", 2, 1),
    114  1.1  jmcneill 	MESON_CLK_FIXED_FACTOR(MESON8B_CLOCK_CPU_IN_DIV3, "cpu_in_div3", "cpu_in_sel", 3, 1),
    115  1.1  jmcneill 
    116  1.1  jmcneill 	MESON_CLK_DIV(MESON8B_CLOCK_CPU_SCALE_DIV, "cpu_scale_div", "cpu_in_sel",
    117  1.1  jmcneill 	    HHI_SYS_CPU_CLK_CNTL1,	/* reg */
    118  1.1  jmcneill 	    __BITS(29,20),		/* div */
    119  1.1  jmcneill 	    MESON_CLK_DIV_CPU_SCALE_TABLE),
    120  1.1  jmcneill 
    121  1.1  jmcneill 	MESON_CLK_MUX(MESON8B_CLOCK_CPU_SCALE_OUT_SEL, "cpu_scale_out_sel", cpu_scale_out_sel_parents,
    122  1.1  jmcneill 	    HHI_SYS_CPU_CLK_CNTL0,	/* reg */
    123  1.1  jmcneill 	    __BITS(3,2),		/* sel */
    124  1.1  jmcneill 	    0),
    125  1.1  jmcneill 
    126  1.1  jmcneill 	MESON_CLK_MUX(MESON8B_CLOCK_CPUCLK, "cpu_clk", cpu_clk_parents,
    127  1.1  jmcneill 	    HHI_SYS_CPU_CLK_CNTL0,	/* reg */
    128  1.1  jmcneill 	    __BIT(7),			/* sel */
    129  1.1  jmcneill 	    0),
    130  1.1  jmcneill 
    131  1.1  jmcneill 	MESON_CLK_FIXED_FACTOR(MESON8B_CLOCK_CPU_CLK_DIV2, "cpu_clk_div2", "cpu_clk", 2, 1),
    132  1.1  jmcneill 	MESON_CLK_FIXED_FACTOR(MESON8B_CLOCK_CPU_CLK_DIV3, "cpu_clk_div3", "cpu_clk", 3, 1),
    133  1.1  jmcneill 	MESON_CLK_FIXED_FACTOR(MESON8B_CLOCK_CPU_CLK_DIV4, "cpu_clk_div4", "cpu_clk", 4, 1),
    134  1.1  jmcneill 	MESON_CLK_FIXED_FACTOR(MESON8B_CLOCK_CPU_CLK_DIV5, "cpu_clk_div5", "cpu_clk", 5, 1),
    135  1.1  jmcneill 	MESON_CLK_FIXED_FACTOR(MESON8B_CLOCK_CPU_CLK_DIV6, "cpu_clk_div6", "cpu_clk", 6, 1),
    136  1.1  jmcneill 	MESON_CLK_FIXED_FACTOR(MESON8B_CLOCK_CPU_CLK_DIV7, "cpu_clk_div7", "cpu_clk", 7, 1),
    137  1.1  jmcneill 	MESON_CLK_FIXED_FACTOR(MESON8B_CLOCK_CPU_CLK_DIV8, "cpu_clk_div8", "cpu_clk", 8, 1),
    138  1.1  jmcneill 
    139  1.1  jmcneill 	MESON_CLK_MUX(MESON8B_CLOCK_PERIPH_SEL, "periph_clk_sel", periph_clk_sel_parents,
    140  1.1  jmcneill 	    HHI_SYS_CPU_CLK_CNTL1,	/* reg */
    141  1.1  jmcneill 	    __BITS(8,6),		/* sel */
    142  1.1  jmcneill 	    0),
    143  1.1  jmcneill 	MESON_CLK_GATE_FLAGS(MESON8B_CLOCK_PERIPH, "periph_clk_dis", "periph_clk_sel",
    144  1.1  jmcneill 	    HHI_SYS_CPU_CLK_CNTL1,	/* reg */
    145  1.1  jmcneill 	    17,				/* bit */
    146  1.1  jmcneill 	    MESON_CLK_GATE_SET_TO_DISABLE),
    147  1.1  jmcneill 
    148  1.1  jmcneill 	MESON_CLK_PLL(MESON8B_CLOCK_PLL_FIXED_DCO, "pll_fixed_dco", "xtal",
    149  1.1  jmcneill 	    MESON_CLK_PLL_REG(HHI_MPLL_CNTL, __BIT(30)),	/* enable */
    150  1.1  jmcneill 	    MESON_CLK_PLL_REG(HHI_MPLL_CNTL, __BITS(8,0)),	/* m */
    151  1.1  jmcneill 	    MESON_CLK_PLL_REG(HHI_MPLL_CNTL, __BITS(13,9)),	/* n */
    152  1.1  jmcneill 	    MESON_CLK_PLL_REG(HHI_MPLL_CNTL2, __BITS(11,0)),	/* frac */
    153  1.1  jmcneill 	    MESON_CLK_PLL_REG(HHI_MPLL_CNTL, __BIT(31)),	/* l */
    154  1.1  jmcneill 	    MESON_CLK_PLL_REG(HHI_MPLL_CNTL, __BIT(29)),	/* reset */
    155  1.1  jmcneill 	    0),
    156  1.1  jmcneill 
    157  1.1  jmcneill 	MESON_CLK_DIV(MESON8B_CLOCK_PLL_FIXED, "pll_fixed", "pll_fixed_dco",
    158  1.1  jmcneill 	    HHI_MPLL_CNTL,	/* reg */
    159  1.1  jmcneill 	    __BITS(17,16),	/* div */
    160  1.1  jmcneill 	    MESON_CLK_DIV_POWER_OF_TWO),
    161  1.1  jmcneill 
    162  1.1  jmcneill 	MESON_CLK_DIV(MESON8B_CLOCK_MPLL_PREDIV, "mpll_prediv", "pll_fixed",
    163  1.1  jmcneill 	    HHI_MPLL_CNTL5,	/* reg */
    164  1.1  jmcneill 	    __BIT(12),		/* div */
    165  1.1  jmcneill 	    0),
    166  1.1  jmcneill 
    167  1.1  jmcneill 	MESON_CLK_MPLL(MESON8B_CLOCK_MPLL0_DIV, "mpll0_div", "mpll_prediv",
    168  1.1  jmcneill 	    MESON_CLK_PLL_REG(HHI_MPLL_CNTL7, __BITS(13,0)),	/* sdm */
    169  1.1  jmcneill 	    MESON_CLK_PLL_REG(HHI_MPLL_CNTL7, __BIT(15)),	/* sdm_enable */
    170  1.1  jmcneill 	    MESON_CLK_PLL_REG(HHI_MPLL_CNTL7, __BITS(24,16)),	/* n2 */
    171  1.1  jmcneill 	    MESON_CLK_PLL_REG(HHI_MPLL_CNTL, __BIT(25)),	/* ssen */
    172  1.1  jmcneill 	    0),
    173  1.1  jmcneill 	MESON_CLK_MPLL(MESON8B_CLOCK_MPLL1_DIV, "mpll1_div", "mpll_prediv",
    174  1.1  jmcneill 	    MESON_CLK_PLL_REG(HHI_MPLL_CNTL8, __BITS(13,0)),	/* sdm */
    175  1.1  jmcneill 	    MESON_CLK_PLL_REG(HHI_MPLL_CNTL8, __BIT(15)),	/* sdm_enable */
    176  1.1  jmcneill 	    MESON_CLK_PLL_REG(HHI_MPLL_CNTL8, __BITS(24,16)),	/* n2 */
    177  1.1  jmcneill 	    MESON_CLK_PLL_REG_INVALID,				/* ssen */
    178  1.1  jmcneill 	    0),
    179  1.1  jmcneill 	MESON_CLK_MPLL(MESON8B_CLOCK_MPLL2_DIV, "mpll2_div", "mpll_prediv",
    180  1.1  jmcneill 	    MESON_CLK_PLL_REG(HHI_MPLL_CNTL8, __BITS(13,0)),	/* sdm */
    181  1.1  jmcneill 	    MESON_CLK_PLL_REG(HHI_MPLL_CNTL8, __BIT(15)),	/* sdm_enable */
    182  1.1  jmcneill 	    MESON_CLK_PLL_REG(HHI_MPLL_CNTL8, __BITS(24,16)),	/* n2 */
    183  1.1  jmcneill 	    MESON_CLK_PLL_REG_INVALID,				/* ssen */
    184  1.1  jmcneill 	    0),
    185  1.1  jmcneill 
    186  1.1  jmcneill 	MESON_CLK_GATE(MESON8B_CLOCK_MPLL0, "mpll0", "mpll0_div", HHI_MPLL_CNTL7, 14),
    187  1.1  jmcneill 	MESON_CLK_GATE(MESON8B_CLOCK_MPLL1, "mpll1", "mpll1_div", HHI_MPLL_CNTL8, 14),
    188  1.1  jmcneill 	MESON_CLK_GATE(MESON8B_CLOCK_MPLL2, "mpll2", "mpll2_div", HHI_MPLL_CNTL9, 14),
    189  1.1  jmcneill 
    190  1.1  jmcneill 	MESON_CLK_FIXED_FACTOR(MESON8B_CLOCK_FCLK_DIV2_DIV, "fclk_div2_div", "pll_fixed", 2, 1),
    191  1.1  jmcneill 	MESON_CLK_FIXED_FACTOR(MESON8B_CLOCK_FCLK_DIV3_DIV, "fclk_div3_div", "pll_fixed", 3, 1),
    192  1.1  jmcneill 	MESON_CLK_FIXED_FACTOR(MESON8B_CLOCK_FCLK_DIV4_DIV, "fclk_div4_div", "pll_fixed", 4, 1),
    193  1.1  jmcneill 	MESON_CLK_FIXED_FACTOR(MESON8B_CLOCK_FCLK_DIV5_DIV, "fclk_div5_div", "pll_fixed", 5, 1),
    194  1.1  jmcneill 	MESON_CLK_FIXED_FACTOR(MESON8B_CLOCK_FCLK_DIV7_DIV, "fclk_div7_div", "pll_fixed", 7, 1),
    195  1.1  jmcneill 
    196  1.1  jmcneill 	MESON_CLK_GATE(MESON8B_CLOCK_FCLK_DIV2, "fclk_div2", "fclk_div2_div", HHI_MPLL_CNTL6, 27),
    197  1.1  jmcneill 	MESON_CLK_GATE(MESON8B_CLOCK_FCLK_DIV3, "fclk_div3", "fclk_div3_div", HHI_MPLL_CNTL6, 28),
    198  1.1  jmcneill 	MESON_CLK_GATE(MESON8B_CLOCK_FCLK_DIV4, "fclk_div4", "fclk_div4_div", HHI_MPLL_CNTL6, 29),
    199  1.1  jmcneill 	MESON_CLK_GATE(MESON8B_CLOCK_FCLK_DIV5, "fclk_div5", "fclk_div5_div", HHI_MPLL_CNTL6, 30),
    200  1.1  jmcneill 	MESON_CLK_GATE(MESON8B_CLOCK_FCLK_DIV7, "fclk_div7", "fclk_div7_div", HHI_MPLL_CNTL6, 31),
    201  1.1  jmcneill 
    202  1.1  jmcneill 	MESON_CLK_MUX(MESON8B_CLOCK_MPEG_SEL, "mpeg_sel", mpeg_sel_parents,
    203  1.1  jmcneill 	    HHI_MPEG_CLK_CNTL,	/* reg */
    204  1.1  jmcneill 	    __BITS(14,12),	/* sel */
    205  1.1  jmcneill 	    0),
    206  1.1  jmcneill 
    207  1.1  jmcneill 	MESON_CLK_DIV(MESON8B_CLOCK_MPEG_DIV, "mpeg_div", "mpeg_sel",
    208  1.1  jmcneill 	    HHI_MPEG_CLK_CNTL,	/* reg */
    209  1.1  jmcneill 	    __BITS(6,0),	/* div */
    210  1.1  jmcneill 	    0),
    211  1.1  jmcneill 
    212  1.1  jmcneill 	MESON_CLK_GATE(MESON8B_CLOCK_CLK81, "clk81", "mpeg_div", HHI_MPEG_CLK_CNTL, 7),
    213  1.1  jmcneill 
    214  1.1  jmcneill 	MESON_CLK_GATE(MESON8B_CLOCK_I2C, "i2c", "clk81", HHI_GCLK_MPEG0, 9),
    215  1.1  jmcneill 	MESON_CLK_GATE(MESON8B_CLOCK_SAR_ADC, "sar_adc", "clk81", HHI_GCLK_MPEG0, 10),
    216  1.1  jmcneill 	MESON_CLK_GATE(MESON8B_CLOCK_RNG0, "rng0", "clk81", HHI_GCLK_MPEG0, 12),
    217  1.1  jmcneill 	MESON_CLK_GATE(MESON8B_CLOCK_UART0, "uart0", "clk81", HHI_GCLK_MPEG0, 13),
    218  1.1  jmcneill 	MESON_CLK_GATE(MESON8B_CLOCK_SDHC, "sdhc", "clk81", HHI_GCLK_MPEG0, 14),
    219  1.1  jmcneill 	MESON_CLK_GATE(MESON8B_CLOCK_SDIO, "sdio", "clk81", HHI_GCLK_MPEG0, 17),
    220  1.1  jmcneill 
    221  1.1  jmcneill 	MESON_CLK_GATE(MESON8B_CLOCK_ETH, "eth", "clk81", HHI_GCLK_MPEG1, 3),
    222  1.1  jmcneill 	MESON_CLK_GATE(MESON8B_CLOCK_UART1, "uart1", "clk81", HHI_GCLK_MPEG1, 16),
    223  1.1  jmcneill 	MESON_CLK_GATE(MESON8B_CLOCK_USB0, "usb0", "clk81", HHI_GCLK_MPEG1, 21),
    224  1.1  jmcneill 	MESON_CLK_GATE(MESON8B_CLOCK_USB1, "usb1", "clk81", HHI_GCLK_MPEG1, 22),
    225  1.1  jmcneill 	MESON_CLK_GATE(MESON8B_CLOCK_USB, "usb", "clk81", HHI_GCLK_MPEG1, 26),
    226  1.1  jmcneill 	MESON_CLK_GATE(MESON8B_CLOCK_EFUSE, "efuse", "clk81", HHI_GCLK_MPEG1, 30),
    227  1.1  jmcneill 
    228  1.1  jmcneill 	MESON_CLK_GATE(MESON8B_CLOCK_USB1_DDR_BRIDGE, "usb1_ddr_bridge", "clk81", HHI_GCLK_MPEG2, 8),
    229  1.1  jmcneill 	MESON_CLK_GATE(MESON8B_CLOCK_USB0_DDR_BRIDGE, "usb0_ddr_bridge", "clk81", HHI_GCLK_MPEG2, 9),
    230  1.1  jmcneill 	MESON_CLK_GATE(MESON8B_CLOCK_UART2, "uart2", "clk81", HHI_GCLK_MPEG2, 15),
    231  1.1  jmcneill };
    232  1.1  jmcneill 
    233  1.1  jmcneill static int
    234  1.1  jmcneill meson8b_clkc_match(device_t parent, cfdata_t cf, void *aux)
    235  1.1  jmcneill {
    236  1.1  jmcneill 	struct fdt_attach_args * const faa = aux;
    237  1.1  jmcneill 
    238  1.1  jmcneill 	return of_match_compatible(faa->faa_phandle, compatible);
    239  1.1  jmcneill }
    240  1.1  jmcneill 
    241  1.1  jmcneill static void
    242  1.1  jmcneill meson8b_clkc_attach(device_t parent, device_t self, void *aux)
    243  1.1  jmcneill {
    244  1.1  jmcneill 	struct meson_clk_softc * const sc = device_private(self);
    245  1.1  jmcneill 	struct fdt_attach_args * const faa = aux;
    246  1.1  jmcneill 
    247  1.1  jmcneill 	sc->sc_dev = self;
    248  1.1  jmcneill 	sc->sc_phandle = faa->faa_phandle;
    249  1.1  jmcneill 	sc->sc_bst = faa->faa_bst;
    250  1.1  jmcneill 
    251  1.1  jmcneill 	sc->sc_resets = meson8b_clkc_resets;
    252  1.1  jmcneill 	sc->sc_nresets = __arraycount(meson8b_clkc_resets);
    253  1.1  jmcneill 
    254  1.1  jmcneill 	sc->sc_clks = meson8b_clkc_clks;
    255  1.1  jmcneill 	sc->sc_nclks = __arraycount(meson8b_clkc_clks);
    256  1.1  jmcneill 
    257  1.1  jmcneill 	if (meson_clk_attach(sc, MESON8B_CLKC_REG_INDEX) != 0)
    258  1.1  jmcneill 		return;
    259  1.1  jmcneill 
    260  1.1  jmcneill 	aprint_naive("\n");
    261  1.1  jmcneill 	aprint_normal(": Meson8b clock controller\n");
    262  1.1  jmcneill 
    263  1.1  jmcneill 	meson_clk_print(sc);
    264  1.1  jmcneill }
    265