meson8b_clkc.c revision 1.5 1 1.5 jmcneill /* $NetBSD: meson8b_clkc.c,v 1.5 2019/08/16 10:36:06 jmcneill Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2019 Jared McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #include <sys/cdefs.h>
30 1.1 jmcneill
31 1.5 jmcneill __KERNEL_RCSID(1, "$NetBSD: meson8b_clkc.c,v 1.5 2019/08/16 10:36:06 jmcneill Exp $");
32 1.1 jmcneill
33 1.1 jmcneill #include <sys/param.h>
34 1.1 jmcneill #include <sys/bus.h>
35 1.1 jmcneill #include <sys/device.h>
36 1.1 jmcneill #include <sys/systm.h>
37 1.1 jmcneill
38 1.1 jmcneill #include <dev/fdt/fdtvar.h>
39 1.1 jmcneill
40 1.1 jmcneill #include <arm/amlogic/meson_clk.h>
41 1.1 jmcneill #include <arm/amlogic/meson8b_clkc.h>
42 1.1 jmcneill
43 1.1 jmcneill /*
44 1.1 jmcneill * The DT for amlogic,meson8b-clkc defines two reg resources. The first
45 1.1 jmcneill * is not used by this driver.
46 1.1 jmcneill */
47 1.1 jmcneill #define MESON8B_CLKC_REG_INDEX 1
48 1.1 jmcneill
49 1.1 jmcneill #define CBUS_REG(x) ((x) << 2)
50 1.1 jmcneill
51 1.1 jmcneill #define HHI_GCLK_MPEG0 CBUS_REG(0x50)
52 1.1 jmcneill #define HHI_GCLK_MPEG1 CBUS_REG(0x51)
53 1.1 jmcneill #define HHI_GCLK_MPEG2 CBUS_REG(0x52)
54 1.1 jmcneill #define HHI_SYS_CPU_CLK_CNTL1 CBUS_REG(0x57)
55 1.1 jmcneill #define HHI_MPEG_CLK_CNTL CBUS_REG(0x5d)
56 1.1 jmcneill #define HHI_SYS_CPU_CLK_CNTL0 CBUS_REG(0x67)
57 1.2 jmcneill #define HHI_SYS_CPU_CLK_CNTL0_CLKSEL __BIT(7)
58 1.2 jmcneill #define HHI_SYS_CPU_CLK_CNTL0_SOUTSEL __BITS(3,2)
59 1.2 jmcneill #define HHI_SYS_CPU_CLK_CNTL0_PLLSEL __BITS(1,0)
60 1.1 jmcneill #define HHI_MPLL_CNTL CBUS_REG(0xa0)
61 1.1 jmcneill #define HHI_MPLL_CNTL2 CBUS_REG(0xa1)
62 1.1 jmcneill #define HHI_MPLL_CNTL5 CBUS_REG(0xa4)
63 1.1 jmcneill #define HHI_MPLL_CNTL6 CBUS_REG(0xa5)
64 1.1 jmcneill #define HHI_MPLL_CNTL7 CBUS_REG(0xa6)
65 1.1 jmcneill #define HHI_MPLL_CNTL8 CBUS_REG(0xa7)
66 1.1 jmcneill #define HHI_MPLL_CNTL9 CBUS_REG(0xa8)
67 1.1 jmcneill #define HHI_SYS_PLL_CNTL CBUS_REG(0xc0)
68 1.2 jmcneill #define HHI_SYS_PLL_CNTL_LOCK __BIT(31)
69 1.2 jmcneill #define HHI_SYS_PLL_CNTL_OD __BITS(17,16)
70 1.2 jmcneill #define HHI_SYS_PLL_CNTL_DIV __BITS(14,9)
71 1.2 jmcneill #define HHI_SYS_PLL_CNTL_MUL __BITS(8,0)
72 1.1 jmcneill
73 1.1 jmcneill static int meson8b_clkc_match(device_t, cfdata_t, void *);
74 1.1 jmcneill static void meson8b_clkc_attach(device_t, device_t, void *);
75 1.1 jmcneill
76 1.1 jmcneill static const char * const compatible[] = {
77 1.4 skrll "amlogic,meson8-clkc",
78 1.1 jmcneill "amlogic,meson8b-clkc",
79 1.1 jmcneill NULL
80 1.1 jmcneill };
81 1.1 jmcneill
82 1.1 jmcneill CFATTACH_DECL_NEW(meson8b_clkc, sizeof(struct meson_clk_softc),
83 1.1 jmcneill meson8b_clkc_match, meson8b_clkc_attach, NULL, NULL);
84 1.1 jmcneill
85 1.1 jmcneill static struct meson_clk_reset meson8b_clkc_resets[] = {
86 1.1 jmcneill MESON_CLK_RESET(MESON8B_RESET_CPU0_SOFT_RESET, HHI_SYS_CPU_CLK_CNTL0, 24),
87 1.1 jmcneill MESON_CLK_RESET(MESON8B_RESET_CPU1_SOFT_RESET, HHI_SYS_CPU_CLK_CNTL0, 25),
88 1.1 jmcneill MESON_CLK_RESET(MESON8B_RESET_CPU2_SOFT_RESET, HHI_SYS_CPU_CLK_CNTL0, 26),
89 1.1 jmcneill MESON_CLK_RESET(MESON8B_RESET_CPU3_SOFT_RESET, HHI_SYS_CPU_CLK_CNTL0, 27),
90 1.1 jmcneill };
91 1.1 jmcneill
92 1.1 jmcneill static const char *mpeg_sel_parents[] = { "xtal", NULL, "fclk_div7", "mpll_clkout1", "mpll_clkout2", "fclk_div4", "fclk_div3", "fclk_div5" };
93 1.1 jmcneill static const char *cpu_in_sel_parents[] = { "xtal", "sys_pll" };
94 1.1 jmcneill static const char *cpu_scale_out_sel_parents[] = { "cpu_in_sel", "cpu_in_div2", "cpu_in_div3", "cpu_scale_div" };
95 1.1 jmcneill static const char *cpu_clk_parents[] = { "xtal", "cpu_scale_out_sel" };
96 1.1 jmcneill static const char *periph_clk_sel_parents[] = { "cpu_clk_div2", "cpu_clk_div3", "cpu_clk_div4", "cpu_clk_div5", "cpu_clk_div6", "cpu_clk_div7", "cpu_clk_div8" };
97 1.1 jmcneill
98 1.2 jmcneill static int
99 1.2 jmcneill meson8b_clkc_pll_sys_set_rate(struct meson_clk_softc *sc,
100 1.2 jmcneill struct meson_clk_clk *clk, u_int rate)
101 1.2 jmcneill {
102 1.2 jmcneill struct clk *clkp, *clkp_parent;
103 1.3 jmcneill int error;
104 1.2 jmcneill
105 1.2 jmcneill KASSERT(clk->type == MESON_CLK_PLL);
106 1.2 jmcneill
107 1.2 jmcneill clkp = &clk->base;
108 1.2 jmcneill clkp_parent = clk_get_parent(clkp);
109 1.2 jmcneill if (clkp_parent == NULL)
110 1.2 jmcneill return ENXIO;
111 1.2 jmcneill
112 1.2 jmcneill const u_int old_rate = clk_get_rate(clkp);
113 1.2 jmcneill if (old_rate == rate)
114 1.2 jmcneill return 0;
115 1.2 jmcneill
116 1.2 jmcneill const u_int parent_rate = clk_get_rate(clkp_parent);
117 1.2 jmcneill if (parent_rate == 0)
118 1.2 jmcneill return EIO;
119 1.2 jmcneill
120 1.3 jmcneill CLK_LOCK(sc);
121 1.3 jmcneill
122 1.2 jmcneill uint32_t cntl0 = CLK_READ(sc, HHI_SYS_CPU_CLK_CNTL0);
123 1.2 jmcneill uint32_t cntl = CLK_READ(sc, HHI_SYS_PLL_CNTL);
124 1.2 jmcneill
125 1.2 jmcneill u_int new_mul = rate / parent_rate;
126 1.2 jmcneill u_int new_div = 1;
127 1.2 jmcneill u_int new_od = 0;
128 1.2 jmcneill
129 1.2 jmcneill if (rate < 600 * 1000000) {
130 1.2 jmcneill new_od = 2;
131 1.2 jmcneill new_mul *= 4;
132 1.2 jmcneill } else if (rate < 1200 * 1000000) {
133 1.2 jmcneill new_od = 1;
134 1.2 jmcneill new_mul *= 2;
135 1.2 jmcneill }
136 1.2 jmcneill
137 1.3 jmcneill if ((cntl0 & HHI_SYS_CPU_CLK_CNTL0_CLKSEL) == 0) {
138 1.3 jmcneill error = EIO;
139 1.3 jmcneill goto done;
140 1.3 jmcneill }
141 1.3 jmcneill if (__SHIFTOUT(cntl0, HHI_SYS_CPU_CLK_CNTL0_PLLSEL) != 1) {
142 1.3 jmcneill error = EIO;
143 1.3 jmcneill goto done;
144 1.3 jmcneill }
145 1.3 jmcneill if (__SHIFTOUT(cntl0, HHI_SYS_CPU_CLK_CNTL0_SOUTSEL) != 0) {
146 1.3 jmcneill error = EIO;
147 1.3 jmcneill goto done;
148 1.3 jmcneill }
149 1.2 jmcneill
150 1.2 jmcneill cntl &= ~HHI_SYS_PLL_CNTL_MUL;
151 1.2 jmcneill cntl |= __SHIFTIN(new_mul, HHI_SYS_PLL_CNTL_MUL);
152 1.2 jmcneill cntl &= ~HHI_SYS_PLL_CNTL_DIV;
153 1.2 jmcneill cntl |= __SHIFTIN(new_div, HHI_SYS_PLL_CNTL_DIV);
154 1.2 jmcneill cntl &= ~HHI_SYS_PLL_CNTL_OD;
155 1.2 jmcneill cntl |= __SHIFTIN(new_od, HHI_SYS_PLL_CNTL_OD);
156 1.2 jmcneill
157 1.2 jmcneill /* Switch CPU to XTAL clock */
158 1.2 jmcneill cntl0 &= ~HHI_SYS_CPU_CLK_CNTL0_CLKSEL;
159 1.2 jmcneill CLK_WRITE(sc, HHI_SYS_CPU_CLK_CNTL0, cntl0);
160 1.2 jmcneill
161 1.2 jmcneill delay((100 * old_rate) / parent_rate);
162 1.2 jmcneill
163 1.2 jmcneill /* Update multiplier */
164 1.2 jmcneill do {
165 1.2 jmcneill CLK_WRITE(sc, HHI_SYS_PLL_CNTL, cntl);
166 1.2 jmcneill
167 1.2 jmcneill /* Switch CPU to sys pll */
168 1.2 jmcneill cntl0 |= HHI_SYS_CPU_CLK_CNTL0_CLKSEL;
169 1.2 jmcneill CLK_WRITE(sc, HHI_SYS_CPU_CLK_CNTL0, cntl0);
170 1.2 jmcneill } while ((CLK_READ(sc, HHI_SYS_PLL_CNTL) & HHI_SYS_PLL_CNTL_LOCK) == 0);
171 1.2 jmcneill
172 1.3 jmcneill error = 0;
173 1.3 jmcneill
174 1.3 jmcneill done:
175 1.3 jmcneill CLK_UNLOCK(sc);
176 1.3 jmcneill
177 1.3 jmcneill return error;
178 1.2 jmcneill }
179 1.2 jmcneill
180 1.1 jmcneill static struct meson_clk_clk meson8b_clkc_clks[] = {
181 1.1 jmcneill
182 1.1 jmcneill MESON_CLK_FIXED(MESON8B_CLOCK_XTAL, "xtal", 24000000),
183 1.1 jmcneill
184 1.2 jmcneill MESON_CLK_PLL_RATE(MESON8B_CLOCK_PLL_SYS_DCO, "pll_sys_dco", "xtal",
185 1.1 jmcneill MESON_CLK_PLL_REG(HHI_SYS_PLL_CNTL, __BIT(30)), /* enable */
186 1.1 jmcneill MESON_CLK_PLL_REG(HHI_SYS_PLL_CNTL, __BITS(8,0)), /* m */
187 1.1 jmcneill MESON_CLK_PLL_REG(HHI_SYS_PLL_CNTL, __BITS(13,9)), /* n */
188 1.1 jmcneill MESON_CLK_PLL_REG_INVALID, /* frac */
189 1.1 jmcneill MESON_CLK_PLL_REG(HHI_SYS_PLL_CNTL, __BIT(31)), /* l */
190 1.1 jmcneill MESON_CLK_PLL_REG(HHI_SYS_PLL_CNTL, __BIT(29)), /* reset */
191 1.2 jmcneill meson8b_clkc_pll_sys_set_rate,
192 1.1 jmcneill 0),
193 1.1 jmcneill
194 1.1 jmcneill MESON_CLK_DIV(MESON8B_CLOCK_PLL_SYS, "sys_pll", "pll_sys_dco",
195 1.1 jmcneill HHI_SYS_PLL_CNTL, /* reg */
196 1.1 jmcneill __BITS(17,16), /* div */
197 1.2 jmcneill MESON_CLK_DIV_POWER_OF_TWO | MESON_CLK_DIV_SET_RATE_PARENT),
198 1.1 jmcneill
199 1.1 jmcneill MESON_CLK_MUX(MESON8B_CLOCK_CPU_IN_SEL, "cpu_in_sel", cpu_in_sel_parents,
200 1.1 jmcneill HHI_SYS_CPU_CLK_CNTL0, /* reg */
201 1.1 jmcneill __BIT(0), /* sel */
202 1.1 jmcneill 0),
203 1.1 jmcneill
204 1.1 jmcneill MESON_CLK_FIXED_FACTOR(MESON8B_CLOCK_CPU_IN_DIV2, "cpu_in_div2", "cpu_in_sel", 2, 1),
205 1.1 jmcneill MESON_CLK_FIXED_FACTOR(MESON8B_CLOCK_CPU_IN_DIV3, "cpu_in_div3", "cpu_in_sel", 3, 1),
206 1.1 jmcneill
207 1.1 jmcneill MESON_CLK_DIV(MESON8B_CLOCK_CPU_SCALE_DIV, "cpu_scale_div", "cpu_in_sel",
208 1.1 jmcneill HHI_SYS_CPU_CLK_CNTL1, /* reg */
209 1.1 jmcneill __BITS(29,20), /* div */
210 1.2 jmcneill MESON_CLK_DIV_CPU_SCALE_TABLE | MESON_CLK_DIV_SET_RATE_PARENT),
211 1.1 jmcneill
212 1.1 jmcneill MESON_CLK_MUX(MESON8B_CLOCK_CPU_SCALE_OUT_SEL, "cpu_scale_out_sel", cpu_scale_out_sel_parents,
213 1.1 jmcneill HHI_SYS_CPU_CLK_CNTL0, /* reg */
214 1.1 jmcneill __BITS(3,2), /* sel */
215 1.1 jmcneill 0),
216 1.1 jmcneill
217 1.1 jmcneill MESON_CLK_MUX(MESON8B_CLOCK_CPUCLK, "cpu_clk", cpu_clk_parents,
218 1.1 jmcneill HHI_SYS_CPU_CLK_CNTL0, /* reg */
219 1.1 jmcneill __BIT(7), /* sel */
220 1.1 jmcneill 0),
221 1.1 jmcneill
222 1.1 jmcneill MESON_CLK_FIXED_FACTOR(MESON8B_CLOCK_CPU_CLK_DIV2, "cpu_clk_div2", "cpu_clk", 2, 1),
223 1.1 jmcneill MESON_CLK_FIXED_FACTOR(MESON8B_CLOCK_CPU_CLK_DIV3, "cpu_clk_div3", "cpu_clk", 3, 1),
224 1.1 jmcneill MESON_CLK_FIXED_FACTOR(MESON8B_CLOCK_CPU_CLK_DIV4, "cpu_clk_div4", "cpu_clk", 4, 1),
225 1.1 jmcneill MESON_CLK_FIXED_FACTOR(MESON8B_CLOCK_CPU_CLK_DIV5, "cpu_clk_div5", "cpu_clk", 5, 1),
226 1.1 jmcneill MESON_CLK_FIXED_FACTOR(MESON8B_CLOCK_CPU_CLK_DIV6, "cpu_clk_div6", "cpu_clk", 6, 1),
227 1.1 jmcneill MESON_CLK_FIXED_FACTOR(MESON8B_CLOCK_CPU_CLK_DIV7, "cpu_clk_div7", "cpu_clk", 7, 1),
228 1.1 jmcneill MESON_CLK_FIXED_FACTOR(MESON8B_CLOCK_CPU_CLK_DIV8, "cpu_clk_div8", "cpu_clk", 8, 1),
229 1.1 jmcneill
230 1.1 jmcneill MESON_CLK_MUX(MESON8B_CLOCK_PERIPH_SEL, "periph_clk_sel", periph_clk_sel_parents,
231 1.1 jmcneill HHI_SYS_CPU_CLK_CNTL1, /* reg */
232 1.1 jmcneill __BITS(8,6), /* sel */
233 1.1 jmcneill 0),
234 1.1 jmcneill MESON_CLK_GATE_FLAGS(MESON8B_CLOCK_PERIPH, "periph_clk_dis", "periph_clk_sel",
235 1.1 jmcneill HHI_SYS_CPU_CLK_CNTL1, /* reg */
236 1.1 jmcneill 17, /* bit */
237 1.1 jmcneill MESON_CLK_GATE_SET_TO_DISABLE),
238 1.1 jmcneill
239 1.1 jmcneill MESON_CLK_PLL(MESON8B_CLOCK_PLL_FIXED_DCO, "pll_fixed_dco", "xtal",
240 1.1 jmcneill MESON_CLK_PLL_REG(HHI_MPLL_CNTL, __BIT(30)), /* enable */
241 1.1 jmcneill MESON_CLK_PLL_REG(HHI_MPLL_CNTL, __BITS(8,0)), /* m */
242 1.1 jmcneill MESON_CLK_PLL_REG(HHI_MPLL_CNTL, __BITS(13,9)), /* n */
243 1.1 jmcneill MESON_CLK_PLL_REG(HHI_MPLL_CNTL2, __BITS(11,0)), /* frac */
244 1.1 jmcneill MESON_CLK_PLL_REG(HHI_MPLL_CNTL, __BIT(31)), /* l */
245 1.1 jmcneill MESON_CLK_PLL_REG(HHI_MPLL_CNTL, __BIT(29)), /* reset */
246 1.1 jmcneill 0),
247 1.1 jmcneill
248 1.1 jmcneill MESON_CLK_DIV(MESON8B_CLOCK_PLL_FIXED, "pll_fixed", "pll_fixed_dco",
249 1.1 jmcneill HHI_MPLL_CNTL, /* reg */
250 1.1 jmcneill __BITS(17,16), /* div */
251 1.1 jmcneill MESON_CLK_DIV_POWER_OF_TWO),
252 1.1 jmcneill
253 1.1 jmcneill MESON_CLK_DIV(MESON8B_CLOCK_MPLL_PREDIV, "mpll_prediv", "pll_fixed",
254 1.1 jmcneill HHI_MPLL_CNTL5, /* reg */
255 1.1 jmcneill __BIT(12), /* div */
256 1.1 jmcneill 0),
257 1.1 jmcneill
258 1.1 jmcneill MESON_CLK_MPLL(MESON8B_CLOCK_MPLL0_DIV, "mpll0_div", "mpll_prediv",
259 1.1 jmcneill MESON_CLK_PLL_REG(HHI_MPLL_CNTL7, __BITS(13,0)), /* sdm */
260 1.1 jmcneill MESON_CLK_PLL_REG(HHI_MPLL_CNTL7, __BIT(15)), /* sdm_enable */
261 1.1 jmcneill MESON_CLK_PLL_REG(HHI_MPLL_CNTL7, __BITS(24,16)), /* n2 */
262 1.1 jmcneill MESON_CLK_PLL_REG(HHI_MPLL_CNTL, __BIT(25)), /* ssen */
263 1.1 jmcneill 0),
264 1.1 jmcneill MESON_CLK_MPLL(MESON8B_CLOCK_MPLL1_DIV, "mpll1_div", "mpll_prediv",
265 1.1 jmcneill MESON_CLK_PLL_REG(HHI_MPLL_CNTL8, __BITS(13,0)), /* sdm */
266 1.1 jmcneill MESON_CLK_PLL_REG(HHI_MPLL_CNTL8, __BIT(15)), /* sdm_enable */
267 1.1 jmcneill MESON_CLK_PLL_REG(HHI_MPLL_CNTL8, __BITS(24,16)), /* n2 */
268 1.1 jmcneill MESON_CLK_PLL_REG_INVALID, /* ssen */
269 1.1 jmcneill 0),
270 1.1 jmcneill MESON_CLK_MPLL(MESON8B_CLOCK_MPLL2_DIV, "mpll2_div", "mpll_prediv",
271 1.5 jmcneill MESON_CLK_PLL_REG(HHI_MPLL_CNTL9, __BITS(13,0)), /* sdm */
272 1.5 jmcneill MESON_CLK_PLL_REG(HHI_MPLL_CNTL9, __BIT(15)), /* sdm_enable */
273 1.5 jmcneill MESON_CLK_PLL_REG(HHI_MPLL_CNTL9, __BITS(24,16)), /* n2 */
274 1.1 jmcneill MESON_CLK_PLL_REG_INVALID, /* ssen */
275 1.1 jmcneill 0),
276 1.1 jmcneill
277 1.1 jmcneill MESON_CLK_GATE(MESON8B_CLOCK_MPLL0, "mpll0", "mpll0_div", HHI_MPLL_CNTL7, 14),
278 1.1 jmcneill MESON_CLK_GATE(MESON8B_CLOCK_MPLL1, "mpll1", "mpll1_div", HHI_MPLL_CNTL8, 14),
279 1.1 jmcneill MESON_CLK_GATE(MESON8B_CLOCK_MPLL2, "mpll2", "mpll2_div", HHI_MPLL_CNTL9, 14),
280 1.1 jmcneill
281 1.1 jmcneill MESON_CLK_FIXED_FACTOR(MESON8B_CLOCK_FCLK_DIV2_DIV, "fclk_div2_div", "pll_fixed", 2, 1),
282 1.1 jmcneill MESON_CLK_FIXED_FACTOR(MESON8B_CLOCK_FCLK_DIV3_DIV, "fclk_div3_div", "pll_fixed", 3, 1),
283 1.1 jmcneill MESON_CLK_FIXED_FACTOR(MESON8B_CLOCK_FCLK_DIV4_DIV, "fclk_div4_div", "pll_fixed", 4, 1),
284 1.1 jmcneill MESON_CLK_FIXED_FACTOR(MESON8B_CLOCK_FCLK_DIV5_DIV, "fclk_div5_div", "pll_fixed", 5, 1),
285 1.1 jmcneill MESON_CLK_FIXED_FACTOR(MESON8B_CLOCK_FCLK_DIV7_DIV, "fclk_div7_div", "pll_fixed", 7, 1),
286 1.1 jmcneill
287 1.1 jmcneill MESON_CLK_GATE(MESON8B_CLOCK_FCLK_DIV2, "fclk_div2", "fclk_div2_div", HHI_MPLL_CNTL6, 27),
288 1.1 jmcneill MESON_CLK_GATE(MESON8B_CLOCK_FCLK_DIV3, "fclk_div3", "fclk_div3_div", HHI_MPLL_CNTL6, 28),
289 1.1 jmcneill MESON_CLK_GATE(MESON8B_CLOCK_FCLK_DIV4, "fclk_div4", "fclk_div4_div", HHI_MPLL_CNTL6, 29),
290 1.1 jmcneill MESON_CLK_GATE(MESON8B_CLOCK_FCLK_DIV5, "fclk_div5", "fclk_div5_div", HHI_MPLL_CNTL6, 30),
291 1.1 jmcneill MESON_CLK_GATE(MESON8B_CLOCK_FCLK_DIV7, "fclk_div7", "fclk_div7_div", HHI_MPLL_CNTL6, 31),
292 1.1 jmcneill
293 1.1 jmcneill MESON_CLK_MUX(MESON8B_CLOCK_MPEG_SEL, "mpeg_sel", mpeg_sel_parents,
294 1.1 jmcneill HHI_MPEG_CLK_CNTL, /* reg */
295 1.1 jmcneill __BITS(14,12), /* sel */
296 1.1 jmcneill 0),
297 1.1 jmcneill
298 1.1 jmcneill MESON_CLK_DIV(MESON8B_CLOCK_MPEG_DIV, "mpeg_div", "mpeg_sel",
299 1.1 jmcneill HHI_MPEG_CLK_CNTL, /* reg */
300 1.1 jmcneill __BITS(6,0), /* div */
301 1.1 jmcneill 0),
302 1.1 jmcneill
303 1.1 jmcneill MESON_CLK_GATE(MESON8B_CLOCK_CLK81, "clk81", "mpeg_div", HHI_MPEG_CLK_CNTL, 7),
304 1.1 jmcneill
305 1.1 jmcneill MESON_CLK_GATE(MESON8B_CLOCK_I2C, "i2c", "clk81", HHI_GCLK_MPEG0, 9),
306 1.1 jmcneill MESON_CLK_GATE(MESON8B_CLOCK_SAR_ADC, "sar_adc", "clk81", HHI_GCLK_MPEG0, 10),
307 1.1 jmcneill MESON_CLK_GATE(MESON8B_CLOCK_RNG0, "rng0", "clk81", HHI_GCLK_MPEG0, 12),
308 1.1 jmcneill MESON_CLK_GATE(MESON8B_CLOCK_UART0, "uart0", "clk81", HHI_GCLK_MPEG0, 13),
309 1.1 jmcneill MESON_CLK_GATE(MESON8B_CLOCK_SDHC, "sdhc", "clk81", HHI_GCLK_MPEG0, 14),
310 1.1 jmcneill MESON_CLK_GATE(MESON8B_CLOCK_SDIO, "sdio", "clk81", HHI_GCLK_MPEG0, 17),
311 1.1 jmcneill
312 1.1 jmcneill MESON_CLK_GATE(MESON8B_CLOCK_ETH, "eth", "clk81", HHI_GCLK_MPEG1, 3),
313 1.1 jmcneill MESON_CLK_GATE(MESON8B_CLOCK_UART1, "uart1", "clk81", HHI_GCLK_MPEG1, 16),
314 1.1 jmcneill MESON_CLK_GATE(MESON8B_CLOCK_USB0, "usb0", "clk81", HHI_GCLK_MPEG1, 21),
315 1.1 jmcneill MESON_CLK_GATE(MESON8B_CLOCK_USB1, "usb1", "clk81", HHI_GCLK_MPEG1, 22),
316 1.1 jmcneill MESON_CLK_GATE(MESON8B_CLOCK_USB, "usb", "clk81", HHI_GCLK_MPEG1, 26),
317 1.1 jmcneill MESON_CLK_GATE(MESON8B_CLOCK_EFUSE, "efuse", "clk81", HHI_GCLK_MPEG1, 30),
318 1.1 jmcneill
319 1.1 jmcneill MESON_CLK_GATE(MESON8B_CLOCK_USB1_DDR_BRIDGE, "usb1_ddr_bridge", "clk81", HHI_GCLK_MPEG2, 8),
320 1.1 jmcneill MESON_CLK_GATE(MESON8B_CLOCK_USB0_DDR_BRIDGE, "usb0_ddr_bridge", "clk81", HHI_GCLK_MPEG2, 9),
321 1.1 jmcneill MESON_CLK_GATE(MESON8B_CLOCK_UART2, "uart2", "clk81", HHI_GCLK_MPEG2, 15),
322 1.1 jmcneill };
323 1.1 jmcneill
324 1.1 jmcneill static int
325 1.1 jmcneill meson8b_clkc_match(device_t parent, cfdata_t cf, void *aux)
326 1.1 jmcneill {
327 1.1 jmcneill struct fdt_attach_args * const faa = aux;
328 1.1 jmcneill
329 1.1 jmcneill return of_match_compatible(faa->faa_phandle, compatible);
330 1.1 jmcneill }
331 1.1 jmcneill
332 1.1 jmcneill static void
333 1.1 jmcneill meson8b_clkc_attach(device_t parent, device_t self, void *aux)
334 1.1 jmcneill {
335 1.1 jmcneill struct meson_clk_softc * const sc = device_private(self);
336 1.1 jmcneill struct fdt_attach_args * const faa = aux;
337 1.1 jmcneill
338 1.1 jmcneill sc->sc_dev = self;
339 1.1 jmcneill sc->sc_phandle = faa->faa_phandle;
340 1.4 skrll sc->sc_syscon = fdtbus_syscon_lookup(OF_parent(sc->sc_phandle));
341 1.4 skrll if (sc->sc_syscon == NULL) {
342 1.4 skrll aprint_error(": couldn't get syscon registers\n");
343 1.3 jmcneill return;
344 1.3 jmcneill }
345 1.1 jmcneill
346 1.1 jmcneill sc->sc_resets = meson8b_clkc_resets;
347 1.1 jmcneill sc->sc_nresets = __arraycount(meson8b_clkc_resets);
348 1.1 jmcneill
349 1.1 jmcneill sc->sc_clks = meson8b_clkc_clks;
350 1.1 jmcneill sc->sc_nclks = __arraycount(meson8b_clkc_clks);
351 1.1 jmcneill
352 1.3 jmcneill meson_clk_attach(sc);
353 1.1 jmcneill
354 1.1 jmcneill aprint_naive("\n");
355 1.1 jmcneill aprint_normal(": Meson8b clock controller\n");
356 1.1 jmcneill
357 1.1 jmcneill meson_clk_print(sc);
358 1.1 jmcneill }
359