meson_clk.c revision 1.1 1 1.1 jmcneill /* $NetBSD: meson_clk.c,v 1.1 2019/01/19 20:56:03 jmcneill Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2017-2019 Jared McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #include <sys/cdefs.h>
30 1.1 jmcneill __KERNEL_RCSID(0, "$NetBSD: meson_clk.c,v 1.1 2019/01/19 20:56:03 jmcneill Exp $");
31 1.1 jmcneill
32 1.1 jmcneill #include <sys/param.h>
33 1.1 jmcneill #include <sys/bus.h>
34 1.1 jmcneill #include <sys/cpu.h>
35 1.1 jmcneill #include <sys/device.h>
36 1.1 jmcneill
37 1.1 jmcneill #include <dev/fdt/fdtvar.h>
38 1.1 jmcneill
39 1.1 jmcneill #include <dev/clk/clk_backend.h>
40 1.1 jmcneill
41 1.1 jmcneill #include <arm/amlogic/meson_clk.h>
42 1.1 jmcneill
43 1.1 jmcneill static void *
44 1.1 jmcneill meson_clk_reset_acquire(device_t dev, const void *data, size_t len)
45 1.1 jmcneill {
46 1.1 jmcneill struct meson_clk_softc * const sc = device_private(dev);
47 1.1 jmcneill struct meson_clk_reset *reset;
48 1.1 jmcneill
49 1.1 jmcneill if (len != 4)
50 1.1 jmcneill return NULL;
51 1.1 jmcneill
52 1.1 jmcneill const u_int reset_id = be32dec(data);
53 1.1 jmcneill
54 1.1 jmcneill if (reset_id >= sc->sc_nresets)
55 1.1 jmcneill return NULL;
56 1.1 jmcneill
57 1.1 jmcneill reset = &sc->sc_resets[reset_id];
58 1.1 jmcneill if (reset->mask == 0)
59 1.1 jmcneill return NULL;
60 1.1 jmcneill
61 1.1 jmcneill return reset;
62 1.1 jmcneill }
63 1.1 jmcneill
64 1.1 jmcneill static void
65 1.1 jmcneill meson_clk_reset_release(device_t dev, void *priv)
66 1.1 jmcneill {
67 1.1 jmcneill }
68 1.1 jmcneill
69 1.1 jmcneill static int
70 1.1 jmcneill meson_clk_reset_assert(device_t dev, void *priv)
71 1.1 jmcneill {
72 1.1 jmcneill struct meson_clk_softc * const sc = device_private(dev);
73 1.1 jmcneill struct meson_clk_reset * const reset = priv;
74 1.1 jmcneill
75 1.1 jmcneill const uint32_t val = CLK_READ(sc, reset->reg);
76 1.1 jmcneill CLK_WRITE(sc, reset->reg, val | reset->mask);
77 1.1 jmcneill
78 1.1 jmcneill return 0;
79 1.1 jmcneill }
80 1.1 jmcneill
81 1.1 jmcneill static int
82 1.1 jmcneill meson_clk_reset_deassert(device_t dev, void *priv)
83 1.1 jmcneill {
84 1.1 jmcneill struct meson_clk_softc * const sc = device_private(dev);
85 1.1 jmcneill struct meson_clk_reset * const reset = priv;
86 1.1 jmcneill
87 1.1 jmcneill const uint32_t val = CLK_READ(sc, reset->reg);
88 1.1 jmcneill CLK_WRITE(sc, reset->reg, val & ~reset->mask);
89 1.1 jmcneill
90 1.1 jmcneill return 0;
91 1.1 jmcneill }
92 1.1 jmcneill
93 1.1 jmcneill static const struct fdtbus_reset_controller_func meson_clk_fdtreset_funcs = {
94 1.1 jmcneill .acquire = meson_clk_reset_acquire,
95 1.1 jmcneill .release = meson_clk_reset_release,
96 1.1 jmcneill .reset_assert = meson_clk_reset_assert,
97 1.1 jmcneill .reset_deassert = meson_clk_reset_deassert,
98 1.1 jmcneill };
99 1.1 jmcneill
100 1.1 jmcneill static struct clk *
101 1.1 jmcneill meson_clk_clock_decode(device_t dev, int cc_phandle, const void *data,
102 1.1 jmcneill size_t len)
103 1.1 jmcneill {
104 1.1 jmcneill struct meson_clk_softc * const sc = device_private(dev);
105 1.1 jmcneill struct meson_clk_clk *clk;
106 1.1 jmcneill
107 1.1 jmcneill if (len != 4)
108 1.1 jmcneill return NULL;
109 1.1 jmcneill
110 1.1 jmcneill const u_int clock_id = be32dec(data);
111 1.1 jmcneill if (clock_id >= sc->sc_nclks)
112 1.1 jmcneill return NULL;
113 1.1 jmcneill
114 1.1 jmcneill clk = &sc->sc_clks[clock_id];
115 1.1 jmcneill if (clk->type == MESON_CLK_UNKNOWN)
116 1.1 jmcneill return NULL;
117 1.1 jmcneill
118 1.1 jmcneill return &clk->base;
119 1.1 jmcneill }
120 1.1 jmcneill
121 1.1 jmcneill static const struct fdtbus_clock_controller_func meson_clk_fdtclock_funcs = {
122 1.1 jmcneill .decode = meson_clk_clock_decode,
123 1.1 jmcneill };
124 1.1 jmcneill
125 1.1 jmcneill static struct clk *
126 1.1 jmcneill meson_clk_clock_get(void *priv, const char *name)
127 1.1 jmcneill {
128 1.1 jmcneill struct meson_clk_softc * const sc = priv;
129 1.1 jmcneill struct meson_clk_clk *clk;
130 1.1 jmcneill
131 1.1 jmcneill clk = meson_clk_clock_find(sc, name);
132 1.1 jmcneill if (clk == NULL)
133 1.1 jmcneill return NULL;
134 1.1 jmcneill
135 1.1 jmcneill return &clk->base;
136 1.1 jmcneill }
137 1.1 jmcneill
138 1.1 jmcneill static void
139 1.1 jmcneill meson_clk_clock_put(void *priv, struct clk *clk)
140 1.1 jmcneill {
141 1.1 jmcneill }
142 1.1 jmcneill
143 1.1 jmcneill static u_int
144 1.1 jmcneill meson_clk_clock_get_rate(void *priv, struct clk *clkp)
145 1.1 jmcneill {
146 1.1 jmcneill struct meson_clk_softc * const sc = priv;
147 1.1 jmcneill struct meson_clk_clk *clk = (struct meson_clk_clk *)clkp;
148 1.1 jmcneill struct clk *clkp_parent;
149 1.1 jmcneill
150 1.1 jmcneill if (clk->get_rate)
151 1.1 jmcneill return clk->get_rate(sc, clk);
152 1.1 jmcneill
153 1.1 jmcneill clkp_parent = clk_get_parent(clkp);
154 1.1 jmcneill if (clkp_parent == NULL) {
155 1.1 jmcneill aprint_error("%s: no parent for %s\n", __func__, clk->base.name);
156 1.1 jmcneill return 0;
157 1.1 jmcneill }
158 1.1 jmcneill
159 1.1 jmcneill return clk_get_rate(clkp_parent);
160 1.1 jmcneill }
161 1.1 jmcneill
162 1.1 jmcneill static int
163 1.1 jmcneill meson_clk_clock_set_rate(void *priv, struct clk *clkp, u_int rate)
164 1.1 jmcneill {
165 1.1 jmcneill struct meson_clk_softc * const sc = priv;
166 1.1 jmcneill struct meson_clk_clk *clk = (struct meson_clk_clk *)clkp;
167 1.1 jmcneill struct clk *clkp_parent;
168 1.1 jmcneill
169 1.1 jmcneill if (clkp->flags & CLK_SET_RATE_PARENT) {
170 1.1 jmcneill clkp_parent = clk_get_parent(clkp);
171 1.1 jmcneill if (clkp_parent == NULL) {
172 1.1 jmcneill aprint_error("%s: no parent for %s\n", __func__, clk->base.name);
173 1.1 jmcneill return ENXIO;
174 1.1 jmcneill }
175 1.1 jmcneill return clk_set_rate(clkp_parent, rate);
176 1.1 jmcneill }
177 1.1 jmcneill
178 1.1 jmcneill if (clk->set_rate)
179 1.1 jmcneill return clk->set_rate(sc, clk, rate);
180 1.1 jmcneill
181 1.1 jmcneill return ENXIO;
182 1.1 jmcneill }
183 1.1 jmcneill
184 1.1 jmcneill static u_int
185 1.1 jmcneill meson_clk_clock_round_rate(void *priv, struct clk *clkp, u_int rate)
186 1.1 jmcneill {
187 1.1 jmcneill struct meson_clk_softc * const sc = priv;
188 1.1 jmcneill struct meson_clk_clk *clk = (struct meson_clk_clk *)clkp;
189 1.1 jmcneill struct clk *clkp_parent;
190 1.1 jmcneill
191 1.1 jmcneill if (clkp->flags & CLK_SET_RATE_PARENT) {
192 1.1 jmcneill clkp_parent = clk_get_parent(clkp);
193 1.1 jmcneill if (clkp_parent == NULL) {
194 1.1 jmcneill aprint_error("%s: no parent for %s\n", __func__, clk->base.name);
195 1.1 jmcneill return 0;
196 1.1 jmcneill }
197 1.1 jmcneill return clk_round_rate(clkp_parent, rate);
198 1.1 jmcneill }
199 1.1 jmcneill
200 1.1 jmcneill if (clk->round_rate)
201 1.1 jmcneill return clk->round_rate(sc, clk, rate);
202 1.1 jmcneill
203 1.1 jmcneill return 0;
204 1.1 jmcneill }
205 1.1 jmcneill
206 1.1 jmcneill static int
207 1.1 jmcneill meson_clk_clock_enable(void *priv, struct clk *clkp)
208 1.1 jmcneill {
209 1.1 jmcneill struct meson_clk_softc * const sc = priv;
210 1.1 jmcneill struct meson_clk_clk *clk = (struct meson_clk_clk *)clkp;
211 1.1 jmcneill struct clk *clkp_parent;
212 1.1 jmcneill int error = 0;
213 1.1 jmcneill
214 1.1 jmcneill clkp_parent = clk_get_parent(clkp);
215 1.1 jmcneill if (clkp_parent != NULL) {
216 1.1 jmcneill error = clk_enable(clkp_parent);
217 1.1 jmcneill if (error != 0)
218 1.1 jmcneill return error;
219 1.1 jmcneill }
220 1.1 jmcneill
221 1.1 jmcneill if (clk->enable)
222 1.1 jmcneill error = clk->enable(sc, clk, 1);
223 1.1 jmcneill
224 1.1 jmcneill return error;
225 1.1 jmcneill }
226 1.1 jmcneill
227 1.1 jmcneill static int
228 1.1 jmcneill meson_clk_clock_disable(void *priv, struct clk *clkp)
229 1.1 jmcneill {
230 1.1 jmcneill struct meson_clk_softc * const sc = priv;
231 1.1 jmcneill struct meson_clk_clk *clk = (struct meson_clk_clk *)clkp;
232 1.1 jmcneill int error = EINVAL;
233 1.1 jmcneill
234 1.1 jmcneill if (clk->enable)
235 1.1 jmcneill error = clk->enable(sc, clk, 0);
236 1.1 jmcneill
237 1.1 jmcneill return error;
238 1.1 jmcneill }
239 1.1 jmcneill
240 1.1 jmcneill static int
241 1.1 jmcneill meson_clk_clock_set_parent(void *priv, struct clk *clkp,
242 1.1 jmcneill struct clk *clkp_parent)
243 1.1 jmcneill {
244 1.1 jmcneill struct meson_clk_softc * const sc = priv;
245 1.1 jmcneill struct meson_clk_clk *clk = (struct meson_clk_clk *)clkp;
246 1.1 jmcneill
247 1.1 jmcneill if (clk->set_parent == NULL)
248 1.1 jmcneill return EINVAL;
249 1.1 jmcneill
250 1.1 jmcneill return clk->set_parent(sc, clk, clkp_parent->name);
251 1.1 jmcneill }
252 1.1 jmcneill
253 1.1 jmcneill static struct clk *
254 1.1 jmcneill meson_clk_clock_get_parent(void *priv, struct clk *clkp)
255 1.1 jmcneill {
256 1.1 jmcneill struct meson_clk_softc * const sc = priv;
257 1.1 jmcneill struct meson_clk_clk *clk = (struct meson_clk_clk *)clkp;
258 1.1 jmcneill struct meson_clk_clk *clk_parent;
259 1.1 jmcneill const char *parent;
260 1.1 jmcneill
261 1.1 jmcneill if (clk->get_parent == NULL)
262 1.1 jmcneill return NULL;
263 1.1 jmcneill
264 1.1 jmcneill parent = clk->get_parent(sc, clk);
265 1.1 jmcneill if (parent == NULL)
266 1.1 jmcneill return NULL;
267 1.1 jmcneill
268 1.1 jmcneill clk_parent = meson_clk_clock_find(sc, parent);
269 1.1 jmcneill if (clk_parent != NULL)
270 1.1 jmcneill return &clk_parent->base;
271 1.1 jmcneill
272 1.1 jmcneill /* No parent in this domain, try FDT */
273 1.1 jmcneill return fdtbus_clock_get(sc->sc_phandle, parent);
274 1.1 jmcneill }
275 1.1 jmcneill
276 1.1 jmcneill static const struct clk_funcs meson_clk_clock_funcs = {
277 1.1 jmcneill .get = meson_clk_clock_get,
278 1.1 jmcneill .put = meson_clk_clock_put,
279 1.1 jmcneill .get_rate = meson_clk_clock_get_rate,
280 1.1 jmcneill .set_rate = meson_clk_clock_set_rate,
281 1.1 jmcneill .round_rate = meson_clk_clock_round_rate,
282 1.1 jmcneill .enable = meson_clk_clock_enable,
283 1.1 jmcneill .disable = meson_clk_clock_disable,
284 1.1 jmcneill .set_parent = meson_clk_clock_set_parent,
285 1.1 jmcneill .get_parent = meson_clk_clock_get_parent,
286 1.1 jmcneill };
287 1.1 jmcneill
288 1.1 jmcneill struct meson_clk_clk *
289 1.1 jmcneill meson_clk_clock_find(struct meson_clk_softc *sc, const char *name)
290 1.1 jmcneill {
291 1.1 jmcneill for (int i = 0; i < sc->sc_nclks; i++) {
292 1.1 jmcneill if (sc->sc_clks[i].base.name == NULL)
293 1.1 jmcneill continue;
294 1.1 jmcneill if (strcmp(sc->sc_clks[i].base.name, name) == 0)
295 1.1 jmcneill return &sc->sc_clks[i];
296 1.1 jmcneill }
297 1.1 jmcneill
298 1.1 jmcneill return NULL;
299 1.1 jmcneill }
300 1.1 jmcneill
301 1.1 jmcneill int
302 1.1 jmcneill meson_clk_attach(struct meson_clk_softc *sc, u_int reg_index)
303 1.1 jmcneill {
304 1.1 jmcneill bus_addr_t addr;
305 1.1 jmcneill bus_size_t size;
306 1.1 jmcneill int i;
307 1.1 jmcneill
308 1.1 jmcneill if (fdtbus_get_reg(sc->sc_phandle, reg_index, &addr, &size) != 0) {
309 1.1 jmcneill aprint_error(": couldn't get registers\n");
310 1.1 jmcneill return ENXIO;
311 1.1 jmcneill }
312 1.1 jmcneill if (bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh) != 0) {
313 1.1 jmcneill aprint_error(": couldn't map registers\n");
314 1.1 jmcneill return ENXIO;
315 1.1 jmcneill }
316 1.1 jmcneill
317 1.1 jmcneill sc->sc_clkdom.name = device_xname(sc->sc_dev);
318 1.1 jmcneill sc->sc_clkdom.funcs = &meson_clk_clock_funcs;
319 1.1 jmcneill sc->sc_clkdom.priv = sc;
320 1.1 jmcneill for (i = 0; i < sc->sc_nclks; i++) {
321 1.1 jmcneill sc->sc_clks[i].base.domain = &sc->sc_clkdom;
322 1.1 jmcneill clk_attach(&sc->sc_clks[i].base);
323 1.1 jmcneill }
324 1.1 jmcneill
325 1.1 jmcneill fdtbus_register_clock_controller(sc->sc_dev, sc->sc_phandle,
326 1.1 jmcneill &meson_clk_fdtclock_funcs);
327 1.1 jmcneill
328 1.1 jmcneill fdtbus_register_reset_controller(sc->sc_dev, sc->sc_phandle,
329 1.1 jmcneill &meson_clk_fdtreset_funcs);
330 1.1 jmcneill
331 1.1 jmcneill return 0;
332 1.1 jmcneill }
333 1.1 jmcneill
334 1.1 jmcneill void
335 1.1 jmcneill meson_clk_print(struct meson_clk_softc *sc)
336 1.1 jmcneill {
337 1.1 jmcneill struct meson_clk_clk *clk;
338 1.1 jmcneill struct clk *clkp_parent;
339 1.1 jmcneill const char *type;
340 1.1 jmcneill int i;
341 1.1 jmcneill
342 1.1 jmcneill for (i = 0; i < sc->sc_nclks; i++) {
343 1.1 jmcneill clk = &sc->sc_clks[i];
344 1.1 jmcneill if (clk->type == MESON_CLK_UNKNOWN)
345 1.1 jmcneill continue;
346 1.1 jmcneill
347 1.1 jmcneill clkp_parent = clk_get_parent(&clk->base);
348 1.1 jmcneill
349 1.1 jmcneill switch (clk->type) {
350 1.1 jmcneill case MESON_CLK_FIXED: type = "fixed"; break;
351 1.1 jmcneill case MESON_CLK_GATE: type = "gate"; break;
352 1.1 jmcneill case MESON_CLK_MPLL: type = "mpll"; break;
353 1.1 jmcneill case MESON_CLK_PLL: type = "pll"; break;
354 1.1 jmcneill case MESON_CLK_DIV: type = "div"; break;
355 1.1 jmcneill case MESON_CLK_FIXED_FACTOR: type = "fixed-factor"; break;
356 1.1 jmcneill case MESON_CLK_MUX: type = "mux"; break;
357 1.1 jmcneill default: type = "???"; break;
358 1.1 jmcneill }
359 1.1 jmcneill
360 1.1 jmcneill aprint_debug_dev(sc->sc_dev,
361 1.1 jmcneill "%3d %-12s %2s %-12s %-7s ",
362 1.1 jmcneill i,
363 1.1 jmcneill clk->base.name,
364 1.1 jmcneill clkp_parent ? "<-" : "",
365 1.1 jmcneill clkp_parent ? clkp_parent->name : "",
366 1.1 jmcneill type);
367 1.1 jmcneill aprint_debug("%10u Hz\n", clk_get_rate(&clk->base));
368 1.1 jmcneill }
369 1.1 jmcneill }
370