meson_clk.c revision 1.3 1 1.3 jmcneill /* $NetBSD: meson_clk.c,v 1.3 2019/04/19 19:07:56 jmcneill Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2017-2019 Jared McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #include <sys/cdefs.h>
30 1.3 jmcneill __KERNEL_RCSID(0, "$NetBSD: meson_clk.c,v 1.3 2019/04/19 19:07:56 jmcneill Exp $");
31 1.1 jmcneill
32 1.1 jmcneill #include <sys/param.h>
33 1.1 jmcneill #include <sys/bus.h>
34 1.1 jmcneill #include <sys/cpu.h>
35 1.1 jmcneill #include <sys/device.h>
36 1.1 jmcneill
37 1.1 jmcneill #include <dev/fdt/fdtvar.h>
38 1.2 jmcneill #include <dev/fdt/syscon.h>
39 1.1 jmcneill
40 1.1 jmcneill #include <dev/clk/clk_backend.h>
41 1.1 jmcneill
42 1.1 jmcneill #include <arm/amlogic/meson_clk.h>
43 1.1 jmcneill
44 1.1 jmcneill static void *
45 1.1 jmcneill meson_clk_reset_acquire(device_t dev, const void *data, size_t len)
46 1.1 jmcneill {
47 1.1 jmcneill struct meson_clk_softc * const sc = device_private(dev);
48 1.1 jmcneill struct meson_clk_reset *reset;
49 1.1 jmcneill
50 1.1 jmcneill if (len != 4)
51 1.1 jmcneill return NULL;
52 1.1 jmcneill
53 1.1 jmcneill const u_int reset_id = be32dec(data);
54 1.1 jmcneill
55 1.1 jmcneill if (reset_id >= sc->sc_nresets)
56 1.1 jmcneill return NULL;
57 1.1 jmcneill
58 1.1 jmcneill reset = &sc->sc_resets[reset_id];
59 1.1 jmcneill if (reset->mask == 0)
60 1.1 jmcneill return NULL;
61 1.1 jmcneill
62 1.1 jmcneill return reset;
63 1.1 jmcneill }
64 1.1 jmcneill
65 1.1 jmcneill static void
66 1.1 jmcneill meson_clk_reset_release(device_t dev, void *priv)
67 1.1 jmcneill {
68 1.1 jmcneill }
69 1.1 jmcneill
70 1.1 jmcneill static int
71 1.1 jmcneill meson_clk_reset_assert(device_t dev, void *priv)
72 1.1 jmcneill {
73 1.1 jmcneill struct meson_clk_softc * const sc = device_private(dev);
74 1.1 jmcneill struct meson_clk_reset * const reset = priv;
75 1.1 jmcneill
76 1.2 jmcneill CLK_LOCK(sc);
77 1.1 jmcneill const uint32_t val = CLK_READ(sc, reset->reg);
78 1.1 jmcneill CLK_WRITE(sc, reset->reg, val | reset->mask);
79 1.2 jmcneill CLK_UNLOCK(sc);
80 1.1 jmcneill
81 1.1 jmcneill return 0;
82 1.1 jmcneill }
83 1.1 jmcneill
84 1.1 jmcneill static int
85 1.1 jmcneill meson_clk_reset_deassert(device_t dev, void *priv)
86 1.1 jmcneill {
87 1.1 jmcneill struct meson_clk_softc * const sc = device_private(dev);
88 1.1 jmcneill struct meson_clk_reset * const reset = priv;
89 1.1 jmcneill
90 1.2 jmcneill CLK_LOCK(sc);
91 1.1 jmcneill const uint32_t val = CLK_READ(sc, reset->reg);
92 1.1 jmcneill CLK_WRITE(sc, reset->reg, val & ~reset->mask);
93 1.2 jmcneill CLK_UNLOCK(sc);
94 1.1 jmcneill
95 1.1 jmcneill return 0;
96 1.1 jmcneill }
97 1.1 jmcneill
98 1.1 jmcneill static const struct fdtbus_reset_controller_func meson_clk_fdtreset_funcs = {
99 1.1 jmcneill .acquire = meson_clk_reset_acquire,
100 1.1 jmcneill .release = meson_clk_reset_release,
101 1.1 jmcneill .reset_assert = meson_clk_reset_assert,
102 1.1 jmcneill .reset_deassert = meson_clk_reset_deassert,
103 1.1 jmcneill };
104 1.1 jmcneill
105 1.1 jmcneill static struct clk *
106 1.1 jmcneill meson_clk_clock_decode(device_t dev, int cc_phandle, const void *data,
107 1.1 jmcneill size_t len)
108 1.1 jmcneill {
109 1.1 jmcneill struct meson_clk_softc * const sc = device_private(dev);
110 1.1 jmcneill struct meson_clk_clk *clk;
111 1.1 jmcneill
112 1.1 jmcneill if (len != 4)
113 1.1 jmcneill return NULL;
114 1.1 jmcneill
115 1.1 jmcneill const u_int clock_id = be32dec(data);
116 1.1 jmcneill if (clock_id >= sc->sc_nclks)
117 1.1 jmcneill return NULL;
118 1.1 jmcneill
119 1.1 jmcneill clk = &sc->sc_clks[clock_id];
120 1.1 jmcneill if (clk->type == MESON_CLK_UNKNOWN)
121 1.1 jmcneill return NULL;
122 1.1 jmcneill
123 1.1 jmcneill return &clk->base;
124 1.1 jmcneill }
125 1.1 jmcneill
126 1.1 jmcneill static const struct fdtbus_clock_controller_func meson_clk_fdtclock_funcs = {
127 1.1 jmcneill .decode = meson_clk_clock_decode,
128 1.1 jmcneill };
129 1.1 jmcneill
130 1.1 jmcneill static struct clk *
131 1.1 jmcneill meson_clk_clock_get(void *priv, const char *name)
132 1.1 jmcneill {
133 1.1 jmcneill struct meson_clk_softc * const sc = priv;
134 1.1 jmcneill struct meson_clk_clk *clk;
135 1.1 jmcneill
136 1.1 jmcneill clk = meson_clk_clock_find(sc, name);
137 1.1 jmcneill if (clk == NULL)
138 1.1 jmcneill return NULL;
139 1.1 jmcneill
140 1.1 jmcneill return &clk->base;
141 1.1 jmcneill }
142 1.1 jmcneill
143 1.1 jmcneill static void
144 1.1 jmcneill meson_clk_clock_put(void *priv, struct clk *clk)
145 1.1 jmcneill {
146 1.1 jmcneill }
147 1.1 jmcneill
148 1.1 jmcneill static u_int
149 1.1 jmcneill meson_clk_clock_get_rate(void *priv, struct clk *clkp)
150 1.1 jmcneill {
151 1.1 jmcneill struct meson_clk_softc * const sc = priv;
152 1.1 jmcneill struct meson_clk_clk *clk = (struct meson_clk_clk *)clkp;
153 1.1 jmcneill struct clk *clkp_parent;
154 1.1 jmcneill
155 1.1 jmcneill if (clk->get_rate)
156 1.1 jmcneill return clk->get_rate(sc, clk);
157 1.1 jmcneill
158 1.1 jmcneill clkp_parent = clk_get_parent(clkp);
159 1.1 jmcneill if (clkp_parent == NULL) {
160 1.3 jmcneill aprint_debug("%s: no parent for %s\n", __func__, clk->base.name);
161 1.1 jmcneill return 0;
162 1.1 jmcneill }
163 1.1 jmcneill
164 1.1 jmcneill return clk_get_rate(clkp_parent);
165 1.1 jmcneill }
166 1.1 jmcneill
167 1.1 jmcneill static int
168 1.1 jmcneill meson_clk_clock_set_rate(void *priv, struct clk *clkp, u_int rate)
169 1.1 jmcneill {
170 1.1 jmcneill struct meson_clk_softc * const sc = priv;
171 1.1 jmcneill struct meson_clk_clk *clk = (struct meson_clk_clk *)clkp;
172 1.1 jmcneill struct clk *clkp_parent;
173 1.1 jmcneill
174 1.1 jmcneill if (clkp->flags & CLK_SET_RATE_PARENT) {
175 1.1 jmcneill clkp_parent = clk_get_parent(clkp);
176 1.1 jmcneill if (clkp_parent == NULL) {
177 1.3 jmcneill aprint_debug("%s: no parent for %s\n", __func__, clk->base.name);
178 1.1 jmcneill return ENXIO;
179 1.1 jmcneill }
180 1.1 jmcneill return clk_set_rate(clkp_parent, rate);
181 1.1 jmcneill }
182 1.1 jmcneill
183 1.1 jmcneill if (clk->set_rate)
184 1.1 jmcneill return clk->set_rate(sc, clk, rate);
185 1.1 jmcneill
186 1.1 jmcneill return ENXIO;
187 1.1 jmcneill }
188 1.1 jmcneill
189 1.1 jmcneill static u_int
190 1.1 jmcneill meson_clk_clock_round_rate(void *priv, struct clk *clkp, u_int rate)
191 1.1 jmcneill {
192 1.1 jmcneill struct meson_clk_softc * const sc = priv;
193 1.1 jmcneill struct meson_clk_clk *clk = (struct meson_clk_clk *)clkp;
194 1.1 jmcneill struct clk *clkp_parent;
195 1.1 jmcneill
196 1.1 jmcneill if (clkp->flags & CLK_SET_RATE_PARENT) {
197 1.1 jmcneill clkp_parent = clk_get_parent(clkp);
198 1.1 jmcneill if (clkp_parent == NULL) {
199 1.3 jmcneill aprint_debug("%s: no parent for %s\n", __func__, clk->base.name);
200 1.1 jmcneill return 0;
201 1.1 jmcneill }
202 1.1 jmcneill return clk_round_rate(clkp_parent, rate);
203 1.1 jmcneill }
204 1.1 jmcneill
205 1.1 jmcneill if (clk->round_rate)
206 1.1 jmcneill return clk->round_rate(sc, clk, rate);
207 1.1 jmcneill
208 1.1 jmcneill return 0;
209 1.1 jmcneill }
210 1.1 jmcneill
211 1.1 jmcneill static int
212 1.1 jmcneill meson_clk_clock_enable(void *priv, struct clk *clkp)
213 1.1 jmcneill {
214 1.1 jmcneill struct meson_clk_softc * const sc = priv;
215 1.1 jmcneill struct meson_clk_clk *clk = (struct meson_clk_clk *)clkp;
216 1.1 jmcneill struct clk *clkp_parent;
217 1.1 jmcneill int error = 0;
218 1.1 jmcneill
219 1.1 jmcneill clkp_parent = clk_get_parent(clkp);
220 1.1 jmcneill if (clkp_parent != NULL) {
221 1.1 jmcneill error = clk_enable(clkp_parent);
222 1.1 jmcneill if (error != 0)
223 1.1 jmcneill return error;
224 1.1 jmcneill }
225 1.1 jmcneill
226 1.1 jmcneill if (clk->enable)
227 1.1 jmcneill error = clk->enable(sc, clk, 1);
228 1.1 jmcneill
229 1.1 jmcneill return error;
230 1.1 jmcneill }
231 1.1 jmcneill
232 1.1 jmcneill static int
233 1.1 jmcneill meson_clk_clock_disable(void *priv, struct clk *clkp)
234 1.1 jmcneill {
235 1.1 jmcneill struct meson_clk_softc * const sc = priv;
236 1.1 jmcneill struct meson_clk_clk *clk = (struct meson_clk_clk *)clkp;
237 1.1 jmcneill int error = EINVAL;
238 1.1 jmcneill
239 1.1 jmcneill if (clk->enable)
240 1.1 jmcneill error = clk->enable(sc, clk, 0);
241 1.1 jmcneill
242 1.1 jmcneill return error;
243 1.1 jmcneill }
244 1.1 jmcneill
245 1.1 jmcneill static int
246 1.1 jmcneill meson_clk_clock_set_parent(void *priv, struct clk *clkp,
247 1.1 jmcneill struct clk *clkp_parent)
248 1.1 jmcneill {
249 1.1 jmcneill struct meson_clk_softc * const sc = priv;
250 1.1 jmcneill struct meson_clk_clk *clk = (struct meson_clk_clk *)clkp;
251 1.1 jmcneill
252 1.1 jmcneill if (clk->set_parent == NULL)
253 1.1 jmcneill return EINVAL;
254 1.1 jmcneill
255 1.1 jmcneill return clk->set_parent(sc, clk, clkp_parent->name);
256 1.1 jmcneill }
257 1.1 jmcneill
258 1.1 jmcneill static struct clk *
259 1.1 jmcneill meson_clk_clock_get_parent(void *priv, struct clk *clkp)
260 1.1 jmcneill {
261 1.1 jmcneill struct meson_clk_softc * const sc = priv;
262 1.1 jmcneill struct meson_clk_clk *clk = (struct meson_clk_clk *)clkp;
263 1.1 jmcneill struct meson_clk_clk *clk_parent;
264 1.1 jmcneill const char *parent;
265 1.1 jmcneill
266 1.1 jmcneill if (clk->get_parent == NULL)
267 1.1 jmcneill return NULL;
268 1.1 jmcneill
269 1.1 jmcneill parent = clk->get_parent(sc, clk);
270 1.1 jmcneill if (parent == NULL)
271 1.1 jmcneill return NULL;
272 1.1 jmcneill
273 1.1 jmcneill clk_parent = meson_clk_clock_find(sc, parent);
274 1.1 jmcneill if (clk_parent != NULL)
275 1.1 jmcneill return &clk_parent->base;
276 1.1 jmcneill
277 1.1 jmcneill /* No parent in this domain, try FDT */
278 1.1 jmcneill return fdtbus_clock_get(sc->sc_phandle, parent);
279 1.1 jmcneill }
280 1.1 jmcneill
281 1.1 jmcneill static const struct clk_funcs meson_clk_clock_funcs = {
282 1.1 jmcneill .get = meson_clk_clock_get,
283 1.1 jmcneill .put = meson_clk_clock_put,
284 1.1 jmcneill .get_rate = meson_clk_clock_get_rate,
285 1.1 jmcneill .set_rate = meson_clk_clock_set_rate,
286 1.1 jmcneill .round_rate = meson_clk_clock_round_rate,
287 1.1 jmcneill .enable = meson_clk_clock_enable,
288 1.1 jmcneill .disable = meson_clk_clock_disable,
289 1.1 jmcneill .set_parent = meson_clk_clock_set_parent,
290 1.1 jmcneill .get_parent = meson_clk_clock_get_parent,
291 1.1 jmcneill };
292 1.1 jmcneill
293 1.1 jmcneill struct meson_clk_clk *
294 1.1 jmcneill meson_clk_clock_find(struct meson_clk_softc *sc, const char *name)
295 1.1 jmcneill {
296 1.1 jmcneill for (int i = 0; i < sc->sc_nclks; i++) {
297 1.1 jmcneill if (sc->sc_clks[i].base.name == NULL)
298 1.1 jmcneill continue;
299 1.1 jmcneill if (strcmp(sc->sc_clks[i].base.name, name) == 0)
300 1.1 jmcneill return &sc->sc_clks[i];
301 1.1 jmcneill }
302 1.1 jmcneill
303 1.1 jmcneill return NULL;
304 1.1 jmcneill }
305 1.1 jmcneill
306 1.2 jmcneill void
307 1.2 jmcneill meson_clk_attach(struct meson_clk_softc *sc)
308 1.1 jmcneill {
309 1.1 jmcneill int i;
310 1.1 jmcneill
311 1.1 jmcneill sc->sc_clkdom.name = device_xname(sc->sc_dev);
312 1.1 jmcneill sc->sc_clkdom.funcs = &meson_clk_clock_funcs;
313 1.1 jmcneill sc->sc_clkdom.priv = sc;
314 1.1 jmcneill for (i = 0; i < sc->sc_nclks; i++) {
315 1.1 jmcneill sc->sc_clks[i].base.domain = &sc->sc_clkdom;
316 1.1 jmcneill clk_attach(&sc->sc_clks[i].base);
317 1.1 jmcneill }
318 1.1 jmcneill
319 1.2 jmcneill if (sc->sc_nclks > 0)
320 1.2 jmcneill fdtbus_register_clock_controller(sc->sc_dev, sc->sc_phandle,
321 1.2 jmcneill &meson_clk_fdtclock_funcs);
322 1.2 jmcneill
323 1.2 jmcneill if (sc->sc_nresets > 0)
324 1.2 jmcneill fdtbus_register_reset_controller(sc->sc_dev, sc->sc_phandle,
325 1.2 jmcneill &meson_clk_fdtreset_funcs);
326 1.1 jmcneill }
327 1.1 jmcneill
328 1.1 jmcneill void
329 1.1 jmcneill meson_clk_print(struct meson_clk_softc *sc)
330 1.1 jmcneill {
331 1.1 jmcneill struct meson_clk_clk *clk;
332 1.1 jmcneill struct clk *clkp_parent;
333 1.1 jmcneill const char *type;
334 1.1 jmcneill int i;
335 1.1 jmcneill
336 1.1 jmcneill for (i = 0; i < sc->sc_nclks; i++) {
337 1.1 jmcneill clk = &sc->sc_clks[i];
338 1.1 jmcneill if (clk->type == MESON_CLK_UNKNOWN)
339 1.1 jmcneill continue;
340 1.1 jmcneill
341 1.1 jmcneill clkp_parent = clk_get_parent(&clk->base);
342 1.1 jmcneill
343 1.1 jmcneill switch (clk->type) {
344 1.1 jmcneill case MESON_CLK_FIXED: type = "fixed"; break;
345 1.1 jmcneill case MESON_CLK_GATE: type = "gate"; break;
346 1.1 jmcneill case MESON_CLK_MPLL: type = "mpll"; break;
347 1.1 jmcneill case MESON_CLK_PLL: type = "pll"; break;
348 1.1 jmcneill case MESON_CLK_DIV: type = "div"; break;
349 1.1 jmcneill case MESON_CLK_FIXED_FACTOR: type = "fixed-factor"; break;
350 1.1 jmcneill case MESON_CLK_MUX: type = "mux"; break;
351 1.1 jmcneill default: type = "???"; break;
352 1.1 jmcneill }
353 1.1 jmcneill
354 1.1 jmcneill aprint_debug_dev(sc->sc_dev,
355 1.1 jmcneill "%3d %-12s %2s %-12s %-7s ",
356 1.1 jmcneill i,
357 1.1 jmcneill clk->base.name,
358 1.1 jmcneill clkp_parent ? "<-" : "",
359 1.1 jmcneill clkp_parent ? clkp_parent->name : "",
360 1.1 jmcneill type);
361 1.1 jmcneill aprint_debug("%10u Hz\n", clk_get_rate(&clk->base));
362 1.1 jmcneill }
363 1.1 jmcneill }
364 1.2 jmcneill
365 1.2 jmcneill void
366 1.2 jmcneill meson_clk_lock(struct meson_clk_softc *sc)
367 1.2 jmcneill {
368 1.2 jmcneill if (sc->sc_syscon != NULL)
369 1.2 jmcneill syscon_lock(sc->sc_syscon);
370 1.2 jmcneill }
371 1.2 jmcneill
372 1.2 jmcneill void
373 1.2 jmcneill meson_clk_unlock(struct meson_clk_softc *sc)
374 1.2 jmcneill {
375 1.2 jmcneill if (sc->sc_syscon != NULL)
376 1.2 jmcneill syscon_unlock(sc->sc_syscon);
377 1.2 jmcneill }
378 1.2 jmcneill
379 1.2 jmcneill uint32_t
380 1.2 jmcneill meson_clk_read(struct meson_clk_softc *sc, bus_size_t reg)
381 1.2 jmcneill {
382 1.2 jmcneill if (sc->sc_syscon != NULL)
383 1.2 jmcneill return syscon_read_4(sc->sc_syscon, reg);
384 1.2 jmcneill else
385 1.2 jmcneill return bus_space_read_4(sc->sc_bst, sc->sc_bsh, reg);
386 1.2 jmcneill }
387 1.2 jmcneill
388 1.2 jmcneill void
389 1.2 jmcneill meson_clk_write(struct meson_clk_softc *sc, bus_size_t reg, uint32_t val)
390 1.2 jmcneill {
391 1.2 jmcneill if (sc->sc_syscon != NULL)
392 1.2 jmcneill syscon_write_4(sc->sc_syscon, reg, val);
393 1.2 jmcneill else
394 1.2 jmcneill bus_space_write_4(sc->sc_bst, sc->sc_bsh, reg, val);
395 1.2 jmcneill }
396