meson_clk.h revision 1.1 1 1.1 jmcneill /* $NetBSD: meson_clk.h,v 1.1 2019/01/19 20:56:03 jmcneill Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2017-2019 Jared McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #ifndef _ARM_MESON_CLK_H
30 1.1 jmcneill #define _ARM_MESON_CLK_H
31 1.1 jmcneill
32 1.1 jmcneill #include <dev/clk/clk_backend.h>
33 1.1 jmcneill
34 1.1 jmcneill struct meson_clk_softc;
35 1.1 jmcneill struct meson_clk_clk;
36 1.1 jmcneill struct meson_clk_reset;
37 1.1 jmcneill
38 1.1 jmcneill /*
39 1.1 jmcneill * Resets
40 1.1 jmcneill */
41 1.1 jmcneill
42 1.1 jmcneill struct meson_clk_reset {
43 1.1 jmcneill bus_size_t reg;
44 1.1 jmcneill uint32_t mask;
45 1.1 jmcneill };
46 1.1 jmcneill
47 1.1 jmcneill #define MESON_CLK_RESET(_id, _reg, _bit) \
48 1.1 jmcneill [_id] = { \
49 1.1 jmcneill .reg = (_reg), \
50 1.1 jmcneill .mask = __BIT(_bit), \
51 1.1 jmcneill }
52 1.1 jmcneill
53 1.1 jmcneill /*
54 1.1 jmcneill * Clocks
55 1.1 jmcneill */
56 1.1 jmcneill
57 1.1 jmcneill enum meson_clk_clktype {
58 1.1 jmcneill MESON_CLK_UNKNOWN,
59 1.1 jmcneill MESON_CLK_FIXED,
60 1.1 jmcneill MESON_CLK_GATE,
61 1.1 jmcneill MESON_CLK_PLL,
62 1.1 jmcneill MESON_CLK_MPLL,
63 1.1 jmcneill MESON_CLK_DIV,
64 1.1 jmcneill MESON_CLK_FIXED_FACTOR,
65 1.1 jmcneill MESON_CLK_MUX,
66 1.1 jmcneill };
67 1.1 jmcneill
68 1.1 jmcneill /*
69 1.1 jmcneill * Fixed clocks
70 1.1 jmcneill */
71 1.1 jmcneill
72 1.1 jmcneill struct meson_clk_fixed {
73 1.1 jmcneill u_int rate;
74 1.1 jmcneill };
75 1.1 jmcneill
76 1.1 jmcneill u_int meson_clk_fixed_get_rate(struct meson_clk_softc *, struct meson_clk_clk *);
77 1.1 jmcneill
78 1.1 jmcneill #define MESON_CLK_FIXED(_id, _name, _rate) \
79 1.1 jmcneill [_id] = { \
80 1.1 jmcneill .type = MESON_CLK_FIXED, \
81 1.1 jmcneill .base.name = (_name), \
82 1.1 jmcneill .base.flags = 0, \
83 1.1 jmcneill .u.fixed.rate = (_rate), \
84 1.1 jmcneill .get_rate = meson_clk_fixed_get_rate, \
85 1.1 jmcneill }
86 1.1 jmcneill
87 1.1 jmcneill /*
88 1.1 jmcneill * Gate clocks
89 1.1 jmcneill */
90 1.1 jmcneill
91 1.1 jmcneill struct meson_clk_gate {
92 1.1 jmcneill bus_size_t reg;
93 1.1 jmcneill uint32_t mask;
94 1.1 jmcneill const char *parent;
95 1.1 jmcneill uint32_t flags;
96 1.1 jmcneill #define MESON_CLK_GATE_SET_TO_DISABLE __BIT(0)
97 1.1 jmcneill };
98 1.1 jmcneill
99 1.1 jmcneill int meson_clk_gate_enable(struct meson_clk_softc *,
100 1.1 jmcneill struct meson_clk_clk *, int);
101 1.1 jmcneill const char *meson_clk_gate_get_parent(struct meson_clk_softc *,
102 1.1 jmcneill struct meson_clk_clk *);
103 1.1 jmcneill
104 1.1 jmcneill #define MESON_CLK_GATE_FLAGS(_id, _name, _pname, _reg, _bit, _flags) \
105 1.1 jmcneill [_id] = { \
106 1.1 jmcneill .type = MESON_CLK_GATE, \
107 1.1 jmcneill .base.name = (_name), \
108 1.1 jmcneill .base.flags = CLK_SET_RATE_PARENT, \
109 1.1 jmcneill .u.gate.parent = (_pname), \
110 1.1 jmcneill .u.gate.reg = (_reg), \
111 1.1 jmcneill .u.gate.mask = __BIT(_bit), \
112 1.1 jmcneill .u.gate.flags = (_flags), \
113 1.1 jmcneill .enable = meson_clk_gate_enable, \
114 1.1 jmcneill .get_parent = meson_clk_gate_get_parent, \
115 1.1 jmcneill }
116 1.1 jmcneill
117 1.1 jmcneill #define MESON_CLK_GATE(_id, _name, _pname, _reg, _bit) \
118 1.1 jmcneill MESON_CLK_GATE_FLAGS(_id, _name, _pname, _reg, _bit, 0)
119 1.1 jmcneill
120 1.1 jmcneill /*
121 1.1 jmcneill * Divider clocks
122 1.1 jmcneill */
123 1.1 jmcneill
124 1.1 jmcneill struct meson_clk_div {
125 1.1 jmcneill bus_size_t reg;
126 1.1 jmcneill const char *parent;
127 1.1 jmcneill uint32_t div;
128 1.1 jmcneill uint32_t flags;
129 1.1 jmcneill #define MESON_CLK_DIV_POWER_OF_TWO __BIT(0)
130 1.1 jmcneill #define MESON_CLK_DIV_SET_RATE_PARENT __BIT(1)
131 1.1 jmcneill #define MESON_CLK_DIV_CPU_SCALE_TABLE __BIT(2)
132 1.1 jmcneill };
133 1.1 jmcneill
134 1.1 jmcneill u_int meson_clk_div_get_rate(struct meson_clk_softc *,
135 1.1 jmcneill struct meson_clk_clk *);
136 1.1 jmcneill int meson_clk_div_set_rate(struct meson_clk_softc *,
137 1.1 jmcneill struct meson_clk_clk *, u_int);
138 1.1 jmcneill const char *meson_clk_div_get_parent(struct meson_clk_softc *,
139 1.1 jmcneill struct meson_clk_clk *);
140 1.1 jmcneill
141 1.1 jmcneill #define MESON_CLK_DIV(_id, _name, _parent, _reg, _div, _flags) \
142 1.1 jmcneill [_id] = { \
143 1.1 jmcneill .type = MESON_CLK_DIV, \
144 1.1 jmcneill .base.name = (_name), \
145 1.1 jmcneill .u.div.reg = (_reg), \
146 1.1 jmcneill .u.div.parent = (_parent), \
147 1.1 jmcneill .u.div.div = (_div), \
148 1.1 jmcneill .u.div.flags = (_flags), \
149 1.1 jmcneill .get_rate = meson_clk_div_get_rate, \
150 1.1 jmcneill .set_rate = meson_clk_div_set_rate, \
151 1.1 jmcneill .get_parent = meson_clk_div_get_parent, \
152 1.1 jmcneill }
153 1.1 jmcneill
154 1.1 jmcneill /*
155 1.1 jmcneill * Fixed-factor clocks
156 1.1 jmcneill */
157 1.1 jmcneill
158 1.1 jmcneill struct meson_clk_fixed_factor {
159 1.1 jmcneill const char *parent;
160 1.1 jmcneill u_int div;
161 1.1 jmcneill u_int mult;
162 1.1 jmcneill };
163 1.1 jmcneill
164 1.1 jmcneill u_int meson_clk_fixed_factor_get_rate(struct meson_clk_softc *,
165 1.1 jmcneill struct meson_clk_clk *);
166 1.1 jmcneill int meson_clk_fixed_factor_set_rate(struct meson_clk_softc *,
167 1.1 jmcneill struct meson_clk_clk *, u_int);
168 1.1 jmcneill const char *meson_clk_fixed_factor_get_parent(struct meson_clk_softc *,
169 1.1 jmcneill struct meson_clk_clk *);
170 1.1 jmcneill
171 1.1 jmcneill #define MESON_CLK_FIXED_FACTOR(_id, _name, _parent, _div, _mult) \
172 1.1 jmcneill [_id] = { \
173 1.1 jmcneill .type = MESON_CLK_FIXED_FACTOR, \
174 1.1 jmcneill .base.name = (_name), \
175 1.1 jmcneill .u.fixed_factor.parent = (_parent), \
176 1.1 jmcneill .u.fixed_factor.div = (_div), \
177 1.1 jmcneill .u.fixed_factor.mult = (_mult), \
178 1.1 jmcneill .get_rate = meson_clk_fixed_factor_get_rate, \
179 1.1 jmcneill .get_parent = meson_clk_fixed_factor_get_parent, \
180 1.1 jmcneill .set_rate = meson_clk_fixed_factor_set_rate, \
181 1.1 jmcneill }
182 1.1 jmcneill
183 1.1 jmcneill /*
184 1.1 jmcneill * Mux clocks
185 1.1 jmcneill */
186 1.1 jmcneill
187 1.1 jmcneill struct meson_clk_mux {
188 1.1 jmcneill bus_size_t reg;
189 1.1 jmcneill const char **parents;
190 1.1 jmcneill u_int nparents;
191 1.1 jmcneill uint32_t sel;
192 1.1 jmcneill uint32_t flags;
193 1.1 jmcneill };
194 1.1 jmcneill
195 1.1 jmcneill const char *meson_clk_mux_get_parent(struct meson_clk_softc *,
196 1.1 jmcneill struct meson_clk_clk *);
197 1.1 jmcneill
198 1.1 jmcneill #define MESON_CLK_MUX(_id, _name, _parents, _reg, _sel, _flags) \
199 1.1 jmcneill [_id] = { \
200 1.1 jmcneill .type = MESON_CLK_MUX, \
201 1.1 jmcneill .base.name = (_name), \
202 1.1 jmcneill .u.mux.parents = (_parents), \
203 1.1 jmcneill .u.mux.nparents = __arraycount(_parents), \
204 1.1 jmcneill .u.mux.reg = (_reg), \
205 1.1 jmcneill .u.mux.sel = (_sel), \
206 1.1 jmcneill .u.mux.flags = (_flags), \
207 1.1 jmcneill .get_parent = meson_clk_mux_get_parent, \
208 1.1 jmcneill }
209 1.1 jmcneill
210 1.1 jmcneill /*
211 1.1 jmcneill * PLL clocks
212 1.1 jmcneill */
213 1.1 jmcneill
214 1.1 jmcneill struct meson_clk_pll_reg {
215 1.1 jmcneill bus_size_t reg;
216 1.1 jmcneill uint32_t mask;
217 1.1 jmcneill };
218 1.1 jmcneill
219 1.1 jmcneill #define MESON_CLK_PLL_REG(_reg, _mask) \
220 1.1 jmcneill { .reg = (_reg), .mask = (_mask) }
221 1.1 jmcneill #define MESON_CLK_PLL_REG_INVALID MESON_CLK_PLL_REG(0,0)
222 1.1 jmcneill
223 1.1 jmcneill struct meson_clk_pll {
224 1.1 jmcneill struct meson_clk_pll_reg enable;
225 1.1 jmcneill struct meson_clk_pll_reg m;
226 1.1 jmcneill struct meson_clk_pll_reg n;
227 1.1 jmcneill struct meson_clk_pll_reg frac;
228 1.1 jmcneill struct meson_clk_pll_reg l;
229 1.1 jmcneill struct meson_clk_pll_reg reset;
230 1.1 jmcneill const char *parent;
231 1.1 jmcneill uint32_t flags;
232 1.1 jmcneill };
233 1.1 jmcneill
234 1.1 jmcneill u_int meson_clk_pll_get_rate(struct meson_clk_softc *,
235 1.1 jmcneill struct meson_clk_clk *);
236 1.1 jmcneill const char *meson_clk_pll_get_parent(struct meson_clk_softc *,
237 1.1 jmcneill struct meson_clk_clk *);
238 1.1 jmcneill
239 1.1 jmcneill #define MESON_CLK_PLL(_id, _name, _parent, _enable, _m, _n, _frac, _l, \
240 1.1 jmcneill _reset, _flags) \
241 1.1 jmcneill [_id] = { \
242 1.1 jmcneill .type = MESON_CLK_PLL, \
243 1.1 jmcneill .base.name = (_name), \
244 1.1 jmcneill .u.pll.parent = (_parent), \
245 1.1 jmcneill .u.pll.enable = _enable, \
246 1.1 jmcneill .u.pll.m = _m, \
247 1.1 jmcneill .u.pll.n = _n, \
248 1.1 jmcneill .u.pll.frac = _frac, \
249 1.1 jmcneill .u.pll.l = _l, \
250 1.1 jmcneill .u.pll.reset = _reset, \
251 1.1 jmcneill .u.pll.flags = (_flags), \
252 1.1 jmcneill .get_rate = meson_clk_pll_get_rate, \
253 1.1 jmcneill .get_parent = meson_clk_pll_get_parent, \
254 1.1 jmcneill }
255 1.1 jmcneill
256 1.1 jmcneill /*
257 1.1 jmcneill * MPLL clocks
258 1.1 jmcneill */
259 1.1 jmcneill
260 1.1 jmcneill struct meson_clk_mpll {
261 1.1 jmcneill struct meson_clk_pll_reg sdm;
262 1.1 jmcneill struct meson_clk_pll_reg sdm_enable;
263 1.1 jmcneill struct meson_clk_pll_reg n2;
264 1.1 jmcneill struct meson_clk_pll_reg ssen;
265 1.1 jmcneill const char *parent;
266 1.1 jmcneill uint32_t flags;
267 1.1 jmcneill };
268 1.1 jmcneill
269 1.1 jmcneill u_int meson_clk_mpll_get_rate(struct meson_clk_softc *,
270 1.1 jmcneill struct meson_clk_clk *);
271 1.1 jmcneill const char *meson_clk_mpll_get_parent(struct meson_clk_softc *,
272 1.1 jmcneill struct meson_clk_clk *);
273 1.1 jmcneill
274 1.1 jmcneill #define MESON_CLK_MPLL(_id, _name, _parent, _sdm, _sdm_enable, _n2, \
275 1.1 jmcneill _ssen, _flags) \
276 1.1 jmcneill [_id] = { \
277 1.1 jmcneill .type = MESON_CLK_MPLL, \
278 1.1 jmcneill .base.name = (_name), \
279 1.1 jmcneill .u.mpll.parent = (_parent), \
280 1.1 jmcneill .u.mpll.sdm = _sdm, \
281 1.1 jmcneill .u.mpll.sdm_enable = _sdm_enable, \
282 1.1 jmcneill .u.mpll.n2 = _n2, \
283 1.1 jmcneill .u.mpll.ssen = _ssen, \
284 1.1 jmcneill .u.mpll.flags = (_flags), \
285 1.1 jmcneill .get_rate = meson_clk_mpll_get_rate, \
286 1.1 jmcneill .get_parent = meson_clk_mpll_get_parent, \
287 1.1 jmcneill }
288 1.1 jmcneill
289 1.1 jmcneill
290 1.1 jmcneill
291 1.1 jmcneill struct meson_clk_clk {
292 1.1 jmcneill struct clk base;
293 1.1 jmcneill enum meson_clk_clktype type;
294 1.1 jmcneill union {
295 1.1 jmcneill struct meson_clk_fixed fixed;
296 1.1 jmcneill struct meson_clk_gate gate;
297 1.1 jmcneill struct meson_clk_div div;
298 1.1 jmcneill struct meson_clk_fixed_factor fixed_factor;
299 1.1 jmcneill struct meson_clk_mux mux;
300 1.1 jmcneill struct meson_clk_pll pll;
301 1.1 jmcneill struct meson_clk_mpll mpll;
302 1.1 jmcneill } u;
303 1.1 jmcneill
304 1.1 jmcneill int (*enable)(struct meson_clk_softc *,
305 1.1 jmcneill struct meson_clk_clk *, int);
306 1.1 jmcneill u_int (*get_rate)(struct meson_clk_softc *,
307 1.1 jmcneill struct meson_clk_clk *);
308 1.1 jmcneill int (*set_rate)(struct meson_clk_softc *,
309 1.1 jmcneill struct meson_clk_clk *, u_int);
310 1.1 jmcneill u_int (*round_rate)(struct meson_clk_softc *,
311 1.1 jmcneill struct meson_clk_clk *, u_int);
312 1.1 jmcneill const char * (*get_parent)(struct meson_clk_softc *,
313 1.1 jmcneill struct meson_clk_clk *);
314 1.1 jmcneill int (*set_parent)(struct meson_clk_softc *,
315 1.1 jmcneill struct meson_clk_clk *,
316 1.1 jmcneill const char *);
317 1.1 jmcneill };
318 1.1 jmcneill
319 1.1 jmcneill struct meson_clk_softc {
320 1.1 jmcneill device_t sc_dev;
321 1.1 jmcneill int sc_phandle;
322 1.1 jmcneill bus_space_tag_t sc_bst;
323 1.1 jmcneill bus_space_handle_t sc_bsh;
324 1.1 jmcneill
325 1.1 jmcneill struct clk_domain sc_clkdom;
326 1.1 jmcneill
327 1.1 jmcneill struct meson_clk_reset *sc_resets;
328 1.1 jmcneill u_int sc_nresets;
329 1.1 jmcneill
330 1.1 jmcneill struct meson_clk_clk *sc_clks;
331 1.1 jmcneill u_int sc_nclks;
332 1.1 jmcneill };
333 1.1 jmcneill
334 1.1 jmcneill int meson_clk_attach(struct meson_clk_softc *, u_int);
335 1.1 jmcneill struct meson_clk_clk *meson_clk_clock_find(struct meson_clk_softc *,
336 1.1 jmcneill const char *);
337 1.1 jmcneill void meson_clk_print(struct meson_clk_softc *);
338 1.1 jmcneill
339 1.1 jmcneill #define CLK_READ(sc, reg) \
340 1.1 jmcneill bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
341 1.1 jmcneill #define CLK_WRITE(sc, reg, val) \
342 1.1 jmcneill bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
343 1.1 jmcneill
344 1.1 jmcneill #endif /* _ARM_MESON_CLK_H */
345