meson_dwmac.c revision 1.2 1 1.2 martin /* $NetBSD: meson_dwmac.c,v 1.2 2019/02/23 17:18:38 martin Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2017 Jared McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
17 1.1 jmcneill * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
18 1.1 jmcneill * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
19 1.1 jmcneill * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
20 1.1 jmcneill * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 1.1 jmcneill * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 1.1 jmcneill * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
23 1.1 jmcneill * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
24 1.1 jmcneill * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
25 1.1 jmcneill * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
26 1.1 jmcneill * POSSIBILITY OF SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #include <sys/cdefs.h>
30 1.1 jmcneill
31 1.2 martin __KERNEL_RCSID(0, "$NetBSD: meson_dwmac.c,v 1.2 2019/02/23 17:18:38 martin Exp $");
32 1.1 jmcneill
33 1.1 jmcneill #include <sys/param.h>
34 1.1 jmcneill #include <sys/bus.h>
35 1.1 jmcneill #include <sys/device.h>
36 1.1 jmcneill #include <sys/intr.h>
37 1.1 jmcneill #include <sys/systm.h>
38 1.1 jmcneill #include <sys/gpio.h>
39 1.1 jmcneill
40 1.1 jmcneill #include <net/if.h>
41 1.1 jmcneill #include <net/if_ether.h>
42 1.1 jmcneill #include <net/if_media.h>
43 1.1 jmcneill
44 1.1 jmcneill #include <dev/mii/miivar.h>
45 1.1 jmcneill
46 1.1 jmcneill #include <dev/ic/dwc_gmac_var.h>
47 1.1 jmcneill #include <dev/ic/dwc_gmac_reg.h>
48 1.1 jmcneill
49 1.1 jmcneill #include <dev/fdt/fdtvar.h>
50 1.1 jmcneill
51 1.1 jmcneill #define GMAC_TX_RATE_MII 25000000
52 1.1 jmcneill #define GMAC_TX_RATE_RGMII 125000000
53 1.1 jmcneill
54 1.1 jmcneill static const char * compatible[] = {
55 1.1 jmcneill "amlogic,meson8b-dwmac",
56 1.1 jmcneill NULL
57 1.1 jmcneill };
58 1.1 jmcneill
59 1.1 jmcneill static int
60 1.1 jmcneill meson_dwmac_reset(const int phandle)
61 1.1 jmcneill {
62 1.1 jmcneill #if notyet
63 1.1 jmcneill struct fdtbus_gpio_pin *pin_reset;
64 1.1 jmcneill const u_int *reset_delay_us;
65 1.1 jmcneill bool reset_active_low;
66 1.1 jmcneill int len, val;
67 1.1 jmcneill
68 1.1 jmcneill pin_reset = fdtbus_gpio_acquire(phandle, "snps,reset-gpio", GPIO_PIN_OUTPUT);
69 1.1 jmcneill if (pin_reset == NULL)
70 1.1 jmcneill return 0;
71 1.1 jmcneill
72 1.1 jmcneill reset_delay_us = fdtbus_get_prop(phandle, "snps,reset-delays-us", &len);
73 1.1 jmcneill if (reset_delay_us == NULL || len != 12)
74 1.1 jmcneill return ENXIO;
75 1.1 jmcneill
76 1.1 jmcneill reset_active_low = of_hasprop(phandle, "snps,reset-active-low");
77 1.1 jmcneill
78 1.1 jmcneill val = reset_active_low ? 1 : 0;
79 1.1 jmcneill
80 1.1 jmcneill fdtbus_gpio_write(pin_reset, val);
81 1.1 jmcneill delay(be32toh(reset_delay_us[0]));
82 1.1 jmcneill fdtbus_gpio_write(pin_reset, !val);
83 1.1 jmcneill delay(be32toh(reset_delay_us[1]));
84 1.1 jmcneill fdtbus_gpio_write(pin_reset, val);
85 1.1 jmcneill delay(be32toh(reset_delay_us[2]));
86 1.1 jmcneill #endif
87 1.1 jmcneill
88 1.1 jmcneill return 0;
89 1.1 jmcneill }
90 1.1 jmcneill
91 1.1 jmcneill static int
92 1.1 jmcneill meson_dwmac_intr(void *arg)
93 1.1 jmcneill {
94 1.1 jmcneill struct dwc_gmac_softc * const sc = arg;
95 1.1 jmcneill
96 1.1 jmcneill return dwc_gmac_intr(sc);
97 1.1 jmcneill }
98 1.1 jmcneill
99 1.1 jmcneill static int
100 1.1 jmcneill meson_dwmac_match(device_t parent, cfdata_t cf, void *aux)
101 1.1 jmcneill {
102 1.1 jmcneill struct fdt_attach_args * const faa = aux;
103 1.1 jmcneill
104 1.1 jmcneill return of_match_compatible(faa->faa_phandle, compatible);
105 1.1 jmcneill }
106 1.1 jmcneill
107 1.1 jmcneill static void
108 1.1 jmcneill meson_dwmac_attach(device_t parent, device_t self, void *aux)
109 1.1 jmcneill {
110 1.1 jmcneill struct dwc_gmac_softc * const sc = device_private(self);
111 1.1 jmcneill struct fdt_attach_args * const faa = aux;
112 1.1 jmcneill const int phandle = faa->faa_phandle;
113 1.1 jmcneill struct fdtbus_reset *rst_gmac;
114 1.1 jmcneill struct clk *clk_gmac;
115 1.1 jmcneill const char *phy_mode;
116 1.1 jmcneill char intrstr[128];
117 1.1 jmcneill bus_addr_t addr;
118 1.1 jmcneill bus_size_t size;
119 1.1 jmcneill
120 1.1 jmcneill if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
121 1.1 jmcneill aprint_error(": couldn't get registers\n");
122 1.1 jmcneill return;
123 1.1 jmcneill }
124 1.1 jmcneill
125 1.1 jmcneill sc->sc_dev = self;
126 1.1 jmcneill sc->sc_bst = faa->faa_bst;
127 1.1 jmcneill if (bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh) != 0) {
128 1.1 jmcneill aprint_error(": couldn't map registers\n");
129 1.1 jmcneill return;
130 1.1 jmcneill }
131 1.1 jmcneill sc->sc_dmat = faa->faa_dmat;
132 1.1 jmcneill
133 1.1 jmcneill if (!fdtbus_intr_str(phandle, 0, intrstr, sizeof(intrstr))) {
134 1.1 jmcneill aprint_error(": failed to decode interrupt\n");
135 1.1 jmcneill return;
136 1.1 jmcneill }
137 1.1 jmcneill
138 1.1 jmcneill clk_gmac = fdtbus_clock_get(phandle, "stmmaceth");
139 1.1 jmcneill if (clk_gmac == NULL) {
140 1.1 jmcneill aprint_error(": couldn't get clocks\n");
141 1.1 jmcneill return;
142 1.1 jmcneill }
143 1.1 jmcneill
144 1.1 jmcneill rst_gmac = fdtbus_reset_get(phandle, "stmmaceth");
145 1.1 jmcneill
146 1.1 jmcneill phy_mode = fdtbus_get_string(phandle, "phy-mode");
147 1.1 jmcneill if (phy_mode == NULL) {
148 1.1 jmcneill aprint_error(": missing 'phy-mode' property\n");
149 1.1 jmcneill return;
150 1.1 jmcneill }
151 1.1 jmcneill #if notyet
152 1.1 jmcneill if (strcmp(phy_mode, "mii") == 0) {
153 1.1 jmcneill if (clk_set_rate(clk_gmac_tx, GMAC_TX_RATE_MII) != 0) {
154 1.1 jmcneill aprint_error(": failed to set TX clock rate (MII)\n");
155 1.1 jmcneill return;
156 1.1 jmcneill }
157 1.1 jmcneill } else if (strcmp(phy_mode, "rgmii") == 0) {
158 1.1 jmcneill if (clk_set_rate(clk_gmac_tx, GMAC_TX_RATE_RGMII) != 0) {
159 1.1 jmcneill aprint_error(": failed to set TX clock rate (RGMII)\n");
160 1.1 jmcneill return;
161 1.1 jmcneill }
162 1.1 jmcneill } else {
163 1.1 jmcneill aprint_error(": unsupported phy-mode '%s'\n", phy_mode);
164 1.1 jmcneill return;
165 1.1 jmcneill }
166 1.1 jmcneill #endif
167 1.1 jmcneill
168 1.1 jmcneill if (clk_enable(clk_gmac) != 0) {
169 1.1 jmcneill aprint_error(": couldn't enable clock\n");
170 1.1 jmcneill return;
171 1.1 jmcneill }
172 1.1 jmcneill
173 1.1 jmcneill if (rst_gmac != NULL && fdtbus_reset_deassert(rst_gmac) != 0) {
174 1.1 jmcneill aprint_error(": couldn't de-assert reset\n");
175 1.1 jmcneill return;
176 1.1 jmcneill }
177 1.1 jmcneill
178 1.1 jmcneill aprint_naive("\n");
179 1.1 jmcneill aprint_normal(": Gigabit Ethernet Controller\n");
180 1.1 jmcneill
181 1.1 jmcneill if (fdtbus_intr_establish(phandle, 0, IPL_NET, 0, meson_dwmac_intr, sc) == NULL) {
182 1.1 jmcneill aprint_error_dev(self, "failed to establish interrupt on %s\n", intrstr);
183 1.1 jmcneill return;
184 1.1 jmcneill }
185 1.1 jmcneill aprint_normal_dev(self, "interrupting on %s\n", intrstr);
186 1.1 jmcneill
187 1.1 jmcneill if (meson_dwmac_reset(phandle) != 0)
188 1.1 jmcneill aprint_error_dev(self, "PHY reset failed\n");
189 1.1 jmcneill
190 1.2 martin dwc_gmac_attach(sc, MII_PHY_ANY, GMAC_MII_CLK_100_150M_DIV62);
191 1.1 jmcneill }
192 1.1 jmcneill
193 1.1 jmcneill CFATTACH_DECL_NEW(meson_dwmac, sizeof(struct dwc_gmac_softc),
194 1.1 jmcneill meson_dwmac_match, meson_dwmac_attach, NULL, NULL);
195