Home | History | Annotate | Line # | Download | only in amlogic
meson_platform.c revision 1.21
      1  1.21     skrll /* $NetBSD: meson_platform.c,v 1.21 2023/04/07 08:55:29 skrll Exp $ */
      2   1.1  jmcneill 
      3   1.1  jmcneill /*-
      4   1.1  jmcneill  * Copyright (c) 2019 Jared McNeill <jmcneill (at) invisible.ca>
      5   1.1  jmcneill  * All rights reserved.
      6   1.1  jmcneill  *
      7   1.1  jmcneill  * Redistribution and use in source and binary forms, with or without
      8   1.1  jmcneill  * modification, are permitted provided that the following conditions
      9   1.1  jmcneill  * are met:
     10   1.1  jmcneill  * 1. Redistributions of source code must retain the above copyright
     11   1.1  jmcneill  *    notice, this list of conditions and the following disclaimer.
     12   1.1  jmcneill  * 2. Redistributions in binary form must reproduce the above copyright
     13   1.1  jmcneill  *    notice, this list of conditions and the following disclaimer in the
     14   1.1  jmcneill  *    documentation and/or other materials provided with the distribution.
     15   1.1  jmcneill  *
     16   1.1  jmcneill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17   1.1  jmcneill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18   1.1  jmcneill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19   1.1  jmcneill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20   1.1  jmcneill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     21   1.1  jmcneill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     22   1.1  jmcneill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     23   1.1  jmcneill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     24   1.1  jmcneill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25   1.1  jmcneill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26   1.1  jmcneill  * SUCH DAMAGE.
     27   1.1  jmcneill  */
     28   1.1  jmcneill 
     29   1.1  jmcneill #include "opt_soc.h"
     30   1.1  jmcneill #include "opt_multiprocessor.h"
     31   1.1  jmcneill #include "opt_console.h"
     32   1.1  jmcneill 
     33   1.1  jmcneill #include "arml2cc.h"
     34   1.1  jmcneill 
     35   1.1  jmcneill #include <sys/cdefs.h>
     36  1.21     skrll __KERNEL_RCSID(0, "$NetBSD: meson_platform.c,v 1.21 2023/04/07 08:55:29 skrll Exp $");
     37   1.1  jmcneill 
     38   1.1  jmcneill #include <sys/param.h>
     39   1.1  jmcneill #include <sys/bus.h>
     40   1.1  jmcneill #include <sys/cpu.h>
     41   1.1  jmcneill #include <sys/device.h>
     42   1.1  jmcneill #include <sys/termios.h>
     43   1.1  jmcneill 
     44   1.1  jmcneill #include <dev/fdt/fdtvar.h>
     45  1.21     skrll 
     46   1.1  jmcneill #include <arm/fdt/arm_fdtvar.h>
     47   1.1  jmcneill 
     48   1.1  jmcneill #include <uvm/uvm_extern.h>
     49   1.1  jmcneill 
     50   1.1  jmcneill #include <machine/bootconfig.h>
     51   1.1  jmcneill #include <arm/cpufunc.h>
     52   1.1  jmcneill 
     53   1.1  jmcneill #include <arm/cortex/a9tmr_var.h>
     54   1.5  jmcneill #include <arm/cortex/gtmr_var.h>
     55   1.1  jmcneill #include <arm/cortex/pl310_var.h>
     56   1.1  jmcneill #include <arm/cortex/scu_reg.h>
     57   1.1  jmcneill 
     58   1.1  jmcneill #include <arm/amlogic/meson_uart.h>
     59   1.1  jmcneill 
     60   1.1  jmcneill #include <evbarm/fdt/platform.h>
     61   1.1  jmcneill #include <evbarm/fdt/machdep.h>
     62   1.1  jmcneill 
     63   1.2  jmcneill #include <net/if_ether.h>
     64   1.2  jmcneill 
     65   1.1  jmcneill #include <libfdt.h>
     66   1.1  jmcneill 
     67   1.1  jmcneill #define	MESON_CORE_APB3_VBASE	KERNEL_IO_VBASE
     68   1.1  jmcneill #define	MESON_CORE_APB3_PBASE	0xc0000000
     69   1.5  jmcneill #define	MESON_CORE_APB3_SIZE	0x01400000
     70   1.1  jmcneill 
     71   1.6  jmcneill #define	MESON_CBUS_OFFSET	0x01100000
     72   1.1  jmcneill 
     73   1.9  jmcneill #define	MESON8B_WATCHDOG_BASE	0xc1109900
     74   1.9  jmcneill #define	MESON8B_WATCHDOG_SIZE	0x8
     75   1.9  jmcneill #define	 MESON8B_WATCHDOG_TC	0x00
     76   1.9  jmcneill #define	  MESON8B_WATCHDOG_TC_CPUS	__BITS(27,24)
     77   1.9  jmcneill #define	  MESON8B_WATCHDOG_TC_ENABLE	__BIT(19)
     78   1.9  jmcneill #define	  MESON8B_WATCHDOG_TC_TCNT	__BITS(15,0)
     79   1.9  jmcneill #define	 MESON8B_WATCHDOG_RESET	0x04
     80   1.9  jmcneill #define	  MESON8B_WATCHDOG_RESET_COUNT	__BITS(15,0)
     81   1.9  jmcneill 
     82   1.9  jmcneill #define	MESONGX_WATCHDOG_BASE	0xc11098d0
     83   1.9  jmcneill #define	MESONGX_WATCHDOG_SIZE	0x10
     84   1.9  jmcneill #define	 MESONGX_WATCHDOG_CNTL	0x00
     85  1.10  jmcneill #define	  MESONGX_WATCHDOG_CNTL_CLK_EN		__BIT(24)
     86  1.10  jmcneill #define	  MESONGX_WATCHDOG_CNTL_SYS_RESET_N_EN	__BIT(21)
     87  1.10  jmcneill #define	  MESONGX_WATCHDOG_CNTL_WDOG_EN		__BIT(18)
     88   1.9  jmcneill #define	 MESONGX_WATCHDOG_CNTL1	0x04
     89   1.9  jmcneill #define	 MESONGX_WATCHDOG_TCNT	0x08
     90   1.9  jmcneill #define	  MESONGX_WATCHDOG_TCNT_COUNT	__BITS(15,0)
     91   1.9  jmcneill #define	 MESONGX_WATCHDOG_RESET	0x0c
     92   1.1  jmcneill 
     93   1.6  jmcneill #define	MESON8B_ARM_VBASE	(MESON_CORE_APB3_VBASE + MESON_CORE_APB3_SIZE)
     94   1.1  jmcneill #define	MESON8B_ARM_PBASE	0xc4200000
     95   1.6  jmcneill #define	MESON8B_ARM_SIZE	0x00200000
     96   1.6  jmcneill #define	MESON8B_ARM_PL310_BASE	0x00000000
     97   1.6  jmcneill #define	MESON8B_ARM_SCU_BASE	0x00100000
     98   1.1  jmcneill 
     99   1.6  jmcneill #define	MESON8B_AOBUS_VBASE	(MESON8B_ARM_VBASE + MESON8B_ARM_SIZE)
    100   1.5  jmcneill #define	MESON8B_AOBUS_PBASE	0xc8000000
    101   1.6  jmcneill #define	MESON8B_AOBUS_SIZE	0x00200000
    102   1.7  jmcneill #define	MESON8B_AOBUS_RTI_OFFSET 0x00100000
    103   1.1  jmcneill 
    104   1.6  jmcneill #define	MESON_AOBUS_PWR_CTRL0_REG	0xe0
    105   1.6  jmcneill #define	MESON_AOBUS_PWR_CTRL1_REG	0xe4
    106   1.6  jmcneill #define	MESON_AOBUS_PWR_MEM_PD0_REG	0xf4
    107   1.1  jmcneill 
    108   1.6  jmcneill #define	MESON_CBUS_CPU_CLK_CNTL_REG	0x419c
    109   1.1  jmcneill 
    110   1.1  jmcneill 
    111   1.6  jmcneill #define	MESON8B_SRAM_VBASE	(MESON8B_AOBUS_VBASE + MESON8B_AOBUS_SIZE)
    112   1.6  jmcneill #define	MESON8B_SRAM_PBASE	0xd9000000
    113   1.6  jmcneill #define	MESON8B_SRAM_SIZE	0x00200000	/* 0x10000 rounded up */
    114   1.1  jmcneill 
    115   1.6  jmcneill #define	MESON8B_SRAM_CPUCONF_OFFSET		0x1ff80
    116   1.6  jmcneill #define	MESON8B_SRAM_CPUCONF_CTRL_REG		0x00
    117   1.6  jmcneill #define	MESON8B_SRAM_CPUCONF_CPU_ADDR_REG(n)	(0x04 * (n))
    118   1.1  jmcneill 
    119   1.1  jmcneill 
    120   1.1  jmcneill extern struct arm32_bus_dma_tag arm_generic_dma_tag;
    121   1.1  jmcneill extern struct bus_space arm_generic_bs_tag;
    122   1.1  jmcneill 
    123   1.1  jmcneill #define	meson_dma_tag		arm_generic_dma_tag
    124   1.1  jmcneill #define	meson_bs_tag		arm_generic_bs_tag
    125   1.1  jmcneill 
    126   1.1  jmcneill static const struct pmap_devmap *
    127   1.1  jmcneill meson_platform_devmap(void)
    128   1.1  jmcneill {
    129   1.1  jmcneill 	static const struct pmap_devmap devmap[] = {
    130   1.1  jmcneill 		DEVMAP_ENTRY(MESON_CORE_APB3_VBASE,
    131   1.1  jmcneill 			     MESON_CORE_APB3_PBASE,
    132   1.1  jmcneill 			     MESON_CORE_APB3_SIZE),
    133   1.1  jmcneill 		DEVMAP_ENTRY(MESON8B_ARM_VBASE,
    134   1.1  jmcneill 			     MESON8B_ARM_PBASE,
    135   1.1  jmcneill 			     MESON8B_ARM_SIZE),
    136   1.1  jmcneill 		DEVMAP_ENTRY(MESON8B_AOBUS_VBASE,
    137   1.1  jmcneill 			     MESON8B_AOBUS_PBASE,
    138   1.1  jmcneill 			     MESON8B_AOBUS_SIZE),
    139   1.1  jmcneill 		DEVMAP_ENTRY(MESON8B_SRAM_VBASE,
    140   1.1  jmcneill 			     MESON8B_SRAM_PBASE,
    141   1.1  jmcneill 			     MESON8B_SRAM_SIZE),
    142   1.1  jmcneill 		DEVMAP_ENTRY_END
    143   1.1  jmcneill 	};
    144   1.1  jmcneill 
    145   1.1  jmcneill 	return devmap;
    146   1.1  jmcneill }
    147   1.1  jmcneill 
    148   1.1  jmcneill static void
    149   1.1  jmcneill meson_platform_init_attach_args(struct fdt_attach_args *faa)
    150   1.1  jmcneill {
    151   1.1  jmcneill 	faa->faa_bst = &meson_bs_tag;
    152   1.1  jmcneill 	faa->faa_dmat = &meson_dma_tag;
    153   1.1  jmcneill }
    154   1.1  jmcneill 
    155   1.1  jmcneill void meson_platform_early_putchar(char);
    156   1.1  jmcneill 
    157  1.15     skrll void __noasan
    158   1.1  jmcneill meson_platform_early_putchar(char c)
    159   1.1  jmcneill {
    160   1.1  jmcneill #ifdef CONSADDR
    161   1.6  jmcneill #define	CONSADDR_VA	((CONSADDR - MESON8B_AOBUS_PBASE) + MESON8B_AOBUS_VBASE)
    162   1.1  jmcneill 	volatile uint32_t *uartaddr = cpu_earlydevice_va_p() ?
    163   1.1  jmcneill 	    (volatile uint32_t *)CONSADDR_VA :
    164   1.1  jmcneill 	    (volatile uint32_t *)CONSADDR;
    165   1.1  jmcneill 	int timo = 150000;
    166   1.1  jmcneill 
    167   1.1  jmcneill 	while ((uartaddr[UART_STATUS_REG/4] & UART_STATUS_TX_EMPTY) == 0) {
    168   1.1  jmcneill 		if (--timo == 0)
    169   1.1  jmcneill 			break;
    170   1.1  jmcneill 	}
    171   1.1  jmcneill 
    172   1.1  jmcneill 	uartaddr[UART_WFIFO_REG/4] = c;
    173   1.1  jmcneill 
    174   1.1  jmcneill 	while ((uartaddr[UART_STATUS_REG/4] & UART_STATUS_TX_EMPTY) == 0) {
    175   1.1  jmcneill 		if (--timo == 0)
    176   1.1  jmcneill 			break;
    177   1.1  jmcneill 	}
    178   1.1  jmcneill #endif
    179   1.1  jmcneill }
    180   1.1  jmcneill 
    181   1.1  jmcneill static void
    182   1.1  jmcneill meson_platform_device_register(device_t self, void *aux)
    183   1.1  jmcneill {
    184   1.2  jmcneill 	prop_dictionary_t dict = device_properties(self);
    185   1.2  jmcneill 
    186   1.2  jmcneill 	if (device_is_a(self, "awge") && device_unit(self) == 0) {
    187   1.2  jmcneill 		uint8_t enaddr[ETHER_ADDR_LEN];
    188   1.2  jmcneill 		if (get_bootconf_option(boot_args, "awge0.mac-address",
    189   1.2  jmcneill 		    BOOTOPT_TYPE_MACADDR, enaddr)) {
    190  1.14     skrll 			prop_dictionary_set_data(dict, "mac-address", enaddr,
    191   1.2  jmcneill 			    sizeof(enaddr));
    192   1.2  jmcneill 		}
    193   1.2  jmcneill 	}
    194   1.2  jmcneill 
    195   1.5  jmcneill 	if (device_is_a(self, "mesonfb")) {
    196   1.2  jmcneill 		int scale, depth;
    197   1.2  jmcneill 
    198   1.2  jmcneill 		if (get_bootconf_option(boot_args, "fb.scale",
    199   1.2  jmcneill 		    BOOTOPT_TYPE_INT, &scale) && scale > 0) {
    200   1.2  jmcneill 			prop_dictionary_set_uint32(dict, "scale", scale);
    201   1.2  jmcneill 		}
    202   1.2  jmcneill 		if (get_bootconf_option(boot_args, "fb.depth",
    203   1.2  jmcneill 		    BOOTOPT_TYPE_INT, &depth)) {
    204   1.2  jmcneill 			prop_dictionary_set_uint32(dict, "depth", depth);
    205   1.2  jmcneill 		}
    206   1.2  jmcneill 	}
    207   1.1  jmcneill }
    208   1.1  jmcneill 
    209   1.3  jmcneill #if defined(SOC_MESON8B)
    210   1.3  jmcneill #define	MESON8B_BOOTINFO_REG	0xd901ff04
    211   1.3  jmcneill static int
    212   1.3  jmcneill meson8b_get_boot_id(void)
    213   1.3  jmcneill {
    214   1.3  jmcneill 	static int boot_id = -1;
    215   1.3  jmcneill 	bus_space_tag_t bst = &arm_generic_bs_tag;
    216   1.3  jmcneill 	bus_space_handle_t bsh;
    217   1.3  jmcneill 
    218   1.3  jmcneill 	if (boot_id == -1) {
    219   1.3  jmcneill 		if (bus_space_map(bst, MESON8B_BOOTINFO_REG, 4, 0, &bsh) != 0)
    220   1.3  jmcneill 			return -1;
    221   1.3  jmcneill 
    222   1.3  jmcneill 		boot_id = (int)bus_space_read_4(bst, bsh, 0);
    223   1.3  jmcneill 
    224   1.3  jmcneill 		bus_space_unmap(bst, bsh, 4);
    225   1.3  jmcneill 	}
    226   1.3  jmcneill 
    227   1.3  jmcneill 	return boot_id;
    228   1.3  jmcneill }
    229   1.3  jmcneill 
    230   1.3  jmcneill static void
    231   1.3  jmcneill meson8b_platform_device_register(device_t self, void *aux)
    232   1.3  jmcneill {
    233   1.3  jmcneill 	device_t parent = device_parent(self);
    234   1.3  jmcneill 	char *ptr;
    235   1.3  jmcneill 
    236   1.3  jmcneill 	if (device_is_a(self, "ld") &&
    237   1.3  jmcneill 	    device_is_a(parent, "sdmmc") &&
    238   1.3  jmcneill 	    (device_is_a(device_parent(parent), "mesonsdhc") ||
    239   1.3  jmcneill 	     device_is_a(device_parent(parent), "mesonsdio"))) {
    240   1.3  jmcneill 
    241   1.3  jmcneill 		const int boot_id = meson8b_get_boot_id();
    242   1.3  jmcneill 		const bool has_rootdev = get_bootconf_option(boot_args, "root", BOOTOPT_TYPE_STRING, &ptr) != 0;
    243   1.3  jmcneill 
    244   1.3  jmcneill 		if (!has_rootdev) {
    245   1.3  jmcneill 			char rootarg[64];
    246   1.3  jmcneill 			snprintf(rootarg, sizeof(rootarg), " root=%sa", device_xname(self));
    247   1.3  jmcneill 
    248   1.3  jmcneill 			/* Assume that SDIO is used for SD cards and SDHC is used for eMMC */
    249   1.3  jmcneill 			if (device_is_a(device_parent(parent), "mesonsdhc") && boot_id == 0)
    250   1.3  jmcneill 				strcat(boot_args, rootarg);
    251   1.3  jmcneill 			else if (device_is_a(device_parent(parent), "mesonsdio") && boot_id != 0)
    252   1.3  jmcneill 				strcat(boot_args, rootarg);
    253   1.3  jmcneill 		}
    254   1.3  jmcneill 	}
    255  1.12     skrll 
    256   1.3  jmcneill 	meson_platform_device_register(self, aux);
    257   1.3  jmcneill }
    258   1.3  jmcneill #endif
    259   1.3  jmcneill 
    260   1.1  jmcneill static u_int
    261   1.1  jmcneill meson_platform_uart_freq(void)
    262   1.1  jmcneill {
    263   1.1  jmcneill 	return 0;
    264   1.1  jmcneill }
    265   1.1  jmcneill 
    266   1.1  jmcneill static void
    267   1.1  jmcneill meson_platform_bootstrap(void)
    268   1.1  jmcneill {
    269   1.1  jmcneill 	arm_fdt_cpu_bootstrap();
    270   1.1  jmcneill 
    271   1.1  jmcneill 	void *fdt_data = __UNCONST(fdtbus_get_data());
    272   1.1  jmcneill 	const int chosen_off = fdt_path_offset(fdt_data, "/chosen");
    273   1.1  jmcneill 	if (chosen_off < 0)
    274   1.1  jmcneill 		return;
    275   1.1  jmcneill 
    276   1.1  jmcneill 	if (match_bootconf_option(boot_args, "console", "fb")) {
    277   1.1  jmcneill 		const int framebuffer_off =
    278   1.1  jmcneill 		    fdt_path_offset(fdt_data, "/chosen/framebuffer");
    279   1.1  jmcneill 		if (framebuffer_off >= 0) {
    280   1.1  jmcneill 			const char *status = fdt_getprop(fdt_data,
    281   1.1  jmcneill 			    framebuffer_off, "status", NULL);
    282   1.1  jmcneill 			if (status == NULL || strncmp(status, "ok", 2) == 0) {
    283   1.1  jmcneill 				fdt_setprop_string(fdt_data, chosen_off,
    284   1.1  jmcneill 				    "stdout-path", "/chosen/framebuffer");
    285   1.1  jmcneill 			}
    286   1.1  jmcneill 		}
    287   1.1  jmcneill 	} else if (match_bootconf_option(boot_args, "console", "serial")) {
    288   1.1  jmcneill 		fdt_setprop_string(fdt_data, chosen_off,
    289   1.1  jmcneill 		    "stdout-path", "serial0:115200n8");
    290   1.1  jmcneill 	}
    291   1.1  jmcneill }
    292   1.1  jmcneill 
    293   1.1  jmcneill #if defined(SOC_MESON8B)
    294   1.1  jmcneill static void
    295   1.1  jmcneill meson8b_platform_bootstrap(void)
    296   1.1  jmcneill {
    297   1.1  jmcneill 
    298   1.1  jmcneill #if NARML2CC > 0
    299   1.1  jmcneill 	const bus_space_handle_t pl310_bh = MESON8B_ARM_VBASE + MESON8B_ARM_PL310_BASE;
    300   1.1  jmcneill 	arml2cc_init(&arm_generic_bs_tag, pl310_bh, 0);
    301   1.1  jmcneill #endif
    302   1.1  jmcneill 
    303   1.1  jmcneill 	meson_platform_bootstrap();
    304   1.1  jmcneill }
    305   1.1  jmcneill 
    306   1.1  jmcneill static void
    307   1.9  jmcneill meson8b_platform_reset(void)
    308   1.1  jmcneill {
    309   1.1  jmcneill 	bus_space_tag_t bst = &meson_bs_tag;
    310   1.1  jmcneill 	bus_space_handle_t bsh;
    311   1.1  jmcneill 
    312   1.9  jmcneill 	bus_space_map(bst, MESON8B_WATCHDOG_BASE, MESON8B_WATCHDOG_SIZE, 0, &bsh);
    313   1.1  jmcneill 
    314   1.9  jmcneill 	bus_space_write_4(bst, bsh, MESON8B_WATCHDOG_TC,
    315   1.9  jmcneill 	    MESON8B_WATCHDOG_TC_CPUS | MESON8B_WATCHDOG_TC_ENABLE | __SHIFTIN(0xfff, MESON8B_WATCHDOG_TC_TCNT));
    316   1.9  jmcneill 	bus_space_write_4(bst, bsh, MESON8B_WATCHDOG_RESET, 0);
    317   1.1  jmcneill 
    318   1.1  jmcneill 	for (;;) {
    319   1.1  jmcneill 		__asm("wfi");
    320   1.1  jmcneill 	}
    321   1.1  jmcneill }
    322   1.1  jmcneill 
    323  1.17       rin #ifdef MULTIPROCESSOR
    324   1.1  jmcneill static void
    325   1.1  jmcneill meson8b_mpinit_delay(u_int n)
    326   1.1  jmcneill {
    327   1.1  jmcneill 	for (volatile int i = 0; i < n; i++)
    328   1.1  jmcneill 		;
    329   1.1  jmcneill }
    330  1.17       rin #endif
    331   1.1  jmcneill 
    332   1.1  jmcneill static int
    333   1.1  jmcneill cpu_enable_meson8b(int phandle)
    334   1.1  jmcneill {
    335  1.17       rin #ifdef MULTIPROCESSOR
    336   1.1  jmcneill 	const bus_addr_t cbar = armreg_cbar_read();
    337   1.1  jmcneill 	bus_space_tag_t bst = &arm_generic_bs_tag;
    338   1.1  jmcneill 
    339   1.1  jmcneill 	const bus_space_handle_t scu_bsh =
    340   1.1  jmcneill 	    cbar - MESON8B_ARM_PBASE + MESON8B_ARM_VBASE;
    341   1.1  jmcneill 	const bus_space_handle_t cpuconf_bsh =
    342   1.1  jmcneill 	    MESON8B_SRAM_VBASE + MESON8B_SRAM_CPUCONF_OFFSET;
    343   1.1  jmcneill 	const bus_space_handle_t ao_bsh =
    344   1.7  jmcneill 	    MESON8B_AOBUS_VBASE + MESON8B_AOBUS_RTI_OFFSET;
    345   1.1  jmcneill 	const bus_space_handle_t cbus_bsh =
    346   1.1  jmcneill 	    MESON_CORE_APB3_VBASE + MESON_CBUS_OFFSET;
    347   1.1  jmcneill 	uint32_t pwr_sts, pwr_cntl0, pwr_cntl1, cpuclk, mempd0;
    348   1.1  jmcneill 	uint64_t mpidr;
    349   1.1  jmcneill 
    350   1.1  jmcneill 	fdtbus_get_reg64(phandle, 0, &mpidr, NULL);
    351   1.1  jmcneill 
    352   1.1  jmcneill 	const u_int cpuno = __SHIFTOUT(mpidr, MPIDR_AFF0);
    353   1.1  jmcneill 
    354   1.1  jmcneill 	bus_space_write_4(bst, cpuconf_bsh, MESON8B_SRAM_CPUCONF_CPU_ADDR_REG(cpuno),
    355   1.1  jmcneill 	    KERN_VTOPHYS((vaddr_t)cpu_mpstart));
    356   1.1  jmcneill 
    357   1.1  jmcneill 	pwr_sts = bus_space_read_4(bst, scu_bsh, SCU_CPU_PWR_STS);
    358   1.1  jmcneill 	pwr_sts &= ~(3 << (8 * cpuno));
    359   1.1  jmcneill 	bus_space_write_4(bst, scu_bsh, SCU_CPU_PWR_STS, pwr_sts);
    360   1.1  jmcneill 
    361   1.1  jmcneill 	pwr_cntl0 = bus_space_read_4(bst, ao_bsh, MESON_AOBUS_PWR_CTRL0_REG);
    362   1.1  jmcneill 	pwr_cntl0 &= ~((3 << 18) << ((cpuno - 1) * 2));
    363   1.1  jmcneill 	bus_space_write_4(bst, ao_bsh, MESON_AOBUS_PWR_CTRL0_REG, pwr_cntl0);
    364   1.1  jmcneill 
    365   1.1  jmcneill 	meson8b_mpinit_delay(5000);
    366   1.1  jmcneill 
    367   1.1  jmcneill 	cpuclk = bus_space_read_4(bst, cbus_bsh, MESON_CBUS_CPU_CLK_CNTL_REG);
    368   1.1  jmcneill 	cpuclk |= (1 << (24 + cpuno));
    369   1.1  jmcneill 	bus_space_write_4(bst, cbus_bsh, MESON_CBUS_CPU_CLK_CNTL_REG, cpuclk);
    370   1.1  jmcneill 
    371   1.1  jmcneill 	mempd0 = bus_space_read_4(bst, ao_bsh, MESON_AOBUS_PWR_MEM_PD0_REG);
    372   1.1  jmcneill 	mempd0 &= ~((uint32_t)(0xf << 28) >> ((cpuno - 1) * 4));
    373   1.1  jmcneill 	bus_space_write_4(bst, ao_bsh, MESON_AOBUS_PWR_MEM_PD0_REG, mempd0);
    374   1.1  jmcneill 
    375   1.1  jmcneill 	pwr_cntl1 = bus_space_read_4(bst, ao_bsh, MESON_AOBUS_PWR_CTRL1_REG);
    376   1.1  jmcneill 	pwr_cntl1 &= ~((3 << 4) << ((cpuno - 1) * 2));
    377   1.1  jmcneill 	bus_space_write_4(bst, ao_bsh, MESON_AOBUS_PWR_CTRL1_REG, pwr_cntl1);
    378   1.1  jmcneill 
    379   1.1  jmcneill 	meson8b_mpinit_delay(10000);
    380   1.1  jmcneill 
    381   1.1  jmcneill 	for (;;) {
    382   1.1  jmcneill 		pwr_cntl1 = bus_space_read_4(bst, ao_bsh,
    383   1.1  jmcneill 		    MESON_AOBUS_PWR_CTRL1_REG) & ((1 << 17) << (cpuno - 1));
    384   1.1  jmcneill 		if (pwr_cntl1)
    385   1.1  jmcneill 			break;
    386   1.1  jmcneill 		meson8b_mpinit_delay(10000);
    387   1.1  jmcneill 	}
    388   1.1  jmcneill 
    389   1.1  jmcneill 	pwr_cntl0 = bus_space_read_4(bst, ao_bsh, MESON_AOBUS_PWR_CTRL0_REG);
    390   1.1  jmcneill 	pwr_cntl0 &= ~(1 << cpuno);
    391   1.1  jmcneill 	bus_space_write_4(bst, ao_bsh, MESON_AOBUS_PWR_CTRL0_REG, pwr_cntl0);
    392   1.1  jmcneill 
    393   1.1  jmcneill 	cpuclk = bus_space_read_4(bst, cbus_bsh, MESON_CBUS_CPU_CLK_CNTL_REG);
    394   1.1  jmcneill 	cpuclk &= ~(1 << (24 + cpuno));
    395   1.1  jmcneill 	bus_space_write_4(bst, cbus_bsh, MESON_CBUS_CPU_CLK_CNTL_REG, cpuclk);
    396   1.1  jmcneill 
    397   1.1  jmcneill 	bus_space_write_4(bst, cpuconf_bsh, MESON8B_SRAM_CPUCONF_CPU_ADDR_REG(cpuno),
    398   1.1  jmcneill 	    KERN_VTOPHYS((vaddr_t)cpu_mpstart));
    399   1.1  jmcneill 
    400   1.1  jmcneill 	uint32_t ctrl = bus_space_read_4(bst, cpuconf_bsh, MESON8B_SRAM_CPUCONF_CTRL_REG);
    401   1.1  jmcneill 	ctrl |= __BITS(cpuno,0);
    402   1.1  jmcneill 	bus_space_write_4(bst, cpuconf_bsh, MESON8B_SRAM_CPUCONF_CTRL_REG, ctrl);
    403  1.17       rin #endif
    404   1.1  jmcneill 
    405   1.1  jmcneill 	return 0;
    406   1.1  jmcneill }
    407   1.1  jmcneill 
    408   1.1  jmcneill ARM_CPU_METHOD(meson8b, "amlogic,meson8b-smp", cpu_enable_meson8b);
    409   1.1  jmcneill 
    410   1.4     skrll static int
    411   1.5  jmcneill meson8b_mpstart(void)
    412   1.1  jmcneill {
    413   1.4     skrll 	int ret = 0;
    414   1.1  jmcneill 	const bus_addr_t cbar = armreg_cbar_read();
    415   1.1  jmcneill 	bus_space_tag_t bst = &arm_generic_bs_tag;
    416   1.1  jmcneill 
    417   1.1  jmcneill 	if (cbar == 0)
    418   1.4     skrll 		return ret;
    419   1.1  jmcneill 
    420   1.1  jmcneill 	const bus_space_handle_t scu_bsh =
    421   1.1  jmcneill 	    cbar - MESON8B_ARM_PBASE + MESON8B_ARM_VBASE;
    422   1.1  jmcneill 
    423   1.1  jmcneill 	const uint32_t scu_cfg = bus_space_read_4(bst, scu_bsh, SCU_CFG);
    424   1.1  jmcneill 	const u_int ncpus = (scu_cfg & SCU_CFG_CPUMAX) + 1;
    425   1.1  jmcneill 
    426   1.1  jmcneill 	if (ncpus < 2)
    427   1.4     skrll 		return ret;
    428   1.1  jmcneill 
    429   1.1  jmcneill 	/*
    430   1.1  jmcneill 	 * Invalidate all SCU cache tags. That is, for all cores (0-3)
    431   1.1  jmcneill 	 */
    432   1.1  jmcneill 	bus_space_write_4(bst, scu_bsh, SCU_INV_ALL_REG, 0xffff);
    433   1.1  jmcneill 
    434   1.1  jmcneill 	uint32_t scu_ctl = bus_space_read_4(bst, scu_bsh, SCU_CTL);
    435   1.1  jmcneill 	scu_ctl |= SCU_CTL_SCU_ENA;
    436   1.1  jmcneill 	bus_space_write_4(bst, scu_bsh, SCU_CTL, scu_ctl);
    437   1.1  jmcneill 
    438   1.1  jmcneill 	armv7_dcache_wbinv_all();
    439   1.1  jmcneill 
    440   1.4     skrll 	ret = arm_fdt_cpu_mpstart();
    441   1.4     skrll 	return ret;
    442   1.1  jmcneill }
    443   1.1  jmcneill 
    444  1.21     skrll static const struct fdt_platform meson8b_platform = {
    445  1.21     skrll 	.fp_devmap = meson_platform_devmap,
    446  1.21     skrll 	.fp_bootstrap = meson8b_platform_bootstrap,
    447  1.21     skrll 	.fp_init_attach_args = meson_platform_init_attach_args,
    448  1.21     skrll 	.fp_device_register = meson8b_platform_device_register,
    449  1.21     skrll 	.fp_reset = meson8b_platform_reset,
    450  1.21     skrll 	.fp_delay = a9ptmr_delay,
    451  1.21     skrll 	.fp_uart_freq = meson_platform_uart_freq,
    452  1.21     skrll 	.fp_mpstart = meson8b_mpstart,
    453   1.1  jmcneill };
    454   1.1  jmcneill 
    455  1.21     skrll FDT_PLATFORM(meson8b, "amlogic,meson8b", &meson8b_platform);
    456   1.5  jmcneill #endif	/* SOC_MESON8B */
    457   1.5  jmcneill 
    458   1.8  jmcneill #if defined(SOC_MESONGX)
    459   1.9  jmcneill static void
    460   1.9  jmcneill mesongx_platform_reset(void)
    461   1.9  jmcneill {
    462   1.9  jmcneill 	bus_space_tag_t bst = &meson_bs_tag;
    463   1.9  jmcneill 	bus_space_handle_t bsh;
    464   1.9  jmcneill 	uint32_t val;
    465   1.9  jmcneill 
    466   1.9  jmcneill 	bus_space_map(bst, MESONGX_WATCHDOG_BASE, MESONGX_WATCHDOG_SIZE, 0, &bsh);
    467   1.9  jmcneill 
    468  1.10  jmcneill 	val = MESONGX_WATCHDOG_CNTL_SYS_RESET_N_EN |
    469  1.10  jmcneill 	      MESONGX_WATCHDOG_CNTL_WDOG_EN |
    470  1.10  jmcneill 	      MESONGX_WATCHDOG_CNTL_CLK_EN;
    471   1.9  jmcneill 	bus_space_write_4(bst, bsh, MESONGX_WATCHDOG_CNTL, val);
    472   1.9  jmcneill 
    473   1.9  jmcneill 	bus_space_write_4(bst, bsh, MESONGX_WATCHDOG_TCNT, 1);
    474   1.9  jmcneill 
    475   1.9  jmcneill 	bus_space_write_4(bst, bsh, MESONGX_WATCHDOG_RESET, 0);
    476   1.9  jmcneill 
    477   1.9  jmcneill 	for (;;) {
    478   1.9  jmcneill 		__asm("wfi");
    479   1.9  jmcneill 	}
    480   1.9  jmcneill }
    481   1.9  jmcneill 
    482  1.21     skrll static const struct fdt_platform mesongx_platform = {
    483  1.21     skrll 	.fp_devmap = meson_platform_devmap,
    484  1.21     skrll 	.fp_bootstrap = meson_platform_bootstrap,
    485  1.21     skrll 	.fp_init_attach_args = meson_platform_init_attach_args,
    486  1.21     skrll 	.fp_device_register = meson_platform_device_register,
    487  1.21     skrll 	.fp_reset = mesongx_platform_reset,
    488  1.21     skrll 	.fp_delay = gtmr_delay,
    489  1.21     skrll 	.fp_uart_freq = meson_platform_uart_freq,
    490  1.21     skrll 	.fp_mpstart = arm_fdt_cpu_mpstart,
    491   1.5  jmcneill };
    492   1.5  jmcneill 
    493   1.8  jmcneill #if defined(SOC_MESONGXBB)
    494  1.21     skrll FDT_PLATFORM(mesongxbb, "amlogic,meson-gxbb", &mesongx_platform);
    495   1.8  jmcneill #endif	/* SOC_MESONGXBB */
    496   1.8  jmcneill #if defined(SOC_MESONGXL)
    497  1.21     skrll FDT_PLATFORM(mesongxl, "amlogic,meson-gxl", &mesongx_platform);
    498   1.8  jmcneill #endif	/* SOC_MESONGXL */
    499   1.8  jmcneill #endif	/* SOC_MESONGX */
    500