meson_platform.c revision 1.3 1 1.3 jmcneill /* $NetBSD: meson_platform.c,v 1.3 2019/01/21 16:27:48 jmcneill Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2019 Jared McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill *
16 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 jmcneill * SUCH DAMAGE.
27 1.1 jmcneill */
28 1.1 jmcneill
29 1.1 jmcneill #include "opt_soc.h"
30 1.1 jmcneill #include "opt_multiprocessor.h"
31 1.1 jmcneill #include "opt_console.h"
32 1.1 jmcneill
33 1.1 jmcneill #include "arml2cc.h"
34 1.1 jmcneill
35 1.1 jmcneill #include <sys/cdefs.h>
36 1.3 jmcneill __KERNEL_RCSID(0, "$NetBSD: meson_platform.c,v 1.3 2019/01/21 16:27:48 jmcneill Exp $");
37 1.1 jmcneill
38 1.1 jmcneill #include <sys/param.h>
39 1.1 jmcneill #include <sys/bus.h>
40 1.1 jmcneill #include <sys/cpu.h>
41 1.1 jmcneill #include <sys/device.h>
42 1.1 jmcneill #include <sys/termios.h>
43 1.1 jmcneill
44 1.1 jmcneill #include <dev/fdt/fdtvar.h>
45 1.1 jmcneill #include <arm/fdt/arm_fdtvar.h>
46 1.1 jmcneill
47 1.1 jmcneill #include <uvm/uvm_extern.h>
48 1.1 jmcneill
49 1.1 jmcneill #include <machine/bootconfig.h>
50 1.1 jmcneill #include <arm/cpufunc.h>
51 1.1 jmcneill
52 1.1 jmcneill #include <arm/cortex/a9tmr_var.h>
53 1.1 jmcneill #include <arm/cortex/pl310_var.h>
54 1.1 jmcneill #include <arm/cortex/scu_reg.h>
55 1.1 jmcneill
56 1.1 jmcneill #include <arm/amlogic/meson_uart.h>
57 1.1 jmcneill
58 1.1 jmcneill #include <evbarm/fdt/platform.h>
59 1.1 jmcneill #include <evbarm/fdt/machdep.h>
60 1.1 jmcneill
61 1.2 jmcneill #include <net/if_ether.h>
62 1.2 jmcneill
63 1.1 jmcneill #include <libfdt.h>
64 1.1 jmcneill
65 1.1 jmcneill #define MESON_CORE_APB3_VBASE KERNEL_IO_VBASE
66 1.1 jmcneill #define MESON_CORE_APB3_PBASE 0xc0000000
67 1.1 jmcneill #define MESON_CORE_APB3_SIZE 0x01300000
68 1.1 jmcneill
69 1.1 jmcneill #define MESON_CBUS_OFFSET 0x01100000
70 1.1 jmcneill
71 1.1 jmcneill #define MESON_WATCHDOG_BASE 0xc1109900
72 1.1 jmcneill #define MESON_WATCHDOG_SIZE 0x8
73 1.1 jmcneill #define MESON_WATCHDOG_TC 0x00
74 1.1 jmcneill #define WATCHDOG_TC_CPUS __BITS(27,24)
75 1.1 jmcneill #define WATCHDOG_TC_ENABLE __BIT(19)
76 1.1 jmcneill #define WATCHDOG_TC_TCNT __BITS(15,0)
77 1.1 jmcneill #define MESON_WATCHDOG_RESET 0x04
78 1.1 jmcneill #define WATCHDOG_RESET_COUNT __BITS(15,0)
79 1.1 jmcneill
80 1.1 jmcneill #define MESON8B_ARM_VBASE (MESON_CORE_APB3_VBASE + MESON_CORE_APB3_SIZE)
81 1.1 jmcneill #define MESON8B_ARM_PBASE 0xc4200000
82 1.1 jmcneill #define MESON8B_ARM_SIZE 0x00200000
83 1.1 jmcneill #define MESON8B_ARM_PL310_BASE 0x00000000
84 1.1 jmcneill #define MESON8B_ARM_SCU_BASE 0x00100000
85 1.1 jmcneill
86 1.1 jmcneill #define MESON8B_AOBUS_VBASE (MESON8B_ARM_VBASE + MESON8B_ARM_SIZE)
87 1.1 jmcneill #define MESON8B_AOBUS_PBASE 0xc8100000
88 1.1 jmcneill #define MESON8B_AOBUS_SIZE 0x00100000
89 1.1 jmcneill
90 1.1 jmcneill #define MESON_AOBUS_PWR_CTRL0_REG 0xe0
91 1.1 jmcneill #define MESON_AOBUS_PWR_CTRL1_REG 0xe4
92 1.1 jmcneill #define MESON_AOBUS_PWR_MEM_PD0_REG 0xf4
93 1.1 jmcneill
94 1.1 jmcneill #define MESON_CBUS_CPU_CLK_CNTL_REG 0x419c
95 1.1 jmcneill
96 1.1 jmcneill
97 1.1 jmcneill #define MESON8B_SRAM_VBASE (MESON8B_AOBUS_VBASE + MESON8B_AOBUS_SIZE)
98 1.1 jmcneill #define MESON8B_SRAM_PBASE 0xd9000000
99 1.1 jmcneill #define MESON8B_SRAM_SIZE 0x00010000 /* 0x10000 rounded up */
100 1.1 jmcneill
101 1.1 jmcneill #define MESON8B_SRAM_CPUCONF_OFFSET 0x1ff80
102 1.1 jmcneill #define MESON8B_SRAM_CPUCONF_CTRL_REG 0x00
103 1.1 jmcneill #define MESON8B_SRAM_CPUCONF_CPU_ADDR_REG(n) (0x04 * (n))
104 1.1 jmcneill
105 1.1 jmcneill
106 1.1 jmcneill extern struct arm32_bus_dma_tag arm_generic_dma_tag;
107 1.1 jmcneill extern struct bus_space arm_generic_bs_tag;
108 1.1 jmcneill extern struct bus_space arm_generic_a4x_bs_tag;
109 1.1 jmcneill
110 1.1 jmcneill #define meson_dma_tag arm_generic_dma_tag
111 1.1 jmcneill #define meson_bs_tag arm_generic_bs_tag
112 1.1 jmcneill #define meson_a4x_bs_tag arm_generic_a4x_bs_tag
113 1.1 jmcneill
114 1.1 jmcneill static const struct pmap_devmap *
115 1.1 jmcneill meson_platform_devmap(void)
116 1.1 jmcneill {
117 1.1 jmcneill static const struct pmap_devmap devmap[] = {
118 1.1 jmcneill DEVMAP_ENTRY(MESON_CORE_APB3_VBASE,
119 1.1 jmcneill MESON_CORE_APB3_PBASE,
120 1.1 jmcneill MESON_CORE_APB3_SIZE),
121 1.1 jmcneill DEVMAP_ENTRY(MESON8B_ARM_VBASE,
122 1.1 jmcneill MESON8B_ARM_PBASE,
123 1.1 jmcneill MESON8B_ARM_SIZE),
124 1.1 jmcneill DEVMAP_ENTRY(MESON8B_AOBUS_VBASE,
125 1.1 jmcneill MESON8B_AOBUS_PBASE,
126 1.1 jmcneill MESON8B_AOBUS_SIZE),
127 1.1 jmcneill DEVMAP_ENTRY(MESON8B_SRAM_VBASE,
128 1.1 jmcneill MESON8B_SRAM_PBASE,
129 1.1 jmcneill MESON8B_SRAM_SIZE),
130 1.1 jmcneill DEVMAP_ENTRY_END
131 1.1 jmcneill };
132 1.1 jmcneill
133 1.1 jmcneill return devmap;
134 1.1 jmcneill }
135 1.1 jmcneill
136 1.1 jmcneill static void
137 1.1 jmcneill meson_platform_init_attach_args(struct fdt_attach_args *faa)
138 1.1 jmcneill {
139 1.1 jmcneill faa->faa_bst = &meson_bs_tag;
140 1.1 jmcneill faa->faa_a4x_bst = &meson_a4x_bs_tag;
141 1.1 jmcneill faa->faa_dmat = &meson_dma_tag;
142 1.1 jmcneill }
143 1.1 jmcneill
144 1.1 jmcneill void meson_platform_early_putchar(char);
145 1.1 jmcneill
146 1.1 jmcneill void
147 1.1 jmcneill meson_platform_early_putchar(char c)
148 1.1 jmcneill {
149 1.1 jmcneill #ifdef CONSADDR
150 1.1 jmcneill #define CONSADDR_VA ((CONSADDR - MESON8B_AOBUS_PBASE) + MESON8B_AOBUS_VBASE)
151 1.1 jmcneill volatile uint32_t *uartaddr = cpu_earlydevice_va_p() ?
152 1.1 jmcneill (volatile uint32_t *)CONSADDR_VA :
153 1.1 jmcneill (volatile uint32_t *)CONSADDR;
154 1.1 jmcneill int timo = 150000;
155 1.1 jmcneill
156 1.1 jmcneill while ((uartaddr[UART_STATUS_REG/4] & UART_STATUS_TX_EMPTY) == 0) {
157 1.1 jmcneill if (--timo == 0)
158 1.1 jmcneill break;
159 1.1 jmcneill }
160 1.1 jmcneill
161 1.1 jmcneill uartaddr[UART_WFIFO_REG/4] = c;
162 1.1 jmcneill
163 1.1 jmcneill while ((uartaddr[UART_STATUS_REG/4] & UART_STATUS_TX_EMPTY) == 0) {
164 1.1 jmcneill if (--timo == 0)
165 1.1 jmcneill break;
166 1.1 jmcneill }
167 1.1 jmcneill #endif
168 1.1 jmcneill }
169 1.1 jmcneill
170 1.1 jmcneill static void
171 1.1 jmcneill meson_platform_device_register(device_t self, void *aux)
172 1.1 jmcneill {
173 1.2 jmcneill prop_dictionary_t dict = device_properties(self);
174 1.2 jmcneill
175 1.2 jmcneill if (device_is_a(self, "awge") && device_unit(self) == 0) {
176 1.2 jmcneill uint8_t enaddr[ETHER_ADDR_LEN];
177 1.2 jmcneill if (get_bootconf_option(boot_args, "awge0.mac-address",
178 1.2 jmcneill BOOTOPT_TYPE_MACADDR, enaddr)) {
179 1.2 jmcneill prop_data_t pd = prop_data_create_data(enaddr,
180 1.2 jmcneill sizeof(enaddr));
181 1.2 jmcneill prop_dictionary_set(dict, "mac-address", pd);
182 1.2 jmcneill prop_object_release(pd);
183 1.2 jmcneill }
184 1.2 jmcneill }
185 1.2 jmcneill
186 1.2 jmcneill if (device_is_a(self, "genfb")) {
187 1.2 jmcneill int scale, depth;
188 1.2 jmcneill
189 1.2 jmcneill if (get_bootconf_option(boot_args, "fb.scale",
190 1.2 jmcneill BOOTOPT_TYPE_INT, &scale) && scale > 0) {
191 1.2 jmcneill prop_dictionary_set_uint32(dict, "scale", scale);
192 1.2 jmcneill }
193 1.2 jmcneill if (get_bootconf_option(boot_args, "fb.depth",
194 1.2 jmcneill BOOTOPT_TYPE_INT, &depth)) {
195 1.2 jmcneill prop_dictionary_set_uint32(dict, "depth", depth);
196 1.2 jmcneill }
197 1.2 jmcneill }
198 1.1 jmcneill }
199 1.1 jmcneill
200 1.3 jmcneill #if defined(SOC_MESON8B)
201 1.3 jmcneill #define MESON8B_BOOTINFO_REG 0xd901ff04
202 1.3 jmcneill static int
203 1.3 jmcneill meson8b_get_boot_id(void)
204 1.3 jmcneill {
205 1.3 jmcneill static int boot_id = -1;
206 1.3 jmcneill bus_space_tag_t bst = &arm_generic_bs_tag;
207 1.3 jmcneill bus_space_handle_t bsh;
208 1.3 jmcneill
209 1.3 jmcneill if (boot_id == -1) {
210 1.3 jmcneill if (bus_space_map(bst, MESON8B_BOOTINFO_REG, 4, 0, &bsh) != 0)
211 1.3 jmcneill return -1;
212 1.3 jmcneill
213 1.3 jmcneill boot_id = (int)bus_space_read_4(bst, bsh, 0);
214 1.3 jmcneill
215 1.3 jmcneill bus_space_unmap(bst, bsh, 4);
216 1.3 jmcneill }
217 1.3 jmcneill
218 1.3 jmcneill return boot_id;
219 1.3 jmcneill }
220 1.3 jmcneill
221 1.3 jmcneill static void
222 1.3 jmcneill meson8b_platform_device_register(device_t self, void *aux)
223 1.3 jmcneill {
224 1.3 jmcneill device_t parent = device_parent(self);
225 1.3 jmcneill char *ptr;
226 1.3 jmcneill
227 1.3 jmcneill if (device_is_a(self, "ld") &&
228 1.3 jmcneill device_is_a(parent, "sdmmc") &&
229 1.3 jmcneill (device_is_a(device_parent(parent), "mesonsdhc") ||
230 1.3 jmcneill device_is_a(device_parent(parent), "mesonsdio"))) {
231 1.3 jmcneill
232 1.3 jmcneill const int boot_id = meson8b_get_boot_id();
233 1.3 jmcneill const bool has_rootdev = get_bootconf_option(boot_args, "root", BOOTOPT_TYPE_STRING, &ptr) != 0;
234 1.3 jmcneill
235 1.3 jmcneill if (!has_rootdev) {
236 1.3 jmcneill char rootarg[64];
237 1.3 jmcneill snprintf(rootarg, sizeof(rootarg), " root=%sa", device_xname(self));
238 1.3 jmcneill
239 1.3 jmcneill /* Assume that SDIO is used for SD cards and SDHC is used for eMMC */
240 1.3 jmcneill if (device_is_a(device_parent(parent), "mesonsdhc") && boot_id == 0)
241 1.3 jmcneill strcat(boot_args, rootarg);
242 1.3 jmcneill else if (device_is_a(device_parent(parent), "mesonsdio") && boot_id != 0)
243 1.3 jmcneill strcat(boot_args, rootarg);
244 1.3 jmcneill }
245 1.3 jmcneill }
246 1.3 jmcneill
247 1.3 jmcneill meson_platform_device_register(self, aux);
248 1.3 jmcneill }
249 1.3 jmcneill #endif
250 1.3 jmcneill
251 1.1 jmcneill static u_int
252 1.1 jmcneill meson_platform_uart_freq(void)
253 1.1 jmcneill {
254 1.1 jmcneill return 0;
255 1.1 jmcneill }
256 1.1 jmcneill
257 1.1 jmcneill static void
258 1.1 jmcneill meson_platform_bootstrap(void)
259 1.1 jmcneill {
260 1.1 jmcneill arm_fdt_cpu_bootstrap();
261 1.1 jmcneill
262 1.1 jmcneill void *fdt_data = __UNCONST(fdtbus_get_data());
263 1.1 jmcneill const int chosen_off = fdt_path_offset(fdt_data, "/chosen");
264 1.1 jmcneill if (chosen_off < 0)
265 1.1 jmcneill return;
266 1.1 jmcneill
267 1.1 jmcneill if (match_bootconf_option(boot_args, "console", "fb")) {
268 1.1 jmcneill const int framebuffer_off =
269 1.1 jmcneill fdt_path_offset(fdt_data, "/chosen/framebuffer");
270 1.1 jmcneill if (framebuffer_off >= 0) {
271 1.1 jmcneill const char *status = fdt_getprop(fdt_data,
272 1.1 jmcneill framebuffer_off, "status", NULL);
273 1.1 jmcneill if (status == NULL || strncmp(status, "ok", 2) == 0) {
274 1.1 jmcneill fdt_setprop_string(fdt_data, chosen_off,
275 1.1 jmcneill "stdout-path", "/chosen/framebuffer");
276 1.1 jmcneill }
277 1.1 jmcneill }
278 1.1 jmcneill } else if (match_bootconf_option(boot_args, "console", "serial")) {
279 1.1 jmcneill fdt_setprop_string(fdt_data, chosen_off,
280 1.1 jmcneill "stdout-path", "serial0:115200n8");
281 1.1 jmcneill }
282 1.1 jmcneill }
283 1.1 jmcneill
284 1.1 jmcneill #if defined(SOC_MESON8B)
285 1.1 jmcneill static void
286 1.1 jmcneill meson8b_platform_bootstrap(void)
287 1.1 jmcneill {
288 1.1 jmcneill
289 1.1 jmcneill #if NARML2CC > 0
290 1.1 jmcneill const bus_space_handle_t pl310_bh = MESON8B_ARM_VBASE + MESON8B_ARM_PL310_BASE;
291 1.1 jmcneill arml2cc_init(&arm_generic_bs_tag, pl310_bh, 0);
292 1.1 jmcneill #endif
293 1.1 jmcneill
294 1.1 jmcneill meson_platform_bootstrap();
295 1.1 jmcneill }
296 1.1 jmcneill #endif
297 1.1 jmcneill
298 1.1 jmcneill static void
299 1.1 jmcneill meson_platform_reset(void)
300 1.1 jmcneill {
301 1.1 jmcneill bus_space_tag_t bst = &meson_bs_tag;
302 1.1 jmcneill bus_space_handle_t bsh;
303 1.1 jmcneill
304 1.1 jmcneill bus_space_map(bst, MESON_WATCHDOG_BASE, MESON_WATCHDOG_SIZE, 0, &bsh);
305 1.1 jmcneill
306 1.1 jmcneill bus_space_write_4(bst, bsh, MESON_WATCHDOG_TC,
307 1.1 jmcneill WATCHDOG_TC_CPUS | WATCHDOG_TC_ENABLE | __SHIFTIN(0xfff, WATCHDOG_TC_TCNT));
308 1.1 jmcneill bus_space_write_4(bst, bsh, MESON_WATCHDOG_RESET, 0);
309 1.1 jmcneill
310 1.1 jmcneill for (;;) {
311 1.1 jmcneill __asm("wfi");
312 1.1 jmcneill }
313 1.1 jmcneill }
314 1.1 jmcneill
315 1.1 jmcneill #if defined(MULTIPROCESSOR)
316 1.1 jmcneill static void
317 1.1 jmcneill meson8b_mpinit_delay(u_int n)
318 1.1 jmcneill {
319 1.1 jmcneill for (volatile int i = 0; i < n; i++)
320 1.1 jmcneill ;
321 1.1 jmcneill }
322 1.1 jmcneill
323 1.1 jmcneill static int
324 1.1 jmcneill cpu_enable_meson8b(int phandle)
325 1.1 jmcneill {
326 1.1 jmcneill const bus_addr_t cbar = armreg_cbar_read();
327 1.1 jmcneill bus_space_tag_t bst = &arm_generic_bs_tag;
328 1.1 jmcneill
329 1.1 jmcneill const bus_space_handle_t scu_bsh =
330 1.1 jmcneill cbar - MESON8B_ARM_PBASE + MESON8B_ARM_VBASE;
331 1.1 jmcneill const bus_space_handle_t cpuconf_bsh =
332 1.1 jmcneill MESON8B_SRAM_VBASE + MESON8B_SRAM_CPUCONF_OFFSET;
333 1.1 jmcneill const bus_space_handle_t ao_bsh =
334 1.1 jmcneill MESON8B_AOBUS_VBASE;
335 1.1 jmcneill const bus_space_handle_t cbus_bsh =
336 1.1 jmcneill MESON_CORE_APB3_VBASE + MESON_CBUS_OFFSET;
337 1.1 jmcneill uint32_t pwr_sts, pwr_cntl0, pwr_cntl1, cpuclk, mempd0;
338 1.1 jmcneill uint64_t mpidr;
339 1.1 jmcneill
340 1.1 jmcneill fdtbus_get_reg64(phandle, 0, &mpidr, NULL);
341 1.1 jmcneill
342 1.1 jmcneill const u_int cpuno = __SHIFTOUT(mpidr, MPIDR_AFF0);
343 1.1 jmcneill
344 1.1 jmcneill bus_space_write_4(bst, cpuconf_bsh, MESON8B_SRAM_CPUCONF_CPU_ADDR_REG(cpuno),
345 1.1 jmcneill KERN_VTOPHYS((vaddr_t)cpu_mpstart));
346 1.1 jmcneill
347 1.1 jmcneill pwr_sts = bus_space_read_4(bst, scu_bsh, SCU_CPU_PWR_STS);
348 1.1 jmcneill pwr_sts &= ~(3 << (8 * cpuno));
349 1.1 jmcneill bus_space_write_4(bst, scu_bsh, SCU_CPU_PWR_STS, pwr_sts);
350 1.1 jmcneill
351 1.1 jmcneill pwr_cntl0 = bus_space_read_4(bst, ao_bsh, MESON_AOBUS_PWR_CTRL0_REG);
352 1.1 jmcneill pwr_cntl0 &= ~((3 << 18) << ((cpuno - 1) * 2));
353 1.1 jmcneill bus_space_write_4(bst, ao_bsh, MESON_AOBUS_PWR_CTRL0_REG, pwr_cntl0);
354 1.1 jmcneill
355 1.1 jmcneill meson8b_mpinit_delay(5000);
356 1.1 jmcneill
357 1.1 jmcneill cpuclk = bus_space_read_4(bst, cbus_bsh, MESON_CBUS_CPU_CLK_CNTL_REG);
358 1.1 jmcneill cpuclk |= (1 << (24 + cpuno));
359 1.1 jmcneill bus_space_write_4(bst, cbus_bsh, MESON_CBUS_CPU_CLK_CNTL_REG, cpuclk);
360 1.1 jmcneill
361 1.1 jmcneill mempd0 = bus_space_read_4(bst, ao_bsh, MESON_AOBUS_PWR_MEM_PD0_REG);
362 1.1 jmcneill mempd0 &= ~((uint32_t)(0xf << 28) >> ((cpuno - 1) * 4));
363 1.1 jmcneill bus_space_write_4(bst, ao_bsh, MESON_AOBUS_PWR_MEM_PD0_REG, mempd0);
364 1.1 jmcneill
365 1.1 jmcneill pwr_cntl1 = bus_space_read_4(bst, ao_bsh, MESON_AOBUS_PWR_CTRL1_REG);
366 1.1 jmcneill pwr_cntl1 &= ~((3 << 4) << ((cpuno - 1) * 2));
367 1.1 jmcneill bus_space_write_4(bst, ao_bsh, MESON_AOBUS_PWR_CTRL1_REG, pwr_cntl1);
368 1.1 jmcneill
369 1.1 jmcneill meson8b_mpinit_delay(10000);
370 1.1 jmcneill
371 1.1 jmcneill for (;;) {
372 1.1 jmcneill pwr_cntl1 = bus_space_read_4(bst, ao_bsh,
373 1.1 jmcneill MESON_AOBUS_PWR_CTRL1_REG) & ((1 << 17) << (cpuno - 1));
374 1.1 jmcneill if (pwr_cntl1)
375 1.1 jmcneill break;
376 1.1 jmcneill meson8b_mpinit_delay(10000);
377 1.1 jmcneill }
378 1.1 jmcneill
379 1.1 jmcneill pwr_cntl0 = bus_space_read_4(bst, ao_bsh, MESON_AOBUS_PWR_CTRL0_REG);
380 1.1 jmcneill pwr_cntl0 &= ~(1 << cpuno);
381 1.1 jmcneill bus_space_write_4(bst, ao_bsh, MESON_AOBUS_PWR_CTRL0_REG, pwr_cntl0);
382 1.1 jmcneill
383 1.1 jmcneill cpuclk = bus_space_read_4(bst, cbus_bsh, MESON_CBUS_CPU_CLK_CNTL_REG);
384 1.1 jmcneill cpuclk &= ~(1 << (24 + cpuno));
385 1.1 jmcneill bus_space_write_4(bst, cbus_bsh, MESON_CBUS_CPU_CLK_CNTL_REG, cpuclk);
386 1.1 jmcneill
387 1.1 jmcneill bus_space_write_4(bst, cpuconf_bsh, MESON8B_SRAM_CPUCONF_CPU_ADDR_REG(cpuno),
388 1.1 jmcneill KERN_VTOPHYS((vaddr_t)cpu_mpstart));
389 1.1 jmcneill
390 1.1 jmcneill uint32_t ctrl = bus_space_read_4(bst, cpuconf_bsh, MESON8B_SRAM_CPUCONF_CTRL_REG);
391 1.1 jmcneill ctrl |= __BITS(cpuno,0);
392 1.1 jmcneill bus_space_write_4(bst, cpuconf_bsh, MESON8B_SRAM_CPUCONF_CTRL_REG, ctrl);
393 1.1 jmcneill
394 1.1 jmcneill return 0;
395 1.1 jmcneill }
396 1.1 jmcneill
397 1.1 jmcneill ARM_CPU_METHOD(meson8b, "amlogic,meson8b-smp", cpu_enable_meson8b);
398 1.1 jmcneill #endif
399 1.1 jmcneill
400 1.1 jmcneill static void
401 1.1 jmcneill meson_mpstart(void)
402 1.1 jmcneill {
403 1.1 jmcneill #ifdef MULTIPROCESSOR
404 1.1 jmcneill const bus_addr_t cbar = armreg_cbar_read();
405 1.1 jmcneill bus_space_tag_t bst = &arm_generic_bs_tag;
406 1.1 jmcneill
407 1.1 jmcneill if (cbar == 0)
408 1.1 jmcneill return;
409 1.1 jmcneill
410 1.1 jmcneill const bus_space_handle_t scu_bsh =
411 1.1 jmcneill cbar - MESON8B_ARM_PBASE + MESON8B_ARM_VBASE;
412 1.1 jmcneill
413 1.1 jmcneill const uint32_t scu_cfg = bus_space_read_4(bst, scu_bsh, SCU_CFG);
414 1.1 jmcneill const u_int ncpus = (scu_cfg & SCU_CFG_CPUMAX) + 1;
415 1.1 jmcneill
416 1.1 jmcneill if (ncpus < 2)
417 1.1 jmcneill return;
418 1.1 jmcneill
419 1.1 jmcneill /*
420 1.1 jmcneill * Invalidate all SCU cache tags. That is, for all cores (0-3)
421 1.1 jmcneill */
422 1.1 jmcneill bus_space_write_4(bst, scu_bsh, SCU_INV_ALL_REG, 0xffff);
423 1.1 jmcneill
424 1.1 jmcneill uint32_t scu_ctl = bus_space_read_4(bst, scu_bsh, SCU_CTL);
425 1.1 jmcneill scu_ctl |= SCU_CTL_SCU_ENA;
426 1.1 jmcneill bus_space_write_4(bst, scu_bsh, SCU_CTL, scu_ctl);
427 1.1 jmcneill
428 1.1 jmcneill armv7_dcache_wbinv_all();
429 1.1 jmcneill
430 1.1 jmcneill arm_fdt_cpu_mpstart();
431 1.1 jmcneill #endif
432 1.1 jmcneill }
433 1.1 jmcneill
434 1.1 jmcneill
435 1.1 jmcneill #if defined(SOC_MESON8B)
436 1.1 jmcneill static const struct arm_platform meson8b_platform = {
437 1.1 jmcneill .ap_devmap = meson_platform_devmap,
438 1.1 jmcneill .ap_bootstrap = meson8b_platform_bootstrap,
439 1.1 jmcneill .ap_init_attach_args = meson_platform_init_attach_args,
440 1.3 jmcneill .ap_device_register = meson8b_platform_device_register,
441 1.1 jmcneill .ap_reset = meson_platform_reset,
442 1.1 jmcneill .ap_delay = a9tmr_delay,
443 1.1 jmcneill .ap_uart_freq = meson_platform_uart_freq,
444 1.1 jmcneill .ap_mpstart = meson_mpstart,
445 1.1 jmcneill };
446 1.1 jmcneill
447 1.1 jmcneill ARM_PLATFORM(meson8b, "amlogic,meson8b", &meson8b_platform);
448 1.1 jmcneill #endif
449